



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | ·                                                                               |
| RAM Size                   | 3K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101fddfp-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 1-1. | List of Ordering Part Numbers |
|------------|-------------------------------|
|------------|-------------------------------|

| Pin count | Package                 | Data flash | Fields of<br>Application | Ordering Part Number                                                                               |
|-----------|-------------------------|------------|--------------------------|----------------------------------------------------------------------------------------------------|
|           |                         |            | Note                     |                                                                                                    |
| 48 pins   | 48-pin plastic          | Mounted    | А                        | R5F100GAANA#U0, R5F100GCANA#U0, R5F100GDANA#U0,                                                    |
|           | HWQFN (7 $\times$ 7 mm, |            |                          | R5F100GEANA#U0, R5F100GFANA#U0, R5F100GGANA#U0,                                                    |
|           | 0.5 mm pitch)           |            |                          | R5F100GHANA#U0, R5F100GJANA#U0, R5F100GKANA#U0,                                                    |
|           |                         |            |                          | R5F100GLANA#U0                                                                                     |
|           |                         |            |                          | R5F100GAANA#W0, R5F100GCANA#W0,<br>R5F100GDANA#W0, R5F100GEANA#W0,                                 |
|           |                         |            |                          | R5F100GFANA#W0, R5F100GGANA#W0,                                                                    |
|           |                         |            |                          | R5F100GHANA#W0, R5F100GJANA#W0,                                                                    |
|           |                         |            |                          | R5F100GKANA#W0, R5F100GLANA#W0                                                                     |
|           |                         |            | D                        | R5F100GADNA#U0, R5F100GCDNA#U0, R5F100GDDNA#U0,                                                    |
|           |                         |            |                          | R5F100GEDNA#U0, R5F100GFDNA#U0, R5F100GGDNA#U0,                                                    |
|           |                         |            |                          | R5F100GHDNA#U0, R5F100GJDNA#U0, R5F100GKDNA#U0,                                                    |
|           |                         |            |                          | R5F100GLDNA#U0                                                                                     |
|           |                         |            |                          | R5F100GADNA#W0, R5F100GCDNA#W0,                                                                    |
|           |                         |            |                          | R5F100GDDNA#W0, R5F100GEDNA#W0,                                                                    |
|           |                         |            |                          | R5F100GFDNA#W0, R5F100GGDNA#W0,                                                                    |
|           |                         |            |                          | R5F100GHDNA#W0, R5F100GJDNA#W0,                                                                    |
|           |                         |            |                          | R5F100GKDNA#W0, R5F100GLDNA#W0                                                                     |
|           |                         |            | G                        | R5F100GAGNA#U0, R5F100GCGNA#U0, R5F100GDGNA#U0                                                     |
|           |                         |            |                          | R5F100GEGNA#U0, R5F100GFGNA#U0, R5F100GGGNA#U0<br>R5F100GHGNA#U0, R5F100GJGNA#U0                   |
|           |                         |            |                          | R5F100GAGNA#W0, R5F100GCGNA#W0,                                                                    |
|           |                         |            |                          | R5F100GDGNA#W0, R5F100GEGNA#W0,                                                                    |
|           |                         |            |                          | R5F100GFGNA#W0, R5F100GGGNA#W0,                                                                    |
|           |                         |            |                          | R5F100GHGNA#W0, R5F100GJGNA#W0                                                                     |
|           |                         | Not        | А                        | R5F101GAANA#U0, R5F101GCANA#U0, R5F101GDANA#U0,                                                    |
|           |                         | mounted    |                          | R5F101GEANA#U0, R5F101GFANA#U0, R5F101GGANA#U0,                                                    |
|           |                         |            |                          | R5F101GHANA#U0, R5F101GJANA#U0, R5F101GKANA#U0,                                                    |
|           |                         |            |                          | R5F101GLANA#U0                                                                                     |
|           |                         |            |                          | R5F101GAANA#W0, R5F101GCANA#W0,                                                                    |
|           |                         |            |                          | R5F101GDANA#W0, R5F101GEANA#W0,                                                                    |
|           |                         |            |                          | R5F101GFANA#W0, R5F101GGANA#W0,                                                                    |
|           |                         |            |                          | R5F101GHANA#W0, R5F101GJANA#W0,                                                                    |
|           |                         |            | D                        | R5F101GKANA#W0, R5F101GLANA#W0                                                                     |
|           |                         |            | D                        | R5F101GADNA#U0, R5F101GCDNA#U0, R5F101GDDNA#U0,<br>R5F101GEDNA#U0, R5F101GFDNA#U0, R5F101GGDNA#U0, |
|           |                         |            |                          | R5F101GEDNA#00, R5F101GEDNA#00, R5F101GGDNA#00,<br>R5F101GHDNA#U0, R5F101GJDNA#U0, R5F101GKDNA#U0, |
|           |                         |            |                          | R5F101GLDNA#U0                                                                                     |
|           |                         |            |                          | R5F101GADNA#W0, R5F101GCDNA#W0,                                                                    |
|           |                         |            |                          | R5F101GDDNA#W0, R5F101GEDNA#W0,                                                                    |
|           |                         |            |                          | R5F101GFDNA#W0, R5F101GGDNA#W0,                                                                    |
|           |                         |            |                          | R5F101GHDNA#W0, R5F101GJDNA#W0,                                                                    |
|           |                         |            |                          | R5F101GKDNA#W0, R5F101GLDNA#W0                                                                     |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



# 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



- Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. It is recommended to connect an exposed die pad to Vss.



## 1.3.11 64-pin products

- 64-pin plastic LQFP (12 × 12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make VDD pin the potential that is higher than EVDD0 pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the V<sub>SS</sub> and EV<sub>SS0</sub> pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

<sup>3.</sup> When setting to PIOR = 1

| Item                 |                      | 40-pin 44-pin 48-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                      | 11                                               | nin                                        | 10                       | nin         | 52-pin     |             | (2/2)<br>64-pin |          |
|----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------------------------|-------------|------------|-------------|-----------------|----------|
| Ite                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                      |                                                  | İ.                                         |                          |             | 52         | -pin        |                 |          |
|                      |                      | R5F100Ex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R5F101Ex                                             | R5F100Fx                                         | R5F101Fx                                   | R5F100Gx                 | R5F101Gx    | R5F100Jx   | R5F101Jx    | R5F100Lx        | R5F101Lx |
| Clock output/buzz    | er output            | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                                    |                                                  | 2                                          |                          | 2           |            | 2           |                 | 2        |
| ·                    |                      | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz<br/>(Subsystem clock: fsuB = 32.768 kHz operation)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
| 8/10-bit resolution  | A/D converter        | 9 channe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ls                                                   | 10 chanr                                         | nels                                       | 10 chanr                 | nels        | 12 chan    | nels        | 12 chanr        | nels     |
| Serial interface     |                      | [40-pin, 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-pin prod                                           | ducts]                                           |                                            | J                        |             |            |             | J               |          |
|                      |                      | <ul> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[48-pin, 52-pin products]</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[64-pin products]</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART: 1 channel</li> </ul> |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
|                      | I <sup>2</sup> C bus | 1 channe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      | 1 channe                                         |                                            | 1 channe                 |             | 1 channe   | J LIN-bus): | 1 channe        |          |
| Multiplier and divid |                      | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
|                      |                      | • 16 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | × 16 bits +                                          | - 32 bits =                                      | 32 bits (U                                 | nsigned or               | r signed)   |            |             |                 |          |
| DMA controller       |                      | 2 channe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ls                                                   |                                                  |                                            |                          |             |            |             |                 |          |
| Vectored             | Internal             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27                                                   | :                                                | 27                                         | 2                        | 27          |            | 27          | 2               | 27       |
| interrupt sources    | External             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7                                                    |                                                  | 7                                          |                          | 10          |            | 12          |                 | 13       |
| Key interrupt        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                    |                                                  | 4                                          |                          | 6           |            | 8           |                 | 8        |
| Reset                |                      | <ul> <li>Interna</li> <li>Interna</li> <li>Interna</li> <li>Interna</li> <li>Interna</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I reset by<br>I reset by<br>I reset by<br>I reset by | watchdog<br>power-on-<br>voltage de              | reset<br>etector<br>ruction ex<br>sy error | ecution <sup>Note</sup>  |             |            |             |                 |          |
| Power-on-reset ci    | rcuit                | <ul> <li>Power-on-reset: 1.51 V (TYP.)</li> <li>Power-down-reset: 1.50 V (TYP.)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
| Voltage detector     |                      | Rising edge : 1.67 V to 4.06 V (14 stages)     Falling edge : 1.63 V to 3.98 V (14 stages)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
| On-chip debug fur    | nction               | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      |                                                  |                                            |                          |             |            |             |                 |          |
| Power supply volta   |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                      | $T_A = -40 \text{ to}$<br>$T_A = -40 \text{ to}$ |                                            |                          |             |            |             |                 |          |
| Operating ambien     | t temperature        | $T_A = 40 to$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | o +85°C (/                                           |                                                  | ner applica                                | itions, D: Ii<br>ations) | ndustrial a | pplication | s)          |                 |          |

<R>

Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



## (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2)

| Parameter | Symbol                |                                     |                                                   | Conditions                                   |                         | MIN. | TYP. | MAX. | Unit |
|-----------|-----------------------|-------------------------------------|---------------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------|
| Supply    | IDD2                  | HALT                                | HS (high-                                         | $f_{IH} = 32 \text{ MHz}^{Note 4}$           | $V_{DD} = 5.0 V$        |      | 0.54 | 1.63 | mA   |
| Current   | Note 2                | mode                                | speed main)<br>mode <sup>Note 7</sup>             |                                              | $V_{DD} = 3.0 V$        |      | 0.54 | 1.63 | mA   |
|           |                       |                                     |                                                   | fiH = 24 MHz <sup>Note 4</sup>               | $V_{DD} = 5.0 V$        |      | 0.44 | 1.28 | mA   |
|           |                       |                                     |                                                   |                                              | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.28 | mA   |
|           |                       |                                     |                                                   | fin = 16 MHz <sup>Note 4</sup>               | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.00 | mA   |
|           |                       |                                     |                                                   |                                              | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.00 | mA   |
|           |                       |                                     | LS (low-                                          | fin = 8 MHz <sup>Note 4</sup>                | V <sub>DD</sub> = 3.0 V |      | 260  | 530  | μA   |
|           |                       |                                     | speed main)<br>mode <sup>Note 7</sup>             |                                              | V <sub>DD</sub> = 2.0 V |      | 260  | 530  | μA   |
|           |                       |                                     | LV (low-                                          | fiH = 4 MHz <sup>Note 4</sup>                | V <sub>DD</sub> = 3.0 V |      | 420  | 640  | μA   |
|           |                       |                                     | voltage<br>main) mode                             |                                              | V <sub>DD</sub> = 2.0 V |      | 420  | 640  | μA   |
|           |                       |                                     | HS (high-                                         | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                       |                                     | speed main)<br>mode <sup>Note 7</sup>             | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.45 | 1.17 | mA   |
|           |                       |                                     |                                                   | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                       |                                     | $V_{DD} = 3.0 V$                                  | Resonator connection                         |                         | 0.45 | 1.17 | mA   |      |
|           |                       | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input                                 |                                              | 0.19                    | 0.60 | mA   |      |      |
|           |                       |                                     |                                                   | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                       |                                     |                                                   | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,         | Square wave input       |      | 0.19 | 0.60 | mA   |
|           |                       |                                     |                                                   | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                       |                                     | LS (low-<br>speed main)<br>mode <sup>Note 7</sup> | $f_{MX} = 8 MHz^{Note 3}$ ,                  | Square wave input       |      | 95   | 330  | μA   |
|           |                       |                                     |                                                   | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 145  | 380  | μA   |
|           |                       |                                     |                                                   | $f_{MX} = 8 MHz^{Note 3}$ ,                  | Square wave input       |      | 95   | 330  | μA   |
|           |                       |                                     |                                                   | $V_{DD} = 2.0 V$                             | Resonator connection    |      | 145  | 380  | μA   |
|           |                       |                                     | Subsystem                                         | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.25 | 0.57 | μA   |
|           |                       |                                     | clock                                             | $T_A = -40^{\circ}C$                         | Resonator connection    |      | 0.44 | 0.76 | μA   |
|           |                       |                                     | operation                                         | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$      | Square wave input       |      | 0.30 | 0.57 | μA   |
|           |                       |                                     |                                                   | $T_A = +25^{\circ}C$                         | Resonator connection    |      | 0.49 | 0.76 | μA   |
|           |                       |                                     |                                                   | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.37 | 1.17 | μA   |
|           |                       |                                     |                                                   | $T_A = +50^{\circ}C$                         | Resonator connection    |      | 0.56 | 1.36 | μA   |
|           |                       |                                     |                                                   | fsuв = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.53 | 1.97 | μA   |
|           |                       |                                     |                                                   | $T_A = +70^{\circ}C$                         | Resonator connection    |      | 0.72 | 2.16 | μA   |
| 1         |                       |                                     |                                                   | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.82 | 3.37 | μA   |
|           |                       |                                     |                                                   | T <sub>A</sub> = +85°C                       | Resonator connection    |      | 1.01 | 3.56 | μA   |
|           | DD3 <sup>Note 6</sup> | STOP                                | $T_A = -40^{\circ}C$                              |                                              |                         |      | 0.18 | 0.50 | μA   |
|           |                       | mode <sup>Note 8</sup>              | T <sub>A</sub> = +25°C                            |                                              |                         |      | 0.23 | 0.50 | μA   |
|           |                       |                                     | $T_A = +50^{\circ}C$                              |                                              |                         |      | 0.30 | 1.10 | μA   |
|           |                       |                                     | $T_A = +70^{\circ}C$                              |                                              |                         |      | 0.46 | 1.90 | μA   |
|           |                       |                                     | T <sub>A</sub> = +85°C                            |                                              |                         |      | 0.75 | 3.30 | μA   |

(Notes and Remarks are listed on the next page.)



## (4) Peripheral Functions (Common to all products)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol                      |                                   | Conditions                                                                                          | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|-----------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL <sup>Note 1</sup>      |                                   |                                                                                                     |      | 0.20 |       | μA   |
| RTC operating<br>current                                 | RTC<br>Notes 1, 2, 3        |                                   |                                                                                                     |      | 0.02 |       | μA   |
| 12-bit interval<br>timer operating<br>current            | IT <sup>Notes 1, 2, 4</sup> |                                   |                                                                                                     |      | 0.02 |       | μA   |
| Watchdog timer<br>operating<br>current                   | WDT<br>Notes 1, 2, 5        | f⊩ = 15 kHz                       |                                                                                                     |      | 0.22 |       | μA   |
| A/D converter                                            | ADC Notes 1, 6              | When                              | Normal mode, $AV_{REFP} = V_{DD} = 5.0 V$                                                           |      | 1.3  | 1.7   | mA   |
| operating<br>current                                     |                             | conversion at<br>maximum<br>speed | Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$                                                      |      | 0.5  | 0.7   | mA   |
| A/D converter<br>reference<br>voltage current            | ADREF <sup>Note 1</sup>     |                                   |                                                                                                     |      | 75.0 |       | μA   |
| Temperature<br>sensor<br>operating<br>current            | ITMPS <sup>Note 1</sup>     |                                   |                                                                                                     |      | 75.0 |       | μA   |
| LVD operating<br>current                                 | LVI Notes 1, 7              |                                   |                                                                                                     |      | 0.08 |       | μA   |
| Self-<br>programming<br>operating<br>current             | IFSP <sup>Notes 1, 9</sup>  |                                   |                                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating<br>current                                 | BGO Notes 1, 8              |                                   |                                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | ISNOZ Note 1                | ADC operation                     | The mode is performed Note 10                                                                       |      | 0.50 | 0.60  | mA   |
| operating<br>current                                     |                             |                                   | The A/D conversion operations are performed, Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 \text{ V}$ |      | 1.20 | 1.44  | mA   |
|                                                          |                             | CSI/UART opera                    | tion                                                                                                |      | 0.70 | 0.84  | mA   |

Notes 1. Current flowing to  $V_{DD}$ .

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.



NoteThe following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$  $1.8 V \le EV_{DD0} < 2.7 V : MIN. 125 ns$  $1.6 V \le EV_{DD0} < 1.8 V : MIN. 250 ns$ 

 $\label{eq:rescaled} \textbf{Remark} \quad \text{f_{MCK}: Timer array unit operation clock frequency}$ 

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

### Minimum Instruction Execution Time during Main System Clock Operation



R01DS0131EJ0330 Rev.3.30 Mar 31, 2016



3. The smaller maximum transfer rate derived by using fMcK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- $\textbf{5.} \quad \textbf{Use it with } EV_{DD0} \geq V_{b}.$
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD0} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### UART mode connection diagram (during communication at different potential)





Unit

ns

60

130

# tput,

| (7) Communica<br>correspond                   |                    | -                                                                                                  | ntial (2.5 V, 3 V) (CSI                                                                                                                             | mode) (I         | naster                                           | mode, S          | СКр і                            | internal                     | clock ou | tı |
|-----------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|------------------|----------------------------------|------------------------------|----------|----|
| (TA = -40 to<br>Parameter                     | +85°C, 2<br>Symbol |                                                                                                    | $\mathbf{D} = \mathbf{EV}_{DD1} \leq \mathbf{V}_{DD} \leq 5.5$<br>Conditions                                                                        | HS (hig          | V, Vss = EVsso =<br>HS (high-speed<br>main) Mode |                  | <b>= 0 V)</b><br>/-speed<br>Mode | LV (low-voltag<br>main) Mode |          |    |
|                                               |                    |                                                                                                    |                                                                                                                                                     | MIN.             | MAX.                                             | MIN.             | MAX.                             | MIN.                         | MAX.     |    |
| SCKp cycle time                               | tксү1              | tксү1 ≥ 2/fc∟к                                                                                     | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \\ k\Omega \end{array}$ | 200              |                                                  | 1150             |                                  | 1150                         |          |    |
|                                               |                    |                                                                                                    | $\begin{split} & 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ & 2.3 \ V \leq V_b \leq 2.7 \ V, \\ & C_b = 20 \ pF, \ R_b = 2.7 \\ & k\Omega \end{split}$     | 300              |                                                  | 1150             |                                  | 1150                         |          |    |
| SCKp high-level width                         | tкнı               | $\begin{array}{l} 4.0 \ V \leq EV_{DD} \\ 2.7 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 4.0 V,                                                                                                                                              | tксү1/2 –<br>50  |                                                  | tксү1/2 –<br>50  |                                  | tксү1/2 –<br>50              |          |    |
|                                               |                    | $\begin{array}{l} 2.7 \ V \leq EV_{DD} \\ 2.3 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 2.7 V,                                                                                                                                              | tксү1/2 –<br>120 |                                                  | tксү1/2 –<br>120 |                                  | tксү1/2 –<br>120             |          | ]  |
| SCKp low-level width                          | tĸ∟1               | $\begin{array}{l} 4.0 \ V \leq EV_{DD} \\ 2.7 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 4.0 V,                                                                                                                                              | tксү1/2 –<br>7   |                                                  | tксү1/2 –<br>50  |                                  | t <sub>ксү1</sub> /2 –<br>50 |          |    |
|                                               |                    | $\begin{array}{l} 2.7 \ V \leq EV_{DD} \\ 2.3 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 2.7 V,                                                                                                                                              | tксү1/2 –<br>10  |                                                  | tксү1/2 –<br>50  |                                  | tксү1/2 –<br>50              |          |    |
| SIp setup time<br>(to SCKp↑) <sup>№te 1</sup> | tsıĸı              | $\begin{array}{l} 4.0 \ V \leq EV_{DD} \\ 2.7 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 4.0 V,                                                                                                                                              | 58               |                                                  | 479              |                                  | 479                          |          |    |
|                                               |                    | $\begin{array}{l} 2.7 \ V \leq EV_{DD} \\ 2.3 \ V \leq V_b \leq \\ C_b = 20 \ pF, \ F \end{array}$ | 2.7 V,                                                                                                                                              | 121              |                                                  | 479              |                                  | 479                          |          |    |
| Slp hold time                                 | tksi1              | $4.0 V \le EV_{DD}$                                                                                | $0 \le 5.5 V$ ,                                                                                                                                     | 10               |                                                  | 10               |                                  | 10                           |          | Ī  |

(Notes, Caution, and Remarks are listed on the next page.)

 $2.7~V \leq V_b \leq 4.0~V,$ 

 $2.3~V \leq V_b \leq 2.7~V,$  $C_b = 20 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$  $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ 

 $2.7~V \leq V_{b} \leq 4.0~V,$ 

 $2.3~V \leq V_b \leq 2.7~V,$  $C_b = 20 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ 

 $C_{\text{b}}=20 \text{ pF}, \text{ R}_{\text{b}}=1.4 \text{ k}\Omega$  $2.7 V \le EV_{DD0} < 4.0 V$ ,

 $C_b = 20 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$  $2.7 V \le EV_{DD0} < 4.0 V$ ,

(from SCKp↑) Note 1

Delay time from

 $\mathsf{SCKp}{\downarrow} \text{ to } \mathsf{SOp}$ 

output Note 1

tks01



10

60

130

10

60

130

10

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

| Parameter                                       | Symbol | Conditions                                                                                                                                                            |      | h-speed<br>Mode | ``   | /-speed<br>Mode |      | -voltage<br>Mode | Unit |
|-------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                                 |        |                                                                                                                                                                       | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 1</sup>  | tsıkı  | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$                                                                  | 44   |                 | 110  |                 | 110  |                  | ns   |
|                                                 |        | $\label{eq:cb} \begin{split} C_b &= 30 \; pF, \; R_b = 1.4 \; k\Omega \\ 2.7 \; V &\leq EV_{\text{DD0}} < 4.0 \; V, \\ 2.3 \; V &\leq V_b \leq 2.7 \; V, \end{split}$ | 44   |                 | 110  |                 | 110  |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                                                                 |      |                 |      |                 |      |                  |      |
|                                                 |        | $\label{eq:VDD} \begin{split} 1.8 \ V &\leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{split}$                                | 110  |                 | 110  |                 | 110  |                  | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=5.5  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↓) <sup>№ te 1</sup> | tksii  | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$                                                           | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                                                            | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
|                                                 |        | $ \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \end{array} $                                          | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=5.5  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
| Delay time from SCKp↑<br>to                     | tkso1  | $ \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $                                                         |      | 25              |      | 25              |      | 25               | ns   |
| SOp output Note 1                               |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{\rm DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_{\rm b} \leq 2.7 \ V, \end{array}$                                                           |      | 25              |      | 25              |      | 25               | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |
|                                                 |        | $\label{eq:linear} \begin{split} 1.8 \ V &\leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{split}$                             |      | 25              |      | 25              |      | 25               | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=5.5  \text{k}\Omega$                                                                                                              |      |                 |      |                 |      |                  |      |

|                         |  | 5 5 V Voo - EVo  | $ = EV_{oot} = 0.V$         |
|-------------------------|--|------------------|-----------------------------|
| $T_{A} = -40$ to +85°C, |  | j.j v, vss = ⊑vs | $s_0 = \Box v s s_1 = U v $ |

**Notes** 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



## (2) I<sup>2</sup>C fast mode

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                        | Symbol       | Cor                                 | Conditions                              |      | h-speed<br>Mode | LS (low-speed main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|----------------------------------|--------------|-------------------------------------|-----------------------------------------|------|-----------------|--------------------------|------|----------------------------|------|------|
|                                  |              |                                     |                                         | MIN. | MAX.            | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SCLA0 clock frequency            | fsc∟         | Fast mode:                          | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 0    | 400             | 0                        | 400  | 0                          | 400  | kHz  |
|                                  |              | fc∟κ≥ 3.5 MHz                       | $1.8~V \le EV_{\text{DD0}} \le 5.5~V$   | 0    | 400             | 0                        | 400  | 0                          | 400  | kHz  |
| Setup time of restart            | tsu:sta      | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| condition                        |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| Hold time <sup>Note 1</sup>      | thd:sta      | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| Hold time when SCLA0 =           | t∟ow         | $2.7 V \le EV_{DD0} \le 5.3$        | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |                 | 1.3                      |      | 1.3                        |      | μs   |
| "L"                              |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 1.3  |                 | 1.3                      |      | 1.3                        |      | μs   |
| Hold time when SCLA0 =           | tніgн        | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| "H"                              |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| Data setup time                  | tsu:dat      | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 100  |                 | 100                      |      | 100                        |      | μs   |
| (reception)                      |              | $1.8~V \le EV_{\text{DD0}} \le 5.3$ | 5 V                                     | 100  |                 | 100                      |      | 100                        |      | μs   |
| Data hold time                   | thd:dat      | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 0    | 0.9             | 0                        | 0.9  | 0                          | 0.9  | μs   |
| (transmission) <sup>Note 2</sup> |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 0    | 0.9             | 0                        | 0.9  | 0                          | 0.9  | μs   |
| Setup time of stop               | tsu:sto      | $2.7 V \le EV_{DD0} \le 5.3$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| condition                        |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 0.6  |                 | 0.6                      |      | 0.6                        |      | μs   |
| Bus-free time                    | <b>t</b> BUF | $2.7 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 1.3  |                 | 1.3                      |      | 1.3                        |      | μs   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$        | 5 V                                     | 1.3  |                 | 1.3                      |      | 1.3                        |      | μS   |

**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 



## 2.6.4 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|             | Parameter            | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------|----------------------|--------|------------------------|------|------|------|------|
| Detection   | Supply voltage level | VLVD0  | Power supply rise time | 3.98 | 4.06 | 4.14 | V    |
| voltage     |                      |        | Power supply fall time | 3.90 | 3.98 | 4.06 | V    |
|             |                      | VLVD1  | Power supply rise time | 3.68 | 3.75 | 3.82 | V    |
|             |                      |        | Power supply fall time | 3.60 | 3.67 | 3.74 | V    |
|             |                      | VLVD2  | Power supply rise time | 3.07 | 3.13 | 3.19 | V    |
|             |                      |        | Power supply fall time | 3.00 | 3.06 | 3.12 | V    |
|             |                      | VLVD3  | Power supply rise time | 2.96 | 3.02 | 3.08 | V    |
|             |                      |        | Power supply fall time | 2.90 | 2.96 | 3.02 | V    |
|             |                      | VLVD4  | Power supply rise time | 2.86 | 2.92 | 2.97 | V    |
|             |                      |        | Power supply fall time | 2.80 | 2.86 | 2.91 | V    |
|             |                      | VLVD5  | Power supply rise time | 2.76 | 2.81 | 2.87 | V    |
|             |                      |        | Power supply fall time | 2.70 | 2.75 | 2.81 | V    |
|             |                      | VLVD6  | Power supply rise time | 2.66 | 2.71 | 2.76 | V    |
|             |                      |        | Power supply fall time | 2.60 | 2.65 | 2.70 | V    |
|             |                      | VLVD7  | Power supply rise time | 2.56 | 2.61 | 2.66 | V    |
|             |                      |        | Power supply fall time | 2.50 | 2.55 | 2.60 | V    |
|             |                      | VLVD8  | Power supply rise time | 2.45 | 2.50 | 2.55 | V    |
|             |                      |        | Power supply fall time | 2.40 | 2.45 | 2.50 | V    |
|             |                      | VLVD9  | Power supply rise time | 2.05 | 2.09 | 2.13 | V    |
|             |                      |        | Power supply fall time | 2.00 | 2.04 | 2.08 | V    |
|             |                      | VLVD10 | Power supply rise time | 1.94 | 1.98 | 2.02 | V    |
|             |                      |        | Power supply fall time | 1.90 | 1.94 | 1.98 | V    |
|             |                      | VLVD11 | Power supply rise time | 1.84 | 1.88 | 1.91 | V    |
|             |                      |        | Power supply fall time | 1.80 | 1.84 | 1.87 | V    |
|             |                      | VLVD12 | Power supply rise time | 1.74 | 1.77 | 1.81 | V    |
|             |                      |        | Power supply fall time | 1.70 | 1.73 | 1.77 | V    |
|             |                      | VLVD13 | Power supply rise time | 1.64 | 1.67 | 1.70 | V    |
|             |                      |        | Power supply fall time | 1.60 | 1.63 | 1.66 | V    |
| Minimum pu  | ulse width           | t∟w    |                        | 300  |      |      | μs   |
| Detection d | elay time            |        |                        |      |      | 300  | μS   |



# 2.8 Flash Memory Programming Characteristics

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency        | fclк   | $1.8~V \leq V_{DD} \leq 5.5~V$     | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>Ta = 25°C  |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = 85°C | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

## 2.9 Dedicated Flash Memory Programmer Communication (UART)

## $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz

- **Remarks 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz 2.4 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. file: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$





## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

**2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



| Parameter                     | Symbol  | Conditions                                               | HS (high-speed main)<br>Mode |           | Unit |
|-------------------------------|---------|----------------------------------------------------------|------------------------------|-----------|------|
|                               |         |                                                          | MIN.                         | MAX.      |      |
| SCLr clock frequency          | fscL    | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 |                              | 400 Note1 | kHz  |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                              |           |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 |                              | 100 Note1 | kHz  |
|                               |         | $C_b = 100 \text{ pF}, \text{ R}_b = 3  \text{k}\Omega$  |                              |           |      |
| Hold time when SCLr = "L"     | t∟ow    | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1200                         |           | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                              |           |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 4600                         |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$          |                              |           |      |
| Hold time when SCLr = "H"     | tніgн   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1200                         |           | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                              |           |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 4600                         |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, \text{ R}_b = 3  \text{k}\Omega$  |                              |           |      |
| Data setup time (reception)   | tsu:dat | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1/fмск + 220<br>Note2        |           | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ | Note2                        |           |      |
|                               |         | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V,$                  | 1/fмск + 580<br>Note2        |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, \text{ R}_b = 3  \text{k}\Omega$  | Note2                        |           |      |
| Data hold time (transmission) | thd:dat | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 0                            | 770       | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                              |           |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 0                            | 1420      | ns   |
|                               |         | $C_b = 100 \text{ pF}, \text{ R}_b = 3  \text{k}\Omega$  |                              |           |      |

## (4) During communication at same potential (simplified l<sup>2</sup>C mode) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

- Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .
  - **2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".
- Caution Select the normal input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(Remarks are listed on the next page.)



5. The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

### UART mode connection diagram (during communication at different potential)





# 4.6 36-pin Products

R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023           |



©2012 Renesas Electronics Corporation. All rights reserved.



R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

#### ©2012 Renesas Electronics Corporation. All rights reserved.

