

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 8K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101ffdfp-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(6/12)

| Pin count | Package                                             | Data flash | Fields of<br>Application | Ordering Part Number                                                                                                                            |
|-----------|-----------------------------------------------------|------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 48 pins   | 48-pin plastic<br>HWQFN (7 × 7 mm,<br>0.5 mm pitch) | Mounted    | А                        | R5F100GAANA#U0, R5F100GCANA#U0, R5F100GDANA#U0, R5F100GEANA#U0, R5F100GFANA#U0, R5F100GGANA#U0, R5F100GHANA#U0, R5F100GJANA#U0, R5F100GKANA#U0, |
|           |                                                     |            |                          | R5F100GLANA#U0                                                                                                                                  |
|           |                                                     |            |                          | R5F100GAANA#W0, R5F100GCANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GDANA#W0, R5F100GEANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GFANA#W0, R5F100GGANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GHANA#W0, R5F100GJANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GKANA#W0, R5F100GLANA#W0                                                                                                                  |
|           |                                                     |            | D                        | R5F100GADNA#U0, R5F100GCDNA#U0, R5F100GDDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F100GEDNA#U0, R5F100GFDNA#U0, R5F100GGDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F100GHDNA#U0, R5F100GJDNA#U0, R5F100GKDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F100GLDNA#U0                                                                                                                                  |
|           |                                                     |            |                          | R5F100GADNA#W0, R5F100GCDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GDDNA#W0, R5F100GEDNA#W0,<br>R5F100GFDNA#W0, R5F100GGDNA#W0,                                                                              |
|           |                                                     |            |                          | R5F100GHDNA#W0, R5F100GJDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GKDNA#W0, R5F100GLDNA#W0                                                                                                                  |
|           |                                                     |            | G                        | R5F100GAGNA#U0, R5F100GCGNA#U0, R5F100GDGNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F100GEGNA#U0, R5F100GFGNA#U0, R5F100GGGNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F100GHGNA#U0, R5F100GJGNA#U0                                                                                                                  |
|           |                                                     |            |                          | R5F100GAGNA#W0, R5F100GCGNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GDGNA#W0, R5F100GEGNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GFGNA#W0, R5F100GGGNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F100GHGNA#W0, R5F100GJGNA#W0                                                                                                                  |
|           |                                                     | Not        | Α                        | R5F101GAANA#U0, R5F101GCANA#U0, R5F101GDANA#U0,                                                                                                 |
|           |                                                     | mounted    |                          | R5F101GEANA#U0, R5F101GFANA#U0, R5F101GGANA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F101GHANA#U0, R5F101GJANA#U0, R5F101GKANA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F101GLANA#U0                                                                                                                                  |
|           |                                                     |            |                          | R5F101GAANA#W0, R5F101GCANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GDANA#W0, R5F101GEANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GFANA#W0, R5F101GGANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GHANA#W0, R5F101GJANA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GKANA#W0, R5F101GLANA#W0                                                                                                                  |
|           |                                                     |            | D                        | R5F101GADNA#U0, R5F101GCDNA#U0, R5F101GDDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F101GEDNA#U0, R5F101GFDNA#U0, R5F101GGDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F101GHDNA#U0, R5F101GJDNA#U0, R5F101GKDNA#U0,                                                                                                 |
|           |                                                     |            |                          | R5F101GLDNA#U0                                                                                                                                  |
|           |                                                     |            |                          | R5F101GADNA#W0, R5F101GCDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GDDNA#W0, R5F101GEDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GFDNA#W0, R5F101GGDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GHDNA#W0, R5F101GJDNA#W0,                                                                                                                 |
|           |                                                     |            |                          | R5F101GKDNA#W0, R5F101GLDNA#W0                                                                                                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



### 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. It is recommended to connect an exposed die pad to  $V_{\mbox{\scriptsize ss}}.$ 

## 1.5.2 24-pin products



### 1.5.3 25-pin products



### 1.5.8 44-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                       |                                           |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               |                                            |                                                              |                       |                                               |          | (1/2                                        | )                  |
|---------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------|-------------------------------|--------------------------------------------|--------------------------------------------------------------|-----------------------|-----------------------------------------------|----------|---------------------------------------------|--------------------|
|                                       | Item                                      | 20-                                                                            | pin                                                                                                                                                                                                                                                                           | 24-                               | pin                                 | 25                            | -pin                                       | 30-                                                          | pin                   | 32-                                           | pin      | 36-                                         | pin                |
|                                       |                                           | R5F1006x                                                                       | R5F1016x                                                                                                                                                                                                                                                                      | R5F1007x                          | R5F1017x                            | R5F1008x                      | R5F1018x                                   | R5F100Ax                                                     | R5F101Ax              | R5F100Bx                                      | R5F101Bx | R5F100Cx                                    | R5F101Cx           |
| Code flash me                         | emory (KB)                                | 16 to                                                                          | 16 to 64 16 to 64 16 to 128                                                                                                                                                                                                                                                   |                                   |                                     |                               |                                            | 16 to                                                        | 16 to 128             |                                               | 128      |                                             |                    |
| Data flash me                         | mory (KB)                                 | 4                                                                              | _                                                                                                                                                                                                                                                                             | 4                                 | -                                   | 4                             | =                                          | 4 to 8                                                       | =                     | 4 to 8                                        | -        | 4 to 8                                      | =                  |
| RAM (KB)                              |                                           | 2 to                                                                           | 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 12 <sup>Note1</sup> 2 to 12 <sup>Note1</sup> 2 to                                                                                                                                                |                                   |                                     |                               |                                            |                                                              |                       |                                               |          | 2 to 1                                      | 2 <sup>Note1</sup> |
| Address space                         | е                                         | 1 MB                                                                           | 1 MB                                                                                                                                                                                                                                                                          |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| Main system clock                     | High-speed system clock                   | HS (Hig<br>HS (Hig<br>LS (Lov                                                  | jh-speed<br>jh-speed<br>v-speed                                                                                                                                                                                                                                               | I main) m<br>I main) m<br>main) m | node: 1 t<br>node: 1 t<br>ode: 1 tc | o 20 MH<br>o 16 MH<br>o 8 MHz | z (V <sub>DD</sub> =  z (V <sub>DD</sub> = | tem cloc<br>2.7 to 5.<br>2.4 to 5.<br>8 to 5.5<br>1.6 to 5.5 | 5 V),<br>5 V),<br>V), | (EXCLK)                                       |          |                                             |                    |
|                                       | High-speed on-chip oscillator             | HS (Hig<br>LS (Lov                                                             | S (High-speed main) mode: 1 to 32 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>S (High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>S (Low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>V (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| Subsystem clo                         | ock                                       |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | -                                          | -                                                            |                       |                                               |          |                                             |                    |
| Low-speed on                          | n-chip oscillator                         | 15 kHz                                                                         | (TYP.)                                                                                                                                                                                                                                                                        |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| General-purpo                         | ose registers                             | (8-bit register $\times$ 8) $\times$ 4 banks                                   |                                                                                                                                                                                                                                                                               |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| Minimum instr                         | ruction execution time                    | 0.03125 μs (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation) |                                                                                                                                                                                                                                                                               |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
|                                       |                                           | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)          |                                                                                                                                                                                                                                                                               |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| Instruction set                       | t                                         | Adde     Multip                                                                | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |
| I/O port                              | Total                                     | 1                                                                              | 6                                                                                                                                                                                                                                                                             | 2                                 | 0                                   | 2                             | 21                                         | 2                                                            | 6                     | 2                                             | 8        | 3                                           | 2                  |
|                                       | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                             | D.D. I/O<br>thstand                                                                                                                                                                                                                                                           | (N-ch C                           | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (                       | 5<br>D.D. I/O<br>thstand<br>ge]: 6)        | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag               | D.D. I/O<br>thstand   | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand  | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand            |
|                                       | CMOS input                                | 3                                                                              | 3                                                                                                                                                                                                                                                                             | ;                                 | 3                                   | ;                             | 3                                          | 3                                                            | 3                     | ;                                             | 3        | 3                                           | 3                  |
|                                       | CMOS output                               | -                                                                              | -                                                                                                                                                                                                                                                                             | -                                 | -                                   |                               | 1                                          | _                                                            | -                     | -                                             | -        | -                                           | -                  |
|                                       | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                              | _                                                                                                                                                                                                                                                                             | 2                                 | 2                                   | :                             | 2                                          | 2                                                            | 2                     | (                                             | 3        | 3                                           | 3                  |
| Timer                                 | 16-bit timer                              |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | 8 cha                                      | nnels                                                        |                       |                                               |          |                                             |                    |
|                                       | Watchdog timer                            |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | 1 cha                                      | annel                                                        |                       |                                               |          |                                             |                    |
|                                       | Real-time clock (RTC)                     |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | 1 chan                                     | nel Note 2                                                   |                       |                                               |          |                                             |                    |
|                                       | 12-bit interval timer (IT)                |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | 1 cha                                      | annel                                                        |                       |                                               |          |                                             |                    |
|                                       | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                 |                                                                                                                                                                                                                                                                               | 4 chanr<br>(PWM                   | nels<br>outputs:                    | 3 Note 3)                     |                                            |                                                              |                       | M output<br>M output                          |          |                                             |                    |
|                                       | RTC output                                |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               | =                                          | =                                                            |                       |                                               |          |                                             |                    |
| · · · · · · · · · · · · · · · · · · · |                                           |                                                                                |                                                                                                                                                                                                                                                                               |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |                    |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

**3.** The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see **6.9.3 Operation as multiple PWM output function** in the RL78/G13 User's Manual).

4. When setting to PIOR = 1

| 11 | <b>n</b> | n | ١ |
|----|----------|---|---|
| 14 | ر2       | _ | ı |

| Ite                                                                                                                                                                                                                                                                           | m                    | 20-                                                                                                              | pin                                              | 24-                                                             | pin                                               | 25-                              | pin      | 30-       | -pin      | 32        | -pin      | 36       | -pin     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------|----------------------------------|----------|-----------|-----------|-----------|-----------|----------|----------|
|                                                                                                                                                                                                                                                                               |                      | R5F1006x                                                                                                         | R5F1016x                                         | R5F1007x                                                        | R5F1017x                                          | R5F1008x                         | R5F1018x | R5F100Ax  | R5F101Ax  | R5F100Bx  | R5F101Bx  | R5F100Cx | R5F101Cx |
| Clock output/buzze                                                                                                                                                                                                                                                            | er output            | _ 1 1 2 2 2                                                                                                      |                                                  |                                                                 |                                                   |                                  |          |           |           |           | 2         |          |          |
|                                                                                                                                                                                                                                                                               |                      | 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz     (Main system clock: fmain = 20 MHz operation) |                                                  |                                                                 |                                                   |                                  |          |           |           |           |           |          |          |
| 8/10-bit resolution                                                                                                                                                                                                                                                           | A/D converter        | 6 chanr                                                                                                          | nels                                             | 6 chanı                                                         | nels                                              | 6 chanı                          | nels     | 8 chan    | nels      | 8 chan    | nels      | 8 chan   | nels     |
| Serial interface                                                                                                                                                                                                                                                              |                      | [20-pin,                                                                                                         | 24-pin,                                          | 25-pin p                                                        | roducts]                                          |                                  |          |           |           |           |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | • CSI:                                                                                                           | 1 chann                                          | el/simpli                                                       | fied I <sup>2</sup> C:                            | 1 channe                         | el/UART  | : 1 chanı | nel       |           |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | • CSI:                                                                                                           | 1 chann                                          | el/simpli                                                       | fied I <sup>2</sup> C:                            | 1 channe                         | el/UART  | : 1 chanı | nel       |           |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | [30-pin,                                                                                                         | 32-pin <sub> </sub>                              | products                                                        | ]                                                 |                                  |          |           |           |           |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | • CSI:                                                                                                           | 1 chann                                          | el/simplit<br>el/simplit<br>el/simplit                          | fied I <sup>2</sup> C:                            | 1 channe                         | el/UART  | : 1 chanı | nel       | ng LIN-bi | us): 1 ch | annel    |          |
|                                                                                                                                                                                                                                                                               |                      | [36-pin                                                                                                          | products                                         | s]                                                              |                                                   |                                  |          |           |           |           |           |          |          |
| <ul> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> </ul> |                      |                                                                                                                  |                                                  |                                                                 |                                                   |                                  |          |           |           |           |           |          |          |
|                                                                                                                                                                                                                                                                               | I <sup>2</sup> C bus |                                                                                                                  |                                                  | 1 chanı                                                         |                                                   | 1 chanı                          |          | 1 chan    |           | 1 chan    |           | 1 chan   | nel      |
| Multiplier and divid                                                                                                                                                                                                                                                          | der/multiply-        | • 32 bit                                                                                                         | s ÷ 32 b                                         | its = 32 b<br>its = 32 b<br>its + 32 b                          | oits (Uns                                         | igned)                           |          | r signed  | )         |           |           |          |          |
| DMA controller                                                                                                                                                                                                                                                                |                      | 2 chanr                                                                                                          | nels                                             |                                                                 |                                                   |                                  |          |           |           |           |           |          |          |
| Vectored interrupt                                                                                                                                                                                                                                                            | Internal             | 2                                                                                                                | 23                                               | 2                                                               | 24                                                | 2                                | 24       | 2         | 27        | 2         | 27        | 2        | 27       |
| sources                                                                                                                                                                                                                                                                       | External             | ;                                                                                                                | 3                                                |                                                                 | 5                                                 |                                  | 5        |           | 6         |           | 6         |          | 6        |
| Key interrupt                                                                                                                                                                                                                                                                 |                      |                                                                                                                  |                                                  | •                                                               |                                                   |                                  |          | _         |           |           |           |          |          |
| Reset                                                                                                                                                                                                                                                                         |                      | <ul><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li></ul>                             | nal reset<br>nal reset<br>nal reset<br>nal reset | SET pin by watc by power by volta by illega by illega by illega | er-on-res<br>ge detec<br>al instruc<br>I parity e | set<br>ctor<br>tion exec<br>rror |          | e         |           |           |           |          |          |
| Power-on-reset cir                                                                                                                                                                                                                                                            | cuit                 |                                                                                                                  | er-on-res<br>er-down-                            | set: 1                                                          | I.51 V (T<br>I.50 V (T                            | ,                                |          |           |           |           |           |          |          |
| Voltage detector                                                                                                                                                                                                                                                              |                      |                                                                                                                  | g edge :<br>ig edge                              |                                                                 |                                                   | 4.06 V (<br>3.98 V (             | _        |           |           |           |           |          |          |
| On-chip debug fun                                                                                                                                                                                                                                                             | ection               | Provide                                                                                                          | ed                                               |                                                                 |                                                   |                                  |          |           |           |           |           |          |          |
| Power supply volta                                                                                                                                                                                                                                                            | age                  | V <sub>DD</sub> = 1                                                                                              | .6 to 5.5                                        | V (T <sub>A</sub> =                                             | -40 to +8                                         | 35°C)                            |          |           |           |           |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | $V_{DD} = 2$                                                                                                     | 4 to 5.5                                         | V (T <sub>A</sub> = -                                           | 40 to +1                                          | 05°C)                            |          |           |           |           |           |          |          |
| Operating ambient                                                                                                                                                                                                                                                             | t temperature        |                                                                                                                  |                                                  | C (A: Co<br>i°C (G: Ir                                          |                                                   |                                  |          | ndustria  | l applica | tions )   |           |          |          |
|                                                                                                                                                                                                                                                                               |                      | 14 - 40                                                                                                          | .∪ <b>⊤</b> 100                                  | . o (a. 11                                                      | idudilidi                                         | αργιισατι                        | 0110)    |           |           |           |           |          |          |

Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.

## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter         | Symbol                 |                        |                                               | Conditions                                   |                         | MIN. | TYP. | MAX. | Unit |
|-------------------|------------------------|------------------------|-----------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------|
| Supply            | DD2<br>Note 2          | HALT                   | HS (high-                                     | fin = 32 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.62 | 1.86 | mA   |
| Current<br>Note 1 | Note 2                 | mode                   | speed main)<br>mode Note 7                    |                                              | V <sub>DD</sub> = 3.0 V |      | 0.62 | 1.86 | mA   |
|                   |                        |                        | mode                                          | fih = 24 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.50 | 1.45 | mA   |
|                   |                        |                        |                                               |                                              | V <sub>DD</sub> = 3.0 V |      | 0.50 | 1.45 | mA   |
|                   |                        |                        |                                               | fih = 16 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.44 | 1.11 | mA   |
|                   |                        |                        |                                               |                                              | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.11 | mA   |
|                   |                        |                        | LS (low-                                      | fin = 8 MHz Note 4                           | V <sub>DD</sub> = 3.0 V |      | 290  | 620  | μA   |
|                   |                        |                        | speed main)<br>mode Note 7                    |                                              | V <sub>DD</sub> = 2.0 V |      | 290  | 620  | μΑ   |
|                   |                        |                        | LV (low-                                      | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 440  | 680  | μΑ   |
|                   |                        |                        | voltage<br>main) mode                         |                                              | V <sub>DD</sub> = 2.0 V |      | 440  | 680  | μΑ   |
|                   |                        |                        | HS (high-                                     | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.31 | 1.08 | mA   |
|                   |                        |                        | speed main)<br>mode Note 7                    | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.48 | 1.28 | mA   |
|                   |                        |                        |                                               | $f_{MX} = 20 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.31 | 1.08 | mA   |
|                   |                        |                        |                                               | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.48 | 1.28 | mA   |
|                   |                        |                        |                                               | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$   | Square wave input       |      | 0.21 | 0.63 | mA   |
|                   |                        |                        | V <sub>DD</sub> = 5.0 V                       | Resonator connection                         |                         | 0.28 | 0.71 | mA   |      |
|                   |                        |                        | f <sub>M</sub> x = 10 MHz <sup>Note 3</sup> , | Square wave input                            |                         | 0.21 | 0.63 | mA   |      |
|                   |                        |                        | V <sub>DD</sub> = 3.0 V                       | Resonator connection                         |                         | 0.28 | 0.71 | mA   |      |
|                   |                        |                        | LS (low-<br>speed main)<br>mode Note 7        | f <sub>M</sub> x = 8 MHz <sup>Note 3</sup> , | Square wave input       |      | 110  | 360  | μА   |
|                   |                        |                        |                                               | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 160  | 420  | μΑ   |
|                   |                        |                        |                                               | fmx = 8 MHz <sup>Note 3</sup> ,              | Square wave input       |      | 110  | 360  | μΑ   |
|                   |                        |                        |                                               | V <sub>DD</sub> = 2.0 V                      | Resonator connection    |      | 160  | 420  | μΑ   |
|                   |                        |                        | Subsystem                                     | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.28 | 0.61 | μΑ   |
|                   |                        |                        | clock<br>operation                            | T <sub>A</sub> = -40°C                       | Resonator connection    |      | 0.47 | 0.80 | μΑ   |
|                   |                        |                        |                                               | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.34 | 0.61 | μΑ   |
|                   |                        |                        |                                               | T <sub>A</sub> = +25°C                       | Resonator connection    |      | 0.53 | 0.80 | μΑ   |
|                   |                        |                        |                                               | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.41 | 2.30 | μΑ   |
|                   |                        |                        |                                               | T <sub>A</sub> = +50°C                       | Resonator connection    |      | 0.60 | 2.49 | μΑ   |
|                   |                        |                        |                                               | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.64 | 4.03 | μΑ   |
|                   |                        |                        |                                               | T <sub>A</sub> = +70°C                       | Resonator connection    |      | 0.83 | 4.22 | μА   |
|                   |                        |                        |                                               | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 1.09 | 8.04 | μΑ   |
|                   |                        |                        |                                               | T <sub>A</sub> = +85°C                       | Resonator connection    |      | 1.28 | 8.23 | μА   |
|                   | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C                        |                                              |                         |      | 0.19 | 0.52 | μΑ   |
|                   |                        | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C                        |                                              |                         |      | 0.25 | 0.52 | μΑ   |
|                   |                        |                        | T <sub>A</sub> = +50°C                        |                                              |                         |      | 0.32 | 2.21 | μΑ   |
|                   |                        |                        | T <sub>A</sub> = +70°C                        |                                              |                         |      | 0.55 | 3.94 | μΑ   |
|                   |                        |                        | T <sub>A</sub> = +85°C                        |                                              |                         |      | 1.00 | 7.95 | μA   |

(Notes and Remarks are listed on the next page.)



### 2.4 AC Characteristics

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Items                                                              | Symbol        |                                                   | Conditions                        | ·                                                                        | MIN.      | TYP. | MAX. | Unit               |
|--------------------------------------------------------------------|---------------|---------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------|-----------|------|------|--------------------|
| Instruction cycle (minimum                                         | Тсч           | Main                                              | HS (high-                         | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$                                         | 0.03125   |      | 1    | μS                 |
| instruction execution time)                                        |               | system<br>clock (fmain)                           | speed main)<br>mode               | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$                        | 0.0625    |      | 1    | μS                 |
|                                                                    |               | operation                                         | LS (low-speed main) mode          | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$                      | 0.125     |      | 1    | μS                 |
|                                                                    |               |                                                   | LV (low-<br>voltage main)<br>mode | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V                                          | 0.25      |      | 1    | μS                 |
|                                                                    |               | Subsystem of                                      | clock (fsuв)                      | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                                          | 28.5      | 30.5 | 31.3 | μS                 |
|                                                                    |               | operation                                         |                                   |                                                                          |           |      |      |                    |
|                                                                    |               | In the self                                       | HS (high-                         | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$                      | 0.03125   |      | 1    | μS                 |
|                                                                    |               | programming<br>mode                               | speed main)<br>mode               | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$                        | 0.0625    |      | 1    | μS                 |
|                                                                    |               |                                                   | LS (low-speed main) mode          | $1.8 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$                    | 0.125     |      | 1    | μS                 |
|                                                                    |               |                                                   | LV (low-<br>voltage main)<br>mode | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                                          | 0.25      |      | 1    | μS                 |
| External system clock                                              | fex           | 2.7 V ≤ V <sub>DD</sub> ≤                         | ≤ 5.5 V                           |                                                                          | 1.0       |      | 20.0 | MHz                |
| frequency                                                          |               | 2.4 V ≤ V <sub>DD</sub> <                         |                                   |                                                                          | 1.0       |      | 16.0 | MHz                |
|                                                                    |               | 1.8 V ≤ V <sub>DD</sub> <                         | < 2.4 V                           |                                                                          | 1.0       |      | 8.0  | MHz                |
|                                                                    |               | 1.6 V ≤ V <sub>DD</sub> <                         |                                   |                                                                          | 1.0       |      | 4.0  | MHz                |
|                                                                    | fexs          |                                                   |                                   |                                                                          | 32        |      | 35   | kHz                |
| External system clock input                                        | texh, texl    | 2.7 V ≤ V <sub>DD</sub> ≤                         | ≤ 5.5 V                           |                                                                          | 24        |      |      | ns                 |
| high-level width, low-level width                                  |               | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ |                                   |                                                                          | 30        |      |      | ns                 |
|                                                                    |               | 1.8 V ≤ V <sub>DD</sub> <                         | < 2.4 V                           |                                                                          | 60        |      |      | ns                 |
|                                                                    |               | 1.6 V ≤ V <sub>DD</sub> <                         | < 1.8 V                           |                                                                          | 120       |      |      | ns                 |
|                                                                    | texhs, texhs  |                                                   |                                   |                                                                          | 13.7      |      |      | μS                 |
| TI00 to TI07, TI10 to TI17 input high-level width, low-level width | tтін,<br>tтіL |                                                   |                                   |                                                                          | 1/fмск+10 |      |      | ns <sup>Note</sup> |
| TO00 to TO07, TO10 to TO17                                         | fто           | HS (high-spe                                      | eed 4.0 V                         | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                              |           |      | 16   | MHz                |
| output frequency                                                   |               | main) mode                                        | 2.7 V                             | ≤ EV <sub>DD0</sub> < 4.0 V                                              |           |      | 8    | MHz                |
|                                                                    |               |                                                   | 1.8 V                             | ≤ EV <sub>DD0</sub> < 2.7 V                                              |           |      | 4    | MHz                |
|                                                                    |               |                                                   | 1.6 V                             | ≤ EV <sub>DD0</sub> < 1.8 V                                              |           |      | 2    | MHz                |
|                                                                    |               | LS (low-spec                                      | ed 1.8 V                          | $\leq EV_{DD0} \leq 5.5 V$                                               |           |      | 4    | MHz                |
|                                                                    |               | main) mode                                        | 1.6 V                             | ≤ EV <sub>DD0</sub> < 1.8 V                                              |           |      | 2    | MHz                |
|                                                                    |               | LV (low-volta main) mode                          | age 1.6 V                         | $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V                                    |           |      | 2    | MHz                |
| PCLBUZ0, PCLBUZ1 output                                            | fpcL          | HS (high-spe                                      | eed 4.0 V                         | $\leq EV_{DD0} \leq 5.5 V$                                               |           |      | 16   | MHz                |
| frequency                                                          |               | main) mode                                        |                                   | ≤ EV <sub>DD0</sub> < 4.0 V                                              |           |      | 8    | MHz                |
|                                                                    |               |                                                   |                                   | $\leq$ EV <sub>DD0</sub> $<$ 2.7 V                                       |           |      | 4    | MHz                |
|                                                                    |               |                                                   |                                   | ≤ EV <sub>DD0</sub> < 1.8 V                                              |           |      | 2    | MHz                |
|                                                                    |               | LS (low-spec                                      |                                   | $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V                                    |           |      | 4    | MHz                |
|                                                                    |               | main) mode                                        | _                                 | ≤ EV <sub>DD0</sub> < 1.8 V                                              |           |      | 2    | MHz                |
|                                                                    |               | LV (low-volta main) mode                          |                                   | $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V $\leq$ EV <sub>DD0</sub> $<$ 1.8 V |           |      | 2    | MHz<br>MHz         |
| Interrupt input high-level width,                                  | tinth,        | INTP0                                             |                                   | ≤ V <sub>DD</sub> ≤ 5.5 V                                                | 1         |      | =    | μS                 |
| low-level width                                                    | tintl         | INTP1 to INT                                      |                                   | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                              | 1         |      |      | μS                 |
| Karrintanının tianın tarınlarınl                                   | tkr           | KR0 to KR7                                        |                                   | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                              | 250       |      |      | ns                 |
| Key interrupt input low-level                                      |               |                                                   |                                   |                                                                          | 1         |      | 1    |                    |
| Key interrupt input low-level width                                |               |                                                   | 1.6 V                             | ≤ EV <sub>DD0</sub> < 1.8 V                                              | 1         |      |      | μS                 |

(Note and Remark are listed on the next page.)



220

220

## (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode ı Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмcк+31 1/fмcк+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fмск+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol |                | Conditions                                                                                                                 |                                                                   | speed | high-<br>main)<br>ode  |      | v-speed<br>Mode      | voltage | low-<br>e main)<br>ode | Unit |
|---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------------------------|------|----------------------|---------|------------------------|------|
|               |        |                |                                                                                                                            |                                                                   | MIN.  | MAX.                   | MIN. | MAX.                 | MIN.    | MAX.                   |      |
| Transfer rate |        | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |                                                                   |       | fMCK/6<br>Note 1       |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |       | 5.3                    |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |                                                                   |       | fMCK/6<br>Note 1       |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate folk Note 4        |       | 5.3                    |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 3.3 V,<br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V                                      |                                                                   |       | fMCK/6<br>Notes 1 to 3 |      | fmck/6<br>Notes 1, 2 |         | fMCK/6<br>Notes 1, 2   | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fMCK = fCLK Note 4 |       | 5.3                    |      | 1.3                  |         | 0.6                    | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with EVDD0≥Vb.
- 3. The following conditions are required for low voltage interface when  $E_{VDDO} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX}. 2.6 \text{ Mbps}$  $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX}. 1.3 \text{ Mbps}$ 

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remarks 1. V<sub>b</sub>[V]: Communication line voltage

- 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

## (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (2/2)

| Parameter                            | Symbol        | Conditions                                                                                                                                                                                                        | HS (            | high-<br>main)<br>ode | LS (low         |                 | `               | -voltage<br>Mode | Unit |
|--------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------|-----------------|-----------------|------------------|------|
|                                      |               |                                                                                                                                                                                                                   | MIN.            | MAX.                  | MIN.            | MAX.            | MIN.            | MAX.             |      |
| SCKp high-/low-level width           | tкн2,<br>tкL2 | $ 4.0 \ V \le EV_{DD0} \le 5.5 \ V, $ $ 2.7 \ V \le V_b \le 4.0 \ V $                                                                                                                                             | tксу2/2<br>- 12 |                       | tксүз/2<br>- 50 |                 | tkcy2/2<br>- 50 |                  | ns   |
|                                      |               | $ 2.7 \ V \le EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \le V_b \le 2.7 \ V $                                                                                                                                                | tксу2/2<br>- 18 |                       | tксу2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                      |               | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{aligned}$                                                                                               | tkcy2/2<br>- 50 |                       | tксу2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
| SIp setup time (to SCKp↑) Note 3     | tsık2         | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V \end{aligned}$                                                                                                            | 1/fмcк<br>+ 20  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                      |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$                                                                                             | 1/fмск<br>+ 20  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                      |               | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{aligned}$                                                                                               | 1/fмск<br>+ 30  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
| SIp hold time<br>(from SCKp↑) Note 4 | tksi2         |                                                                                                                                                                                                                   | 1/fмск +<br>31  |                       | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                  | ns   |
| Delay time from SCKp↓ to SOp output  | tkso2         | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0$ $V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$                                                                                                                   |                 | 2/fмск<br>+ 120       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                      |               | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \\ \text{V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \ \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ |                 | 2/fмск<br>+ 214       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                      |               | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                         |                 | 2/fмск<br>+ 573       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |

Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

- **2.** Use it with  $EV_{DD0} \ge V_b$ .
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **5.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

Absolute Maximum Ratings (TA = 25°C) (2/2)

| Parameter                     | Symbols          |                              | Conditions                                                                                                                                                                     | Ratings         | Unit |
|-------------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|
| Output current, high          | Іон1             | Per pin                      | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | <b>-40</b>      | mA   |
|                               |                  | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                         | <del>-</del> 70 | mA   |
|                               |                  |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                   | -100            | mA   |
|                               | Іон2             | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                       | -0.5            | mA   |
|                               |                  | Total of all pins            |                                                                                                                                                                                | -2              | mA   |
| Output current, low           | lo <sub>L1</sub> | Per pin                      | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40              | mA   |
|                               |                  | Total of all pins<br>170 mA  | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                         | 70              | mA   |
|                               |                  |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                   | 100             | mA   |
|                               | lo <sub>L2</sub> | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                       | 1               | mA   |
|                               |                  | Total of all pins            |                                                                                                                                                                                | 5               | mA   |
| Operating ambient temperature | Та               | In normal operati            | on mode programming mode                                                                                                                                                       | -40 to +105     | °C   |
|                               | <u> </u>         |                              |                                                                                                                                                                                |                 |      |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### Minimum Instruction Execution Time during Main System Clock Operation



### **AC Timing Test Points**



### **External System Clock Timing**



## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                            | Symbol           | Cond                                                           | ditions                            | HS (high-speed ma | in) Mode   | Unit |
|--------------------------------------|------------------|----------------------------------------------------------------|------------------------------------|-------------------|------------|------|
|                                      |                  |                                                                |                                    | MIN.              | MAX.       |      |
| SCKp cycle time Note 5               | tkcy2            | $4.0~V \leq EV_{DD0} \leq 5.5$                                 | 20 MHz < fмск                      | 16/fмск           |            | ns   |
|                                      |                  | V                                                              | fмcк ≤ 20 MHz                      | 12/fмск           |            | ns   |
|                                      |                  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | 16 MHz < fмск                      | 16/fмск           |            | ns   |
|                                      |                  | V                                                              | fмck ≤ 16 MHz                      | 12/fмск           |            | ns   |
|                                      |                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                                    | 16/fмск           |            | ns   |
|                                      |                  |                                                                |                                    | 12/fмcк and 1000  |            | ns   |
| SCKp high-/low-level                 | <b>t</b> кн2,    | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ M}$ | V                                  | tkcy2/2 – 14      |            | ns   |
| width                                | t <sub>KL2</sub> | $2.7~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | tkcy2/2 – 16      |            | ns   |
|                                      |                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | V                                  | tkcy2/2 - 36      |            | ns   |
| SIp setup time                       | tsık2            | $2.7~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | 1/fмск+40         |            | ns   |
| (to SCKp↑) Note 1                    |                  | $2.4~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | 1/fмск+60         |            | ns   |
| SIp hold time<br>(from SCKp↑) Note 2 | tksi2            | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | V                                  | 1/fмск+62         |            | ns   |
| Delay time from SCKp↓ to SOp output  | tkso2            | C = 30 pF Note 4                                               | $2.7~V \leq EV_{DD0} \leq 5.5$ $V$ |                   | 2/fмск+66  | ns   |
| Note 3                               |                  |                                                                | $2.4~V \leq EV_{DD0} \leq 5.5$ V   |                   | 2/fмск+113 | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

#### CSI mode connection diagram (during communication at same potential)



## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                | Symbol | Conditions                                                                                            | HS (high-spe | ed main) Mode | Unit |
|--------------------------|--------|-------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|                          |        |                                                                                                       | MIN.         | MAX.          |      |
| SIp setup time           | tsıĸı  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                | 162          |               | ns   |
| (to SCKp↑) Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                   | 354          |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                      | 958          |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                      |              |               |      |
| Slp hold time            | tksi1  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                | 38           |               | ns   |
| (from SCKp↑) Note        |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                   | 38           |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                      | 38           |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
| Delay time from SCKp↓ to | tkso1  | $\label{eq:4.0} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ |              | 200           | ns   |
| SOp output Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                   |              | 390           | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4~V \le EV_{DD0} < 3.3~V,~1.6~V \le V_b \le 2.0~V,$                                                |              | 966           | ns   |
|                          |        | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                          |              |               |      |

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

#### 3.5.2 Serial interface IICA

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                           | Symbol  | Conditions                  | HS (h            | HS (high-speed main) Mode |           |      |     |
|-------------------------------------|---------|-----------------------------|------------------|---------------------------|-----------|------|-----|
|                                     |         |                             | Standard<br>Mode |                           | Fast Mode |      |     |
|                                     |         |                             | MIN.             | MAX.                      | MIN.      | MAX. |     |
| SCLA0 clock frequency               | fscL    | Fast mode: fclk ≥ 3.5 MHz   | _                | _                         | 0         | 400  | kHz |
|                                     |         | Standard mode: fcLK ≥ 1 MHz | 0                | 100                       | ı         | _    | kHz |
| Setup time of restart condition     | tsu:sta |                             | 4.7              |                           | 0.6       |      | μS  |
| Hold time <sup>Note 1</sup>         | thd:sta |                             | 4.0              |                           | 0.6       |      | μS  |
| Hold time when SCLA0 = "L"          | tLOW    |                             | 4.7              |                           | 1.3       |      | μS  |
| Hold time when SCLA0 = "H"          | tніgн   |                             | 4.0              |                           | 0.6       |      | μS  |
| Data setup time (reception)         | tsu:dat |                             | 250              |                           | 100       |      | ns  |
| Data hold time (transmission)Note 2 | thd:dat |                             | 0                | 3.45                      | 0         | 0.9  | μS  |
| Setup time of stop condition        | tsu:sto |                             | 4.0              |                           | 0.6       |      | μS  |
| Bus-free time                       | tBUF    |                             | 4.7              |                           | 1.3       |      | μS  |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

#### **IICA** serial transfer timing



Remark n = 0, 1

<R>

### 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            | Reference Voltage              |                             |                                          |  |  |  |
|----------------------------|--------------------------------|-----------------------------|------------------------------------------|--|--|--|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |  |  |  |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM           |  |  |  |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> .              |  |  |  |
| ANI16 to ANI26             | Refer to <b>3.6.1 (2)</b> .    |                             |                                          |  |  |  |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | _                                        |  |  |  |
| Temperature sensor output  |                                |                             |                                          |  |  |  |
| voltage                    |                                |                             |                                          |  |  |  |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                              | Symbol | Condition                                                                                                                   | MIN.                                                                | TYP.           | MAX.                    | Unit   |      |
|----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------|-------------------------|--------|------|
| Resolution                             | RES    |                                                                                                                             |                                                                     | 8              |                         | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL   | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                            | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$     |                | 1.2                     | ±3.5   | LSB  |
| Conversion time                        | tconv  | 10-bit resolution Target pin: ANI2 to ANI14                                                                                 | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.125          |                         | 39     | μs   |
|                                        |        |                                                                                                                             | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                    | 3.1875         |                         | 39     | μS   |
|                                        |        |                                                                                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$                                      | 17             |                         | 39     | μs   |
|                                        |        | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.375          |                         | 39     | μs   |
|                                        |        |                                                                                                                             | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 3.5625         |                         | 39     | μs   |
|                                        |        |                                                                                                                             | $2.4~V \leq V \text{DD} \leq 5.5~V$                                 | 17             |                         | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                |                         | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                |                         | ±0.25  | %FSR |
| Integral linearity error               | ILE    | 10-bit resolution AVREFP = VDD Note 3                                                                                       | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                |                         | ±2.5   | LSB  |
| Differential linearity error           | DLE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                |                         | ±1.5   | LSB  |
| Analog input voltage VAIN              |        | ANI2 to ANI14                                                                                                               |                                                                     |                |                         | AVREFP | V    |
|                                        |        | Internal reference voltage output (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                                |                                                                     |                | V <sub>BGR</sub> Note 4 |        |      |
|                                        |        | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                                |                                                                     | VTMPS25 Note 4 |                         |        | V    |

(Notes are listed on the next page.)

