



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 20К х 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101fjdfp-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.3.5 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to  $V_{\text{ss}}$ .



### 1.3.12 80-pin products

- 80-pin plastic LQFP (14  $\times$  14 mm, 0.65 mm pitch)
- 80-pin plastic LFQFP (12 × 12 mm, 0.5 mm pitch)



Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make VDD pin the potential that is higher than EVDD0 pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the V<sub>SS</sub> and EV<sub>SS0</sub> pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



- **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD0</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD0</sub> or V<sub>SS</sub>, EV<sub>SS0</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode: 2.7 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 32 MHz
      - 2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $1.8 V \le V_{\text{DD}} \le 5.5 V@1 \text{ MHz}$  to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 4 MHz
  - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C



## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter | Symbol     |      |                                                                                        | Conditions                                   |                         | MIN. | TYP. | MAX. | Unit |
|-----------|------------|------|----------------------------------------------------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------|
| Supply    | IDD2       | HALT | HS (high-                                                                              | $f_{IH} = 32 \text{ MHz}^{Note 4}$           | VDD = 5.0 V             |      | 0.62 | 1.86 | mA   |
| Current   | Note 2     | mode | speed main)                                                                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.62 | 1.86 | mA   |
|           |            |      | mode                                                                                   | $f_{IH} = 24 \text{ MHz}^{Note 4}$           | V <sub>DD</sub> = 5.0 V |      | 0.50 | 1.45 | mA   |
|           |            |      |                                                                                        |                                              | $V_{DD} = 3.0 V$        |      | 0.50 | 1.45 | mA   |
|           |            |      |                                                                                        | $f_{IH} = 16 \text{ MHz}^{Note 4}$           | $V_{DD} = 5.0 V$        |      | 0.44 | 1.11 | mA   |
|           |            |      |                                                                                        |                                              | $V_{DD} = 3.0 V$        |      | 0.44 | 1.11 | mA   |
|           |            |      | LS (low-                                                                               | $f_{IH} = 8 \text{ MHz}^{Note 4}$            | $V_{DD} = 3.0 V$        |      | 290  | 620  | μA   |
|           |            |      | speed main)<br>mode <sup>Note 7</sup>                                                  |                                              | V <sub>DD</sub> = 2.0 V |      | 290  | 620  | μA   |
|           |            |      | LV (low-<br>voltage<br>main) mode<br>Note 7<br>HS (high-<br>speed main)<br>mode Note 7 | $f_{IH} = 4 \text{ MHz}^{Note 4}$            | V <sub>DD</sub> = 3.0 V |      | 440  | 680  | μA   |
|           |            |      |                                                                                        |                                              | V <sub>DD</sub> = 2.0 V |      | 440  | 680  | μA   |
|           |            |      |                                                                                        | $f_{MX} = 20 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.31 | 1.08 | mA   |
|           |            |      |                                                                                        | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.48 | 1.28 | mA   |
|           |            |      |                                                                                        | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.31 | 1.08 | mA   |
|           |            |      |                                                                                        | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 0.48 | 1.28 | mA   |
|           |            |      |                                                                                        | $f_{MX} = 10 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.21 | 0.63 | mA   |
|           |            |      |                                                                                        | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.28 | 0.71 | mA   |
|           |            |      |                                                                                        | fмx = 10 MHz <sup>Note 3</sup> ,             | Square wave input       |      | 0.21 | 0.63 | mA   |
|           |            |      |                                                                                        | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 0.28 | 0.71 | mA   |
|           |            |      | LS (low-<br>speed main)<br>mode Note 7                                                 | fмx = 8 MHz <sup>Note 3</sup> ,              | Square wave input       |      | 110  | 360  | μA   |
|           |            |      |                                                                                        | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 160  | 420  | μA   |
|           |            |      |                                                                                        | $f_{MX} = 8 \text{ MHz}^{Note 3},$           | Square wave input       |      | 110  | 360  | μA   |
|           |            |      |                                                                                        | $V_{DD} = 2.0 V$                             | Resonator connection    |      | 160  | 420  | μA   |
|           |            |      | Subsystem                                                                              | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.28 | 0.61 | μA   |
|           |            |      | clock<br>operation                                                                     | $T_A = -40^{\circ}C$                         | Resonator connection    |      | 0.47 | 0.80 | μA   |
|           |            |      |                                                                                        | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.34 | 0.61 | μA   |
|           |            |      |                                                                                        | T <sub>A</sub> = +25°C                       | Resonator connection    |      | 0.53 | 0.80 | μA   |
|           |            |      |                                                                                        | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.41 | 2.30 | μA   |
|           |            |      |                                                                                        | T <sub>A</sub> = +50°C                       | Resonator connection    |      | 0.60 | 2.49 | μA   |
|           |            |      |                                                                                        | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.64 | 4.03 | μA   |
|           |            |      |                                                                                        | T <sub>A</sub> = +70°C                       | Resonator connection    |      | 0.83 | 4.22 | μA   |
|           |            |      |                                                                                        | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 1.09 | 8.04 | μA   |
|           |            |      |                                                                                        | T <sub>A</sub> = +85°C                       | Resonator connection    |      | 1.28 | 8.23 | μA   |
|           | DD3 Note 6 | STOP | $T_A = -40^{\circ}C$                                                                   |                                              |                         |      | 0.19 | 0.52 | μA   |
|           |            | mode | $T_A = +25^{\circ}C$                                                                   |                                              |                         |      | 0.25 | 0.52 | μA   |
|           |            |      | T <sub>A</sub> = +50°C                                                                 |                                              |                         |      | 0.32 | 2.21 | μA   |
|           |            |      | T <sub>A</sub> = +70°C                                                                 |                                              |                         |      | 0.55 | 3.94 | μA   |
|           |            |      | T <sub>A</sub> = +85°C                                                                 |                                              |                         |      | 1.00 | 7.95 | μA   |

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into Vbb, EVbbb, and EVbb1, including the input leakage current flowing when the level of the input pin is fixed to Vbb, EVbb0, and EVbb1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz
      - 2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $~~1.8~V \leq V_{\text{DD}} \leq 5.5~V~$  @ 1 MHz to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 4 MHz
  - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



| Parameter                        | Symbol  | Conditions                                                                                                                                                                           | Conditions HS (high-speed LS (low-speed LV (low-volta<br>main) Mode main) Mode main) Mode |      | -voltage<br>Mode                    | Unit |                                     |      |    |
|----------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------------------------------------|------|-------------------------------------|------|----|
|                                  |         |                                                                                                                                                                                      | MIN.                                                                                      | MAX. | MIN.                                | MAX. | MIN.                                | MAX. |    |
| Data setup time (reception)      | tsu:dat | $\label{eq:states} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ C_{\text{b}} = 50 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$                                | 1/fмск<br>+ 85<br><sub>Note2</sub>                                                        |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | ns |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ C_{\text{b}} = 100 \ pF, \ R_{\text{b}} = 3 \ k\Omega \end{array}$                                 | 1/fмск<br>+ 145<br><sub>Note2</sub>                                                       |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | ns |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.8 \mbox{ V} \leq EV_{\mbox{DD0}} < 2.7 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$             | 1/fмск<br>+ 230<br><sub>Note2</sub>                                                       |      | 1/fмск<br>+ 230<br><sub>Note2</sub> |      | 1/fмск<br>+ 230<br><sub>Note2</sub> |      | ns |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5 \mbox{ k}\Omega \end{array}$      | 1/fмск<br>+ 290<br><sub>Note2</sub>                                                       |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | ns |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5 \mbox{ k}\Omega \end{array}$      | _                                                                                         |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | ns |
| Data hold time<br>(transmission) | thd:dat | $\begin{array}{l} 2.7 \ \text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$ | 0                                                                                         | 305  | 0                                   | 305  | 0                                   | 305  | ns |
|                                  |         | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$                                            | 0                                                                                         | 355  | 0                                   | 355  | 0                                   | 355  | ns |
|                                  |         | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$                                               | 0                                                                                         | 405  | 0                                   | 405  | 0                                   | 405  | ns |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$             | 0                                                                                         | 405  | 0                                   | 405  | 0                                   | 405  | ns |
|                                  |         | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$                                               | -                                                                                         | _    | 0                                   | 405  | 0                                   | 405  | ns |

| (5) | During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                                                                                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{D}0} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V})$ |

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

**2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(**Remarks** are listed on the next page.)



3. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- $\textbf{5.} \quad \textbf{Use it with } EV_{DD0} \geq V_{b}.$
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD0} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vbb tolerance (When 20- to 52-pin products)/EVbb tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### UART mode connection diagram (during communication at different potential)





### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter                                       | Symbol | Conditions                                                                                                                             | ions HS (high-speed main) Mode |      | LS (low<br>main) | -speed<br>Mode | LV (low<br>main) | -voltage<br>Mode | Unit |
|-------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|------------------|----------------|------------------|------------------|------|
|                                                 |        |                                                                                                                                        | MIN.                           | MAX. | MIN.             | MAX.           | MIN.             | MAX.             |      |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsıĸı  | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} \end{array} \label{eq:VD0}$ | 81                             |      | 479              |                | 479              |                  | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                                                                               |                                |      |                  |                |                  |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$                      | 177                            |      | 479              |                | 479              |                  | ns   |
|                                                 |        | $C_{b}=30 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                               |                                |      |                  |                |                  |                  |      |
|                                                 |        | $\begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V^{\text{Note 2}}, \end{array}$      | 479                            |      | 479              |                | 479              |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
| SIp hold time<br>(from SCKp↑) <sup>Note 1</sup> | tĸsıı  | $\label{eq:linear_states} \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$   | 19                             |      | 19               |                | 19               |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                             | 19                             |      | 19               |                | 19               |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
|                                                 |        | $ \begin{aligned} 1.8 \ V &\leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_{\text{b}} \leq 2.0 \ V^{\text{Note 2}}, \end{aligned} $ | 19                             |      | 19               |                | 19               |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
| Delay time from SCKp↓<br>to                     | tkso1  | $\label{eq:linear_states} \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$   |                                | 100  |                  | 100            |                  | 100              | ns   |
| SOp output Note 1                               |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                             |                                | 195  |                  | 195            |                  | 195              | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |
|                                                 |        | $\begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \end{array}$             |                                | 483  |                  | 483            |                  | 483              | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                  |                                |      |                  |                |                  |                  |      |

| 1  | $(T_A = -40 \text{ to } +85^{\circ}\text{C} + 1.8 \text{ V} \le \text{EV}_{DD} = \text{EV}_{D1} \le \text{V}_{D2} \le 5.5$ | 5 V   | $V_{SS} = FV_{SS0} = FV_{SS1} = 0 V$               |
|----|----------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|
| ١. | $(1A = -40 10 + 05 0, 1.0 4 \le 24000 = 24001 \le 400 \le 5.5$                                                             | , v ; | $, v_{33} - \Box v_{330} - \Box v_{331} - O v_{j}$ |

**Notes** 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

(Remarks are listed on the page after the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fмск: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 

<R>



## LVD Detection Voltage of Interrupt & Reset Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter           | Symbol         |                     | Conc                           | litions                                      | MIN. | TYP. | MAX. | Unit |
|---------------------|----------------|---------------------|--------------------------------|----------------------------------------------|------|------|------|------|
| Interrupt and reset | VLVDA0         | VPOC2,              | $V_{POC1}, V_{POC0} = 0, 0, 0$ | , falling reset voltage                      | 1.60 | 1.63 | 1.66 | V    |
| mode                | VLVDA1         |                     | LVIS1, LVIS0 = 1, 0            | Rising release reset voltage                 | 1.74 | 1.77 | 1.81 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 1.70 | 1.73 | 1.77 | V    |
|                     | VLVDA2         |                     | LVIS1, LVIS0 = 0, 1            | Rising release reset voltage                 | 1.84 | 1.88 | 1.91 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 1.80 | 1.84 | 1.87 | V    |
|                     | VLVDA3         |                     | LVIS1, LVIS0 = 0, 0            | Rising release reset voltage                 | 2.86 | 2.92 | 2.97 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 2.80 | 2.86 | 2.91 | V    |
|                     | VLVDB0         | Vpoc2,              | $V_{POC1}, V_{POC0} = 0, 0, 1$ | , falling reset voltage                      | 1.80 | 1.84 | 1.87 | V    |
|                     | VLVDB1         | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage   | 1.94                                         | 1.98 | 2.02 | V    |      |
|                     |                |                     |                                | Falling interrupt voltage                    | 1.90 | 1.94 | 1.98 | V    |
|                     | VLVDB2         |                     | LVIS1, LVIS0 = 0, 1            | Rising release reset<br>voltage              | 2.05 | 2.09 | 2.13 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 2.00 | 2.04 | 2.08 | V    |
|                     | VLVDB3         |                     | LVIS1, LVIS0 = 0, 0            | Rising release reset voltage                 | 3.07 | 3.13 | 3.19 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 3.00 | 3.06 | 3.12 | V    |
|                     | VLVDC0         | Vpoc2,              | $V_{POC1}, V_{POC0} = 0, 1, 0$ | POC1, VPOC0 = 0, 1, 0, falling reset voltage |      | 2.45 | 2.50 | V    |
|                     | VLVDC1         | DC1                 | LVIS1, LVIS0 = 1, 0            | Rising release reset voltage                 | 2.56 | 2.61 | 2.66 | V    |
|                     |                |                     | Falling interrupt voltage      | 2.50                                         | 2.55 | 2.60 | V    |      |
|                     | VLVDC2         |                     | LVIS1, LVIS0 = 0, 1            | Rising release reset<br>voltage              | 2.66 | 2.71 | 2.76 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 2.60 | 2.65 | 2.70 | V    |
|                     | VLVDC3         |                     | LVIS1, LVIS0 = 0, 0            | Rising release reset voltage                 | 3.68 | 3.75 | 3.82 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 3.60 | 3.67 | 3.74 | V    |
|                     | VLVDD0         | Vpoc2,              | $V_{POC1}, V_{POC0} = 0, 1, 1$ | , falling reset voltage                      | 2.70 | 2.75 | 2.81 | V    |
|                     | VLVDD1         |                     | LVIS1, LVIS0 = 1, 0            | Rising release reset voltage                 | 2.86 | 2.92 | 2.97 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 2.80 | 2.86 | 2.91 | V    |
|                     | VLVDD2         |                     | LVIS1, LVIS0 = 0, 1            | Rising release reset voltage                 | 2.96 | 3.02 | 3.08 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 2.90 | 2.96 | 3.02 | V    |
|                     | <b>V</b> LVDD3 |                     | LVIS1, LVIS0 = 0, 0            | Rising release reset voltage                 | 3.98 | 4.06 | 4.14 | V    |
|                     |                |                     |                                | Falling interrupt voltage                    | 3.90 | 3.98 | 4.06 | V    |



## 2.10 Timing of Entry to Flash Memory Programming Modes

### $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the<br>communication for the initial<br>setting after the external reset is<br>released                                                                    | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the<br>low level                                                                                        | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{su:}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



| Items                                    | Symbol | Conditions                                                                                                                                                                                                                              |                                         | MIN. | TYP. | MAX.                   | Unit |
|------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------------------------|------|
| Output current,<br>Iow <sup>Note 1</sup> | lol1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147                               |                                         |      |      | 8.5 <sup>Note 2</sup>  | mA   |
|                                          |        | Per pin for P60 to P63                                                                                                                                                                                                                  |                                         |      |      | 15.0 <sup>Note 2</sup> | mA   |
|                                          |        | Total of P00 to P04, P07, P32 to                                                                                                                                                                                                        | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | 40.0                   | mA   |
|                                          |        | P37, 2   P40 to P47, P102 to P106, P120, 2   P125 to P127, P130, P140 to P145 2   (When duty $\leq$ 70% <sup>Note 3</sup> ) 2   Total of P05, P06, P10 to P17, P30, 2   P31, P50 to P57, P60 to P67, 2   P31, P50 to P57, P60 to P67, 2 | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | 15.0                   | mA   |
|                                          |        |                                                                                                                                                                                                                                         | $2.4~V \leq EV_{DD0} < 2.7~V$           |      |      | 9.0                    | mA   |
|                                          |        |                                                                                                                                                                                                                                         | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | 40.0                   | mA   |
|                                          |        |                                                                                                                                                                                                                                         | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | 35.0                   | mA   |
|                                          |        | P100, P101, P110 to P117, P146,<br>P147<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                                                                     | $2,4~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | 20.0                   | mA   |
|                                          |        | Total of all pins (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                                                            |                                         |      |      | 80.0                   | mA   |
|                                          | IOL2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                                                    |                                         |      |      | 0.4 Note 2             | mA   |
|                                          |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                                                                     | $2,4~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | 5.0                    | mA   |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ (2/5)

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OL} = 10.0 \text{ mA}$ 

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \cong 8.7 \text{ mA}$ 

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz 2.4 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



- Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- **9.** Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13 User's Manual.

Remarks 1. fil: Low-speed on-chip oscillator clock frequency

- 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- 3. fclk: CPU/peripheral hardware clock frequency
- 4. Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



| $(T_A = -40 \text{ to } +105^{\circ}\text{C},$ | $2.4 V \leq EV$ | $V_{DD0} = EV_{DD1} \le V_{DD} \le 5.5 V, V_{SS} = EV_{SS}$                            | $0 = \mathbf{EV}_{\mathrm{SS1}} = 0$ | V)   |    |
|------------------------------------------------|-----------------|----------------------------------------------------------------------------------------|--------------------------------------|------|----|
| Parameter                                      | Symbol          | Conditions                                                                             | HS (high-spe                         | Unit |    |
|                                                |                 | Γ                                                                                      | MIN.                                 | MAX. |    |
| SIp setup time                                 | tsik1           | $4.0~V \leq EV_{\text{DD}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$            | 88                                   |      | ns |
| (to SCKp↓) <sup>Note</sup>                     |                 | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                               |                                      |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$    | 88                                   |      | ns |
|                                                |                 | $C_b=30 \text{ pF},  \text{R}_b=2.7  \text{k}\Omega$                                   |                                      |      |    |
|                                                |                 | $2.4 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V,$    | 220                                  |      | ns |
|                                                |                 | $C_b=30 \text{ pF},  \text{R}_b=5.5  \text{k}\Omega$                                   |                                      |      |    |
| SIp hold time<br>(from SCKp↓) <sup>№te</sup>   | tksi1           | $4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ | 38                                   |      | ns |
|                                                |                 | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                               |                                      |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$    | 38                                   |      | ns |
|                                                |                 | $C_b=30 \text{ pF},  \text{R}_b=2.7  \text{k}\Omega$                                   |                                      |      |    |
|                                                |                 | $2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V,$                    | 38                                   |      | ns |
|                                                |                 | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                  |                                      |      |    |
| Delay time from SCKp <sup>↑</sup> to           | tkso1           | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$           |                                      | 50   | ns |
| SOp output Note                                |                 | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                               |                                      |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$    |                                      | 50   | ns |
|                                                |                 | $C_b=30 \text{ pF},  \text{R}_b=2.7  \text{k}\Omega$                                   |                                      |      |    |
|                                                |                 | $2.4 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V,$    |                                      | 50   | ns |
|                                                |                 | C <sub>b</sub> = 30 pF. R <sub>b</sub> = 5.5 kΩ                                        |                                      |      |    |

(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

**Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



| Parameter                     | Symbol  | Conditions                                                                                                                                                          | HS (high-sp<br>Mo                             | Unit |    |
|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|----|
|                               |         |                                                                                                                                                                     | MIN.                                          | MAX. |    |
| Data setup time (reception)   | tsu:dat |                                                                                                                                                                     | 1/fмск + 340<br>Note 2                        |      | ns |
|                               |         | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$     | 1/fмск + 340<br>Note 2                        |      | ns |
|                               |         |                                                                                                                                                                     | 1/f <sub>MCK</sub> + 760<br><sub>Note 2</sub> |      | ns |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 1/fмск + 760<br>Note 2                        |      | ns |
|                               |         | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 1/fмск + 570<br>Note 2                        |      | ns |
| Data hold time (transmission) | thd:dat |                                                                                                                                                                     | 0                                             | 770  | ns |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$  | 0                                             | 770  | ns |
|                               |         |                                                                                                                                                                     | 0                                             | 1420 | ns |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 0                                             | 1420 | ns |
|                               |         | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 0                                             | 1215 | ns |

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage

| <b>(T</b> ∧ | $= -40$ to $+105^{\circ}$ C, 2.4 V $\leq EV_{DD0} = EV_{DD1} \leq V_{D}$ | $D \leq 5.5 V, Vss = E$ | $V_{SS0} = EV_{SS1} = 0 V,$ | Reference voltage (+) | = |
|-------------|--------------------------------------------------------------------------|-------------------------|-----------------------------|-----------------------|---|
| VDD         | , Reference voltage (–) = Vss)                                           |                         |                             |                       |   |

| Parameter                              | Symbol                                | Conditions                                                                                                   |                                     | MIN.           | TYP. | MAX.  | Unit |
|----------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------|------|-------|------|
| Resolution                             | RES                                   |                                                                                                              |                                     | 8              |      | 10    | bit  |
| Overall error <sup>Note 1</sup>        | AINL                                  | 10-bit resolution                                                                                            | $2.4~V \leq V \text{DD} \leq 5.5~V$ |                | 1.2  | ±7.0  | LSB  |
| Conversion time                        | tconv                                 | 10-bit resolution<br>Target pin: ANI0 to ANI14,<br>ANI16 to ANI26                                            | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.125          |      | 39    | μs   |
|                                        |                                       |                                                                                                              | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.1875         |      | 39    | μS   |
|                                        |                                       |                                                                                                              | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17             |      | 39    | μs   |
|                                        |                                       | 10-bit resolution<br>Target pin: Internal reference<br>voltage, and temperature<br>sensor output voltage (HS | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.375          |      | 39    | μs   |
|                                        |                                       |                                                                                                              | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.5625         |      | 39    | μs   |
|                                        |                                       |                                                                                                              | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17             |      | 39    | μs   |
|                                        |                                       | (high-speed main) mode)                                                                                      |                                     |                |      |       |      |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                                   | 10-bit resolution                                                                                            | $2.4~V \leq V \text{DD} \leq 5.5~V$ |                |      | ±0.60 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers                                   | 10-bit resolution                                                                                            | $2.4~V \leq V \text{DD} \leq 5.5~V$ |                |      | ±0.60 | %FSR |
| Integral linearity errorNote 1         | ILE                                   | 10-bit resolution                                                                                            | $2.4~V \leq V \text{DD} \leq 5.5~V$ |                |      | ±4.0  | LSB  |
| Differential linearity error           | DLE                                   | 10-bit resolution                                                                                            | $2.4~V \leq V \text{DD} \leq 5.5~V$ |                |      | ±2.0  | LSB  |
| Analog input voltage                   | alog input voltage VAIN ANI0 to ANI14 |                                                                                                              |                                     | 0              |      | Vdd   | V    |
|                                        |                                       | ANI16 to ANI26                                                                                               |                                     | 0              |      | EVDD0 | V    |
|                                        |                                       | Internal reference voltage output                                                                            |                                     | VBGR Note 3    |      | V     |      |
|                                        |                                       | (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                                                   |                                     |                |      |       |      |
|                                        |                                       | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                 |                                     | VTMPS25 Note 3 |      |       | V    |

Notes 1. Excludes quantization error ( $\pm 1/2$  LSB).

- $\ensuremath{\textbf{2.}}$  This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.



### 4.12 80-pin Products

R5F100MFAFA, R5F100MGAFA, R5F100MHAFA, R5F100MJAFA, R5F100MKAFA, R5F100MLAFA R5F101MFAFA, R5F101MGAFA, R5F101MHAFA, R5F101MJAFA, R5F101MKAFA, R5F101MLAFA R5F100MFDFA, R5F100MGDFA, R5F100MHDFA, R5F100MJDFA, R5F100MKDFA, R5F100MLDFA R5F101MFDFA, R5F101MGDFA, R5F101MHDFA, R5F101MJDFA, R5F101MKDFA, R5F101MLDFA R5F100MFGFA, R5F100MGGFA, R5F100MHGFA, R5F100MJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69            |



© 2012 Renesas ElectronicsCorporation. All rights reserved.



|      |              | Description                                                                                                                                |                                                                                                                  |  |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page                                                                                                                                       | Summary                                                                                                          |  |
| 3.00 | Aug 02, 2013 | 81                                                                                                                                         | Modification of figure of AC Timing Test Points                                                                  |  |
|      |              | 81                                                                                                                                         | Modification of description and note 3 in (1) During communication at same potential (UART mode)                 |  |
|      |              | 83                                                                                                                                         | Modification of description in (2) During communication at same potential (CSI mode)                             |  |
|      |              | 84                                                                                                                                         | Modification of description in (3) During communication at same potential (CSI mode)                             |  |
|      |              | 85                                                                                                                                         | Modification of description in (4) During communication at same potential (CSI mode) (1/2)                       |  |
|      |              | 86                                                                                                                                         | Modification of description in (4) During communication at same potential (CSI mode) (2/2)                       |  |
|      | 88           | Modification of table in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (1/2)                               |                                                                                                                  |  |
|      | 89           | Modification of table and caution in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                   |                                                                                                                  |  |
|      | 91           | Modification of table and notes 1 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                  |                                                                                                                  |  |
|      | 92, 93       | Modification of table and notes 2 to 7 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                   |                                                                                                                  |  |
|      |              | 94                                                                                                                                         | Modification of remarks 1 to 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |              | 95                                                                                                                                         | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (1/2)                  |  |
|      | 96           | Modification of table and caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (2/2)                                |                                                                                                                  |  |
|      | 97           | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                     |                                                                                                                  |  |
|      | 98           | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                |                                                                                                                  |  |
|      | 99           | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                |                                                                                                                  |  |
|      | 100          | Modification of remarks 3 and 4 in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                           |                                                                                                                  |  |
|      | 102          | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/2)                                     |                                                                                                                  |  |
|      | 103          | Modification of table and caution in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/2)                         |                                                                                                                  |  |
|      | 106          | Modification of table in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2)                      |                                                                                                                  |  |
|      | 107          | Modification of table, note 1, and caution in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) |                                                                                                                  |  |
|      |              | 109                                                                                                                                        | Addition of (1) I <sup>2</sup> C standard mode                                                                   |  |
|      | 111          | Addition of (2) I <sup>2</sup> C fast mode                                                                                                 |                                                                                                                  |  |
|      | 112          | Addition of (3) I <sup>2</sup> C fast mode plus                                                                                            |                                                                                                                  |  |
|      | 112          | Modification of IICA serial transfer timing                                                                                                |                                                                                                                  |  |
|      | 113          | Addition of table in 2.6.1 A/D converter characteristics                                                                                   |                                                                                                                  |  |
|      | 113          | Modification of description in 2.6.1 (1)                                                                                                   |                                                                                                                  |  |
|      |              | 114                                                                                                                                        | Modification of notes 3 to 5 in 2.6.1 (1)                                                                        |  |
|      |              | 115                                                                                                                                        | Modification of description and notes 2, 4, and 5 in 2.6.1 (2)                                                   |  |
|      |              | 116                                                                                                                                        | Modification of description and notes 3 and 4 in 2.6.1 (3)                                                       |  |
|      |              | 117                                                                                                                                        | Modification of description and notes 3 and 4 in 2.6.1 (4)                                                       |  |