

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101gcafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.2 List of Part Numbers

Figure 1-1. Part Number, Memory Size, and Package of RL78/G13



**Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}$ C)", and "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)"

2. Products only for "A: Consumer applications ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )", and "D: Industrial applications ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )"

# 1.3 Pin Configuration (Top View)

## 1.3.1 20-pin products

• 20-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remark For pin identification, see 1.4 Pin Identification.

## 1.3.10 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.5.3 25-pin products



## 1.5.13 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                                                 |                                           |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     | (1/2                                        | )                  |
|-----------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------|-----------|-------------------------------------|------------------------------------------------|---------------------|-----------------------------------------------|---------------------|---------------------------------------------|--------------------|
|                                                                 | Item                                      | 20-                                                                                                                                                                                                                                                                                              | pin                                                                                                                                                                                                                                                                                                                                                 | 24-             | pin                                 | 25        | -pin                                | 30-                                            | pin                 | 32-                                           | pin                 | 36-                                         | pin                |
|                                                                 |                                           |                                                                                                                                                                                                                                                                                                  | R5F1016x                                                                                                                                                                                                                                                                                                                                            | R5F1007x        | R5F1017x                            | R5F1008x  | R5F1018x                            | R5F100Ax                                       | R5F101Ax            | R5F100Bx                                      | R5F101Bx            | R5F100Cx                                    | R5F101Cx           |
| Code flash me                                                   | emory (KB)                                | 16 to                                                                                                                                                                                                                                                                                            | o 64                                                                                                                                                                                                                                                                                                                                                | 16 t            | o 64                                | 16 t      | o 64                                | 16 to                                          | 128                 | 16 to 128                                     |                     | 16 to                                       | 128                |
| Data flash me                                                   | mory (KB)                                 | 4                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                   | 4               | -                                   | 4         | =                                   | 4 to 8                                         | =                   | 4 to 8                                        | -                   | 4 to 8                                      | =                  |
| RAM (KB)                                                        |                                           | 2 to                                                                                                                                                                                                                                                                                             | 4 <sup>Note1</sup>                                                                                                                                                                                                                                                                                                                                  | 2 to            | 4 <sup>Note1</sup>                  | 2 to      | 4 <sup>Note1</sup>                  | 2 to 1                                         | 2 <sup>Note1</sup>  | 2 to <sup>-</sup>                             | 12 <sup>Note1</sup> | 2 to 1                                      | 2 <sup>Note1</sup> |
| Address space                                                   | е                                         | 1 MB                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| Main system clock                                               | High-speed system clock                   | HS (Hig<br>HS (Hig<br>LS (Lov                                                                                                                                                                                                                                                                    | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (High-speed main) mode: 1 to 20 MHz ( $V_{DD}$ = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
|                                                                 | High-speed on-chip oscillator             | HS (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| Subsystem clo                                                   | ock                                       |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           | -                                   | -                                              |                     |                                               |                     |                                             |                    |
| Low-speed on                                                    | n-chip oscillator                         | 15 kHz (TYP.)                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| General-purpo                                                   | General-purpose registers                 |                                                                                                                                                                                                                                                                                                  | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                                                                                                                      |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| Minimum instr                                                   | ruction execution time                    | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
|                                                                 |                                           | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| Instruction set                                                 | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                          |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| I/O port                                                        | Total                                     | 1                                                                                                                                                                                                                                                                                                | 6                                                                                                                                                                                                                                                                                                                                                   | 2               | 0                                   | 2         | 21                                  | 2                                              | 6                   | 2                                             | 8                   | 3                                           | 2                  |
|                                                                 | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                                                               | D.D. I/O<br>thstand                                                                                                                                                                                                                                                                                                                                 | (N-ch C         | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (   | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag | D.D. I/O<br>thstand | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand             | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand            |
|                                                                 | CMOS input                                | 3                                                                                                                                                                                                                                                                                                | 3                                                                                                                                                                                                                                                                                                                                                   | ;               | 3                                   | ;         | 3                                   | 3                                              | 3                   | ;                                             | 3                   | 3                                           | 3                  |
|                                                                 | CMOS output                               | -                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                   | -               | -                                   |           | 1                                   | _                                              | -                   | -                                             | -                   | -                                           | -                  |
|                                                                 | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                   | 2               | 2                                   | :         | 2                                   | 2                                              | 2                   | (                                             | 3                   | 3                                           | 3                  |
| Timer                                                           | 8 channels                                |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
| Watchdog timer Real-time clock (RTC) 12-bit interval timer (IT) |                                           | 1 channel                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
|                                                                 |                                           | 1 channel Note 2                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |
|                                                                 |                                           |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           | 1 cha                               | annel                                          |                     |                                               |                     |                                             |                    |
|                                                                 | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                     | 4 chanr<br>(PWM | nels<br>outputs:                    | 3 Note 3) |                                     |                                                |                     | M output<br>M output                          |                     |                                             |                    |
|                                                                 | RTC output                                |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           | =                                   | =                                              |                     |                                               |                     |                                             |                    |
| · · · · · · · · · · · · · · · · · · ·                           |                                           |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                     |                 |                                     |           |                                     |                                                |                     |                                               |                     |                                             |                    |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

#### 2.2 Oscillator Characteristics

## 2.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup>                       | crystal resonator  | $2.4~V \leq V_{DD} < 2.7~V$           | 1.0  |        | 16.0 | MHz  |
|                                                      |                    | $1.8~V \leq V_{DD} < 2.4~V$           | 1.0  |        | 8.0  | MHz  |
|                                                      |                    | $1.6~V \leq V_{DD} < 1.8~V$           | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

## 2.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |               | Conditions                     | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|---------------|--------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |               |                                | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                            |            | –20 to +85 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 |            |               | $1.6~V \leq V_{DD} < 1.8~V$    | -5.0 |      | +5.0 | %    |
|                                                          |            | –40 to −20 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                          |            |               | $1.6~V \leq V_{DD} < 1.8~V$    | -5.5 |      | +5.5 | %    |
| Low-speed on-chip oscillator clock frequency             | fıL        |               |                                |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |               |                                | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

#### 2.3 DC Characteristics

### 2.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ 

| Items                                     | Symbol       | Conditions                                                                                                                                                                                                |                                                                     | MIN.                          | TYP. | MAX.             | Unit  |    |
|-------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|------|------------------|-------|----|
| Output current,<br>high <sup>Note 1</sup> | Іон1         | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $1.6~V \le EV_{DD0} \le 5.5~V$                                      |                               |      | -10.0<br>Note 2  | mA    |    |
|                                           |              | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{DD0} \leq 5.5~V$                                    |                               |      | -55.0            | mA    |    |
|                                           |              |                                                                                                                                                                                                           | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145 | $2.7~V \leq EV_{DD0} < 4.0~V$ |      |                  | -10.0 | mA |
|                                           |              | $(When duty \le 70\%^{Note 3})$                                                                                                                                                                           | $1.8~V \leq EV_{DD0} < 2.7~V$                                       |                               |      | -5.0             | mA    |    |
|                                           |              | ,                                                                                                                                                                                                         | $1.6~V \leq EV_{DD0} < 1.8~V$                                       |                               |      | -2.5             | mA    |    |
|                                           |              | Total of P05, P06, P10 to P17, P30, P31,                                                                                                                                                                  |                                                                     |                               |      | -80.0            | mA    |    |
|                                           |              | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to                                                                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                                       |                               |      | -19.0            | mA    |    |
|                                           |              | P117, P146, P147                                                                                                                                                                                          | $1.8~V \leq EV_{DD0} < 2.7~V$                                       |                               |      | -10.0            | mA    |    |
|                                           |              | (When duty $\leq 70\%$ Note 3)                                                                                                                                                                            | $1.6~V \leq EV_{DD0} < 1.8~V$                                       |                               |      | -5.0             | mA    |    |
|                                           |              | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                                | $1.6~V \leq EV_{DD0} \leq 5.5~V$                                    |                               |      | -135.0<br>Note 4 | mA    |    |
|                                           | <b>І</b> он2 | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $1.6~V \leq V_{DD} \leq 5.5~V$                                      |                               |      | -0.1 Note 2      | mA    |    |
|                                           |              | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                                | $1.6~V \leq V_{DD} \leq 5.5~V$                                      |                               |      | -1.5             | mA    |    |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. However, do not exceed the total current value.
  - 3. Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and loh = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**4.** The applied current for the products for industrial application (R5F100xxDxx, R5F101xxDxx, R5F100xxGxx) is -100 mA.

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$  to 16~MHz

LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 8 MHz LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 4 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fih: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or V<sub>SS</sub>, EV<sub>SSO</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$  LS (low-speed main) mode:  $1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V @ 1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 32 MHz

 $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 8 MHz LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 4 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

Note The following conditions are required for low voltage interface when EVDDO < VDD

 $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MIN. } 125 \text{ ns}$  $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MIN. } 250 \text{ ns}$ 

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn).

m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

### Minimum Instruction Execution Time during Main System Clock Operation



220

220

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode ı Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмcк+31 1/fмcк+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fmck+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

- Notes 1. Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.
    - Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .
    - Zero-scale error/Full-scale error: Add  $\pm 0.05\%FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
    - Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - **4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



## 2.6.5 Power supply voltage rising slope characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | Svdd   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 2.4 AC Characteristics.

### 2.7 RAM Data Retention Characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.46 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



- Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SOp) pull-up resistance,  $C_b[F]$ : Communication line (SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 00, 01, 02,
    - 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

| Parameter                                  | Symbol | Conditions                                                                                   | s                                                                                                                    | MIN.   | TYP.        | MAX.              | Unit |
|--------------------------------------------|--------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------|-------------|-------------------|------|
| Resolution                                 | RES    |                                                                                              |                                                                                                                      | 8      |             | 10                | bit  |
| Overall errorNote 1                        | AINL   | 10-bit resolution                                                                            | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       |        | 1.2         | ±7.0              | LSB  |
| Conversion time                            | tconv  | 10-bit resolution                                                                            | $3.6~V \leq V_{DD} \leq 5.5~V$                                                                                       | 2.125  |             | 39                | μS   |
|                                            |        | Target pin: ANIO to ANI14,                                                                   | $2.7~V \leq V_{DD} \leq 5.5~V$                                                                                       | 3.1875 |             | 39                | μS   |
|                                            |        | ANI16 to ANI26                                                                               | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       | 17     |             | 39                | μS   |
|                                            |        | 10-bit resolution                                                                            | $3.6~V \leq V_{DD} \leq 5.5~V$                                                                                       | 2.375  |             | 39                | μS   |
|                                            |        | Target pin: Internal reference                                                               | $2.7~V \leq V_{DD} \leq 5.5~V$                                                                                       | 3.5625 |             | 39                | μS   |
|                                            |        | voltage, and temperature sensor output voltage (HS                                           | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       | 17     |             | 39                | μS   |
|                                            |        | (high-speed main) mode)                                                                      |                                                                                                                      |        |             |                   |      |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 10-bit resolution                                                                            | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       |        |             | ±0.60             | %FSR |
| Full-scale errorNotes 1, 2                 | Ers    | 10-bit resolution                                                                            | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       |        |             | ±0.60             | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 10-bit resolution                                                                            | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                       |        |             | ±4.0              | LSB  |
| Differential linearity error               | DLE    | 10-bit resolution                                                                            | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                                                                     |        |             | ±2.0              | LSB  |
| Analog input voltage                       | VAIN   | ANI0 to ANI14                                                                                |                                                                                                                      | 0      |             | V <sub>DD</sub>   | V    |
|                                            |        | ANI16 to ANI26                                                                               |                                                                                                                      | 0      |             | EV <sub>DD0</sub> | V    |
|                                            |        | Internal reference voltage output (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode) |                                                                                                                      |        | VBGR Note 3 |                   | V    |
|                                            |        | ' '                                                                                          | Femperature sensor output voltage $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ , HS (high-speed main) mode) |        |             | 3                 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|------------------|------------------------|------|------|------|------|
| Detection voltage   | VPOR             | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 4.4 30-pin Products

R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP, R5F100AEGSP, R5F100AFGSP, R5F100AGGSP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18            |







# NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.



| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 9.85±0.15              |
| В    | 0.45 MAX.              |
| С    | 0.65 (T.P.)            |
| D    | $0.24^{+0.08}_{-0.07}$ |
| Е    | 0.1±0.05               |
| F    | 1.3±0.1                |
| G    | 1.2                    |
| Н    | 8.1±0.2                |
| I    | 6.1±0.2                |
| J    | 1.0±0.2                |
| K    | 0.17±0.03              |
| L    | 0.5                    |
| М    | 0.13                   |
| N    | 0.10                   |
| Р    | 3°+5°                  |
| Т    | 0.25                   |
| U    | 0.6±0.15               |
|      |                        |

©2012 Renesas Electronics Corporation. All rights reserved.

|      |              |        | Description                                                                                                                                          |
|------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page   | Summary                                                                                                                                              |
| 3.00 | Aug 02, 2013 | 81     | Modification of figure of AC Timing Test Points                                                                                                      |
|      |              | 81     | Modification of description and note 3 in (1) During communication at same potential (UART mode)                                                     |
|      |              | 83     | Modification of description in (2) During communication at same potential (CSI mode)                                                                 |
|      |              | 84     | Modification of description in (3) During communication at same potential (CSI mode)                                                                 |
|      |              | 85     | Modification of description in (4) During communication at same potential (CSI mode) (1/2)                                                           |
|      |              | 86     | Modification of description in (4) During communication at same potential (CSI mode) (2/2)                                                           |
|      |              | 88     | Modification of table in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (1/2)                                         |
|      |              | 89     | Modification of table and caution in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                             |
|      |              | 91     | Modification of table and notes 1 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                            |
|      |              | 92, 93 | Modification of table and notes 2 to 7 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                             |
|      |              | 94     | Modification of remarks 1 to 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                                     |
|      |              | 95     | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (1/2)                                                      |
|      |              | 96     | Modification of table and caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (2/2)                                          |
|      |              | 97     | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                               |
|      |              | 98     | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                          |
|      |              | 99     | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                          |
|      |              | 100    | Modification of remarks 3 and 4 in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                                     |
|      |              | 102    | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/2)                                               |
|      |              | 103    | Modification of table and caution in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/2)                                   |
|      |              | 106    | Modification of table in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2)                      |
|      |              | 107    | Modification of table, note 1, and caution in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |
|      |              | 109    | Addition of (1) I <sup>2</sup> C standard mode                                                                                                       |
|      |              | 111    | Addition of (2) I <sup>2</sup> C fast mode                                                                                                           |
|      |              | 112    | Addition of (3) I <sup>2</sup> C fast mode plus                                                                                                      |
|      |              | 112    | Modification of IICA serial transfer timing                                                                                                          |
|      |              | 113    | Addition of table in 2.6.1 A/D converter characteristics                                                                                             |
|      |              | 113    | Modification of description in 2.6.1 (1)                                                                                                             |
|      |              | 114    | Modification of notes 3 to 5 in 2.6.1 (1)                                                                                                            |
|      |              | 115    | Modification of description and notes 2, 4, and 5 in 2.6.1 (2)                                                                                       |
|      |              | 116    | Modification of description and notes 3 and 4 in 2.6.1 (3)                                                                                           |
|      |              | 117    | Modification of description and notes 3 and 4 in 2.6.1 (4)                                                                                           |