

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101gcdfb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

## 1.3.5 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to  $V_{\mbox{\scriptsize ss}}.$

RL78/G13 1. OUTLINE

## 1.5.8 44-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

## 1.5.14 128-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (2/5)$ 

| Items                                 | Symbol           | Conditions                                                                                                                                                                                 |                                                            | MIN. | TYP. | MAX.        | Unit |
|---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------|
| Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 |                                                            |      |      | 20.0 Note 2 | mA   |
|                                       |                  | Per pin for P60 to P63                                                                                                                                                                     |                                                            |      |      | 15.0 Note 2 | mA   |
|                                       |                  | Total of P00 to P04, P07, P32 to                                                                                                                                                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 70.0        | mA   |
|                                       |                  | P37,                                                                                                                                                                                       | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 15.0        | mA   |
|                                       |                  | P125 to P127, P130, P140 to P145                                                                                                                                                           | $1.8~V \leq EV_{DD0} < 2.7~V$                              |      |      | 9.0         | mA   |
|                                       |                  |                                                                                                                                                                                            | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ |      |      | 4.5         | mA   |
|                                       |                  | Total of P05, P06, P10 to P17, P30,                                                                                                                                                        | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 80.0        | mA   |
|                                       |                  | P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97.                                                                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 35.0        | mA   |
|                                       |                  | P100, P101, P110 to P117, P146,                                                                                                                                                            | $1.8~V \leq EV_{DD0} < 2.7~V$                              |      |      | 20.0        | mA   |
|                                       |                  | P147<br>(When duty ≤ 70% Note 3)                                                                                                                                                           | $1.6~V \le EV_{DD0} < 1.8~V$                               |      |      | 10.0        | mA   |
|                                       |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 |                                                            |      |      | 150.0       | mA   |
|                                       | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156                                                                                                                                                       |                                                            |      |      | 0.4 Note 2  | mA   |
|                                       |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 | $1.6~V \leq V_{DD} \leq 5.5~V$                             |      |      | 5.0         | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.
  - 2. However, do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins =  $(lol \times 0.7)/(n \times 0.01)$
- <Example> Where n = 80% and lol = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                   | Symbol                                                                                                  | Conditions                                                                                            |                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub>                                                                                        | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                       | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                      | EV <sub>DD0</sub> –     |      |      | V    |
|                         |                                                                                                         | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                  | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OH1}} = -3.0 \text{ mA}$ | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         |                                                                                                         | P117, P120, P125 to P127, P130,<br>P140 to P147                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ loh1 = -2.0 mA                       | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                         |                                                                                                         | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>Іон1 = -1.5 mA                                        | EV <sub>DD0</sub> – 0.5                                                                            |                         |      | V    |      |
|                         |                                                                                                         |                                                                                                       | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ Iон1 = $-1.0 \text{ mA}$               | EV <sub>DD0</sub> – 0.5 |      |      | V    |
|                         | V <sub>OH2</sub>                                                                                        | P20 to P27, P150 to P156                                                                              | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, I <sub>OH2</sub> = $-100~\mu$ A                         | V <sub>DD</sub> – 0.5   |      |      | V    |
| Output voltage,<br>low  | V <sub>OL1</sub>                                                                                        | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                       | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                |                         |      | 1.3  | V    |
|                         | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130, | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 8.5~mA$                                                  |                                                                                                    |                         | 0.7  | V    |      |
|                         |                                                                                                         | P140 to P147                                                                                          | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                          |                         |      | 0.6  | V    |
|                         |                                                                                                         |                                                                                                       | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                               |                         |      | 0.4  | V    |
|                         |                                                                                                         |                                                                                                       | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 0.6~mA$                                               |                         |      | 0.4  | V    |
|                         |                                                                                                         |                                                                                                       | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OL1}} = 0.3 \text{ mA}$      |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub>                                                                                        | P20 to P27, P150 to P156                                                                              | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, I <sub>OL2</sub> = 400 $\mu$ A                          |                         |      | 0.4  | V    |
|                         | Vol3                                                                                                    | P60 to P63                                                                                            | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{Iol3} = 15.0 \text{ mA}$      |                         |      | 2.0  | V    |
|                         |                                                                                                         |                                                                                                       | $4.0~V \le EV_{DD0} \le 5.5~V,$ $I_{OL3} = 5.0~mA$                                                 |                         |      | 0.4  | V    |
|                         |                                                                                                         | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$ |                                                                                                    |                         | 0.4  | V    |      |
|                         |                                                                                                         |                                                                                                       | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                               |                         |      | 0.4  | V    |
|                         |                                                                                                         |                                                                                                       | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $10 \text{L3} = 1.0 \text{ mA}$        |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                       | Symbol            | C                                                                     | Conditions                         | HS (high<br>main) | •    | LS (low<br>main) | •    | LV (low-<br>main) | -voltage<br>Mode | Unit |
|---------------------------------|-------------------|-----------------------------------------------------------------------|------------------------------------|-------------------|------|------------------|------|-------------------|------------------|------|
|                                 |                   |                                                                       |                                    | MIN.              | MAX. | MIN.             | MAX. | MIN.              | MAX.             |      |
| SCKp cycle time                 | tkcy1             | tксү1 ≥ 4/fс∟к                                                        | $2.7~V \leq EV_{DD0} \leq 5.5$ $V$ | 125               |      | 500              |      | 1000              |                  | ns   |
|                                 |                   |                                                                       | $2.4~V \leq EV_{DD0} \leq 5.5$ V   | 250               |      | 500              |      | 1000              |                  | ns   |
|                                 |                   |                                                                       | $1.8~V \le EV_{DD0} \le 5.5$ $V$   | 500               |      | 500              |      | 1000              |                  | ns   |
|                                 |                   |                                                                       | $1.7~V \leq EV_{DD0} \leq 5.5$ $V$ | 1000              |      | 1000             |      | 1000              |                  | ns   |
|                                 |                   |                                                                       | $1.6~V \leq EV_{DD0} \leq 5.5$ $V$ | _                 |      | 1000             |      | 1000              |                  | ns   |
| SCKp high-/low-level width      | tкн1,<br>tкL1     | 4.0 V ≤ EV <sub>D</sub>                                               | <sub>00</sub> ≤ 5.5 V              | tксү1/2 –<br>12   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                                 |                   | 2.7 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксу1/2 —<br>18   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                                 |                   | 2.4 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксү1/2 –<br>38   |      | tксү1/2 –<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |                   | 1.8 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксү1/2 —<br>50   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                                 |                   | 1.7 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксу1/2 —<br>100  |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
|                                 |                   | 1.6 V ≤ EV <sub>D</sub>                                               | <sub>00</sub> ≤ 5.5 V              | _                 |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
| SIp setup time                  | tsıĸı             | 4.0 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 44                |      | 110              |      | 110               |                  | ns   |
| (to SCKp↑)                      |                   | 2.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 44                |      | 110              |      | 110               |                  | ns   |
|                                 |                   | 2.4 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 75                |      | 110              |      | 110               |                  | ns   |
|                                 |                   | 1.8 V ≤ EV <sub>DI</sub>                                              | oo ≤ 5.5 V                         | 110               |      | 110              |      | 110               |                  | ns   |
|                                 |                   | 1.7 V ≤ EV <sub>DI</sub>                                              | oo ≤ 5.5 V                         | 220               |      | 220              |      | 220               |                  | ns   |
|                                 |                   | 1.6 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | _                 |      | 220              |      | 220               |                  | ns   |
| SIp hold time                   | t <sub>KSI1</sub> | 1.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 19                |      | 19               |      | 19                |                  | ns   |
| (from SCKp↑) Note 2             |                   | 1.6 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | _                 |      | 19               |      | 19                |                  | ns   |
| Delay time from<br>SCKp↓ to SOp | tkso1             | $1.7 \text{ V} \le \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$  |                                    |                   | 25   |                  | 25   |                   | 25               | ns   |
| output Note 3                   |                   | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ |                                    |                   | _    |                  | 25   |                   | 25               | ns   |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2)

(Ta = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                        | Symbol  | Conditions                                                                                                                                                          | HS (high<br>main)   | •    | ,                         | /-speed<br>Mode | LV (low<br>main)          | -voltage<br>Mode | Unit |
|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------------|-----------------|---------------------------|------------------|------|
|                                  |         |                                                                                                                                                                     | MIN.                | MAX. | MIN.                      | MAX.            | MIN.                      | MAX.             |      |
| Data setup time<br>(reception)   | tsu:dat | $ \begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $               | 1/fмск + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $              | 1/fмск + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $          | 1/fмск + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $             | 1/fmck + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ &1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ &C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned} $    | 1/fмск + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
| Data hold time<br>(transmission) | thd:dat | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $           | 0                   | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $              | 0                   | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $          | 0                   | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $             | 0                   | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         | $ \begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split} $ | 0                   | 405  | 0                         | 405             | 0                         | 405              | ns   |

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

- 2. Use it with  $EV_{DD0} \ge V_b$ .
- 3. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



<R>

#### (3) I2C fast mode plus

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                                          | Symbol  | Cor                                                  | Conditions                     |      | h-speed<br>Mode | LS (low<br>main) | r-speed<br>Mode |      | -voltage<br>Mode | Unit |
|----------------------------------------------------|---------|------------------------------------------------------|--------------------------------|------|-----------------|------------------|-----------------|------|------------------|------|
|                                                    |         |                                                      |                                | MIN. | MAX.            | MIN.             | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency                              | fscL    | Fast mode plus:<br>fcLk≥ 10 MHz                      | $2.7~V \le EV_{DD0} \le 5.5~V$ | 0    | 1000            | _                | -               | _    | -                | kHz  |
| Setup time of restart condition                    | tsu:sta | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0.26 |                 | _                | _               | _    | _                | μS   |
| Hold time <sup>Note 1</sup>                        | thd:STA | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | 5 V                            | 0.26 |                 | _                | -               | _    | _                | μS   |
| Hold time when SCLA0 = "L"                         | tLOW    | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0.5  |                 | _                | -               | _    | -                | μS   |
| Hold time when SCLA0 = "H"                         | tніgн   | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0.26 |                 | _                | -               | _    | -                | μS   |
| Data setup time (reception)                        | tsu:dat | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 50   |                 | _                | -               | _    | _                | μS   |
| Data hold time<br>(transmission) <sup>Note 2</sup> | thd:dat | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0    | 0.45            | _                | -               | _    | _                | μS   |
| Setup time of stop condition                       | tsu:sto | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0.26 |                 |                  | _               | _    | _                | μs   |
| Bus-free time                                      | tbuf    | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                      | 5 V                            | 0.5  |                 | _                | _               | _    | _                | μS   |

**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode plus:  $C_b = 120 \ pF, \ R_b = 1.1 \ k\Omega$ 

#### **IICA** serial transfer timing



**Remark** n = 0, 1

## 2.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | Svdd   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 2.4 AC Characteristics.

#### 2.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 3.2 Oscillator Characteristics

#### 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                     | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|--------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/ | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> crystal resonator     | crystal resonator  | $2.4~V \leq V_{DD} < 2.7~V$    | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |                | Conditions                     | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                |                                | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                            |            | –20 to +85 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 |            | –40 to −20 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                          |            | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fı∟        |                |                                |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                |                                | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

## Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



Remarks 1.  $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance,  $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance

- 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
- 3. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)

## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                | Symbol | Conditions                                                                                                             | HS (high-spe | eed main) Mode | Unit |
|--------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|
|                          |        |                                                                                                                        | MIN.         | MAX.           |      |
| SIp setup time           | tsıĸı  | $4.0 \ V \leq EV_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                  | 88           |                | ns   |
| (to SCKp↓) Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 88           |                | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 220          |                | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |                |      |
| SIp hold time            | tksi1  | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$                                           | 38           |                | ns   |
| (from SCKp↓) Note        |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$                               | 38           |                | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$                                                              | 38           |                | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |                |      |
| Delay time from SCKp↑ to | tkso1  | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$                                           |              | 50             | ns   |
| SOp output Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$                               |              | 50             | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |                |      |
|                          |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ |              | 50             | ns   |
|                          |        | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                                           |              |                |      |

**Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ 

| Parameter                                  | Symbol | Condition                                                          | าร                              | MIN.   | TYP. | MAX.                                           | Unit |
|--------------------------------------------|--------|--------------------------------------------------------------------|---------------------------------|--------|------|------------------------------------------------|------|
| Resolution                                 | RES    |                                                                    |                                 | 8      |      | 10                                             | bit  |
| Overall error <sup>Note 1</sup>            | AINL   | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes  3,  4}$    | 2.4 V ≤ AVREFP ≤ 5.5 V          |        | 1.2  | ±5.0                                           | LSB  |
| Conversion time                            | tconv  | 10-bit resolution                                                  | $3.6~V \leq V_{DD} \leq 5.5~V$  | 2.125  |      | 39                                             | μs   |
|                                            |        | Target pin : ANI16 to ANI26                                        | $2.7~V \leq V_{DD} \leq 5.5~V$  | 3.1875 |      | 39                                             | μS   |
|                                            |        |                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$  | 17     |      | 39                                             | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 10-bit resolution $EV_{DD0} \le AV_{REFP} = V_{DD}^{Notes  3,  4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V |        |      | ±0.35                                          | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Ers    | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes  3,  4}$    | $2.4~V \le AV_{REFP} \le 5.5$ V |        |      | ±0.35                                          | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$      | $2.4~V \le AV_{REFP} \le 5.5$ V |        |      | ±3.5                                           | LSB  |
| Differential linearity error               | DLE    | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$      | $2.4~V \le AV_{REFP} \le 5.5$ V |        |      | ±2.0                                           | LSB  |
| Analog input voltage                       | Vain   | ANI16 to ANI26                                                     |                                 | 0      |      | AV <sub>REFP</sub><br>and<br>EV <sub>DD0</sub> | V    |

#### **Notes 1.** Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.05\% FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD.

**4.** When  $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.20\% FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

## 3.8 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                               | Symbol | Conditions                              | MIN.    | TYP.      | MAX. | Unit  |
|-----------------------------------------|--------|-----------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency | fclk   | $2.4~V \le V_{DD} \le 5.5~V$            | 1       |           | 32   | MHz   |
| Number of code flash rewrites           | Cerwr  | Retained for 20 years  TA = 85°C Note 4 | 1,000   |           |      | Times |
| Number of data flash rewrites           |        | Retained for 1 years TA = 25°C          |         | 1,000,000 |      |       |
|                                         |        | Retained for 5 years  TA = 85°C Note 4  | 100,000 |           |      |       |
|                                         |        | Retained for 20 years  TA = 85°C Note 4 | 10,000  |           |      |       |

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
  - 2. When using flash memory programmer and Renesas Electronics self programming library.
  - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
  - 4. This temperature is the average value at which data are retained.

## 3.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

## 4.7 40-pin Products

R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDDNA, R5F100EEDNA, R5F100EFDNA, R5F100EGDNA, R5F100EHDNA

R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA

R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09            |











| Referance      | Dimension in Millimeters |      |      |  |
|----------------|--------------------------|------|------|--|
| Symbol         | Min                      | Nom  | Max  |  |
| D              | 5.95                     | 6.00 | 6.05 |  |
| Е              | 5.95                     | 6.00 | 6.05 |  |
| А              |                          |      | 0.80 |  |
| A <sub>1</sub> | 0.00                     | _    |      |  |
| b              | 0.18                     | 0.25 | 0.30 |  |
| е              |                          | 0.50 |      |  |
| Lp             | 0.30                     | 0.40 | 0.50 |  |
| х              | _                        |      | 0.05 |  |
| у              |                          |      | 0.05 |  |
| Z <sub>D</sub> |                          | 0.75 |      |  |
| Z <sub>E</sub> |                          | 0.75 |      |  |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |  |
| D <sub>2</sub> |                          | 4.50 | _    |  |
| E <sub>2</sub> |                          | 4.50 |      |  |

©2013 Renesas Electronics Corporation. All rights reserved.

## 4.11 64-pin Products

R5F100LCAFA, R5F100LDAFA, R5F100LEAFA, R5F100LFAFA, R5F100LGAFA, R5F100LHAFA, R5F100LJAFA, R5F100LKAFA, R5F100LLAFA

R5F101LCAFA, R5F101LDAFA, R5F101LEAFA, R5F101LFAFA, R5F101LGAFA, R5F101LHAFA, R5F101LJAFA, R5F101LKAFA, R5F101LLAFA

R5F100LCDFA, R5F100LDDFA, R5F100LEDFA, R5F100LFDFA, R5F100LGDFA, R5F100LHDFA, R5F100LJDFA, R5F100LKDFA, R5F100LLDFA

R5F101LCDFA, R5F101LDDFA, R5F101LEDFA, R5F101LFDFA, R5F101LGDFA, R5F101LHDFA, R5F101LJDFA, R5F101LKDFA, R5F101LLDFA

Previous Code

MASS (TYP.) [g]

R5F100LCGFA, R5F100LDGFA, R5F100LEGFA, R5F100LFGFA, R5F100LGGFA, R5F100LHGFA, R5F100LJGFA

RENESAS Code

JEITA Package Code

©2012 Renesas Electronics Corporation. All rights reserved.

R5F100LCABG, R5F100LDABG, R5F100LEABG, R5F100LFABG, R5F100LGABG, R5F100LHABG, R5F100LJABG

R5F101LCABG, R5F101LDABG, R5F101LEABG, R5F101LFABG, R5F101LGABG, R5F101LHABG, R5F101LJABG

R5F100LCGBG, R5F100LDGBG, R5F100LEGBG, R5F100LFGBG, R5F100LGGBG, R5F100LHGBG, R5F100LJGBG

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |  |
|--------------------|--------------|----------------|-----------------|--|
| P-VFBGA64-4x4-0.40 | PVBG0064LA-A | P64F1-40-AA2-2 | 0.03            |  |





|      | (UNIT:mm)  |
|------|------------|
| ITEM | DIMENSIONS |
| D    | 4.00±0.10  |
| E    | 4.00±0.10  |
| w    | 0.15       |
| Α    | 0.89±0.10  |
| A1   | 0.20±0.05  |
| A2   | 0.69       |
| е    | 0.40       |
| b    | 0.25±0.05  |
| х    | 0.05       |
| У    | 0.08       |
| y1   | 0.20       |
| ZD   | 0.60       |
| ZE   | 0.60       |
|      |            |

© 2012 Renesas Electronics Corporation. All rights reserved.

## 4.13 100-pin Products

R5F100PFAFB, R5F100PGAFB, R5F100PHAFB, R5F100PJAFB, R5F100PKAFB, R5F100PLAFB R5F101PFAFB, R5F101PGAFB, R5F101PHAFB, R5F101PJAFB, R5F101PKAFB, R5F101PLAFB R5F100PFDFB, R5F100PGDFB, R5F100PHDFB, R5F100PJDFB, R5F100PKDFB, R5F101PGDFB, R5F101PGDFB, R5F101PJDFB, R5F101PJDFB, R5F101PLDFB R5F100PFGFB, R5F100PGGFB, R5F100PHGFB, R5F100PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



©2012 Renesas Electronics Corporation. All rights reserved.

|      |              |        | Description                                                                                                                                          |
|------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page   | Summary                                                                                                                                              |
| 3.00 | Aug 02, 2013 | 81     | Modification of figure of AC Timing Test Points                                                                                                      |
|      |              | 81     | Modification of description and note 3 in (1) During communication at same potential (UART mode)                                                     |
|      |              | 83     | Modification of description in (2) During communication at same potential (CSI mode)                                                                 |
|      |              | 84     | Modification of description in (3) During communication at same potential (CSI mode)                                                                 |
|      |              | 85     | Modification of description in (4) During communication at same potential (CSI mode) (1/2)                                                           |
|      |              | 86     | Modification of description in (4) During communication at same potential (CSI mode) (2/2)                                                           |
|      |              | 88     | Modification of table in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (1/2)                                         |
|      |              | 89     | Modification of table and caution in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                             |
|      |              | 91     | Modification of table and notes 1 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                            |
|      |              | 92, 93 | Modification of table and notes 2 to 7 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                             |
|      |              | 94     | Modification of remarks 1 to 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                                     |
|      |              | 95     | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (1/2)                                                      |
|      |              | 96     | Modification of table and caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (2/2)                                          |
|      |              | 97     | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                               |
|      |              | 98     | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                          |
|      |              | 99     | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                          |
|      |              | 100    | Modification of remarks 3 and 4 in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                                     |
|      |              | 102    | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/2)                                               |
|      |              | 103    | Modification of table and caution in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/2)                                   |
|      |              | 106    | Modification of table in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2)                      |
|      |              | 107    | Modification of table, note 1, and caution in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |
|      |              | 109    | Addition of (1) I <sup>2</sup> C standard mode                                                                                                       |
|      |              | 111    | Addition of (2) I <sup>2</sup> C fast mode                                                                                                           |
|      |              | 112    | Addition of (3) I <sup>2</sup> C fast mode plus                                                                                                      |
|      |              | 112    | Modification of IICA serial transfer timing                                                                                                          |
|      |              | 113    | Addition of table in 2.6.1 A/D converter characteristics                                                                                             |
|      |              | 113    | Modification of description in 2.6.1 (1)                                                                                                             |
|      |              | 114    | Modification of notes 3 to 5 in 2.6.1 (1)                                                                                                            |
|      |              | 115    | Modification of description and notes 2, 4, and 5 in 2.6.1 (2)                                                                                       |
|      |              | 116    | Modification of description and notes 3 and 4 in 2.6.1 (3)                                                                                           |
|      |              | 117    | Modification of description and notes 3 and 4 in 2.6.1 (4)                                                                                           |

|      |              |               | Description                                                                                                                                        |
|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page          | Summary                                                                                                                                            |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                         |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |
|      |              | 123           | Modification of caution 1 and description                                                                                                          |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                             |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                    |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                    |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                             |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                    |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                               |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                               |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |