

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

 $\mathbf{X}$ 

| 2 0 0 0 0 0                |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                |                                                                                 |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 48-HWQFN (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101ggana-u0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



- Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. It is recommended to connect an exposed die pad to Vss.



# 1.3.3 25-pin products

• 25-pin plastic WFLGA (3 × 3 mm, 0.50 mm pitch)





|   | А                 | В          | С                                   | D                             | E                                       | _ |
|---|-------------------|------------|-------------------------------------|-------------------------------|-----------------------------------------|---|
| 5 | P40/TOOL0         | RESET      | P01/ANI16/<br>TO00/RxD1             | P22/ANI2                      | P147/ANI18                              | 5 |
| 4 | P122/X2/<br>EXCLK | P137/INTP0 | P00/ANI17/<br>TI00/TxD1             | P21/ANI1/<br>AVrefm           | P10/SCK00/<br>SCL00                     | 4 |
| 3 | P121/X1           | Vdd        | P20/ANI0/<br>AV <sub>REFP</sub>     | P12/SO00/<br>TxD0/<br>TOOLTxD | P11/SI00/<br>RxD0/<br>TOOLRxD/<br>SDA00 | 3 |
| 2 | REGC              | Vss        | P30/INTP3/<br>SCK11/SCL11           | P17/Tl02/<br>TO02/SO11        | P50/INTP1/<br>SI11/SDA11                | 2 |
| 1 | P60/SCLA0         | P61/SDAA0  | P31/TI03/<br>TO03/INTP4/<br>PCLBUZ0 | P16/TI01/<br>TO01/INTP5       | P130                                    | 1 |
|   | А                 | В          | С                                   | D                             | E                                       |   |

### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

**Remark** For pin identification, see **1.4 Pin Identification**.



# 1.3.4 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 2.2 Oscillator Characteristics

## 2.2.1 X1, XT1 oscillator characteristics

### $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
|                                                      | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
|                                                      | crystal resonator  | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |        | 16.0 | MHz  |
|                                                      |                    | $1.8~V \leq V_{\text{DD}} < 2.4~V$    | 1.0  |        | 8.0  | MHz  |
|                                                      |                    | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

- **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

**Remark** When using the X1 oscillator and XT1 oscillator, refer to **5.4 System Clock Oscillator**.

# 2.2.2 On-chip oscillator characteristics

### $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Oscillators                                                 | Parameters |               | Conditions                            | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|---------------|---------------------------------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency Notes 1, 2 | fін        |               |                                       | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                               |            | –20 to +85 °C | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                    |            |               | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5.0 |      | +5.0 | %    |
|                                                             |            | –40 to –20 °C | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                             |            |               | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5.5 |      | +5.5 | %    |
| Low-speed on-chip oscillator<br>clock frequency             | fı∟        |               |                                       |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy    |            |               |                                       | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.



| Items                  | Symbol | Conditions                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MIN.     | TYP.                                                                                                                                                                                                          | MAX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Unit |
|------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Input voltage,<br>high | VIH1   | P00 to P07, P10 to P17, P30 to P37,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87, P90 to P97,<br>P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.8EVDD0 |                                                                                                                                                                                                               | MAX.           EVDD0           EVDD0           EVDD0           EVDD0           EVDD0           O.2EVDD0           0.3EVDD0           0.3EVDD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                        | VIH2   | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                                        | TTL input buffer $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.2      | DD0       EVDD0         EVDD0       EVDD0         EVDD0       EVDD0         D       EVDD0         D       VDD         D       VDD         D       0.2EVDD0         D       0.3VDD         O.3VDD       0.3VDD | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
|                        |        | P80, P81, P142, P143                                                                                                                                                                 | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0      |                                                                                                                                                                                                               | EVDDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V    |
|                        |        |                                                                                                                                                                                      | TTL input buffer $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.5      |                                                                                                                                                                                                               | EVDDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V    |
|                        | VIH3   | P20 to P27, P150 to P156                                                                                                                                                             | 0.7V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | VDD                                                                                                                                                                                                           | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
|                        | VIH4   | P60 to P63                                                                                                                                                                           | 0.7EVDD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | 6.0                                                                                                                                                                                                           | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
|                        | VIH5   | P121 to P124, P137, EXCLK, EXCL                                                                                                                                                      | KS, RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.8Vdd   |                                                                                                                                                                                                               | VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| Input voltage,<br>low  | VIL1   | P00 to P07, P10 to P17, P30 to P37,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87, P90 to P97,<br>P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0        |                                                                                                                                                                                                               | 0.2EV <sub>DD0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
|                        | VIL2   | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                                        | TTL input buffer<br>4.0 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0        |                                                                                                                                                                                                               | EVDDO           EVDDO           EVDDO           EVDDO           EVDDO           VDD           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O           O | V    |
|                        |        | P80, P81, P142, P143                                                                                                                                                                 | TTL input buffer<br>3.3 V $\leq$ EV <sub>DD0</sub> $<$ 4.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0        | VDD           6.0           VDD           0.2EVDD0           0.8           0.5                                                                                                                                | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
|                        |        |                                                                                                                                                                                      | TTL input buffer<br>1.6 V ≤ EV <sub>DD0</sub> < 3.3 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0        |                                                                                                                                                                                                               | 0.32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
|                        | VIL3   | P20 to P27, P150 to P156                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0        |                                                                                                                                                                                                               | 0.3Vdd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V    |
|                        | VIL4   | P60 to P63                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0        |                                                                                                                                                                                                               | 0.3EVDD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V    |
|                        | VIL5   | P121 to P124, P137, EXCLK, EXCL                                                                                                                                                      | $\begin{array}{c c c c c c c c c } 1.6 \ V \leq EV_{DD0} < 3.3 \ V \\ \hline \\ \hline \\ 1.6 \ V \leq EV_{DD0} < 3.3 \ V \\ \hline \\ 0.7 \ V_{DD} \\ \hline \\ \hline \\ V_{DD} \\ \hline \\ V_{DD} \\ \hline \\ V_{DD} \\ \hline \\ V_{DD} \\ \hline \\ \hline \\ P37, \\$ | 0.2VDD   | V                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |

- Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD0</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD0</sub> or V<sub>SS</sub>, EV<sub>SS0</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz

LS (low-speed main) mode:  $1.8~V \leq V_{\text{DD}} \leq 5.5~V @\,1$  MHz to 8 MHz

LV (low-voltage main) mode: 1.6 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 4 MHz

- **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$





TCY vs VDD (LS (low-speed main) mode)



### UART mode connection diagram (during communication at same potential)



# UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

(4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (1/2) ( $T_A = -40$  to  $+85^{\circ}$ C, 1.6 V  $\leq$  EV<sub>DD0</sub> = EV<sub>DD1</sub>  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

| Parameter Symbo                |               | Conditions                                           |                                  |                       | h-speed<br>Mode |                       | /-speed<br>Mode |                       | -voltage<br>Mode | Unit |
|--------------------------------|---------------|------------------------------------------------------|----------------------------------|-----------------------|-----------------|-----------------------|-----------------|-----------------------|------------------|------|
|                                |               |                                                      |                                  | MIN.                  | MAX.            | MIN.                  | MAX.            | MIN.                  | MAX.             |      |
| SCKp cycle time                | tkCY2         | $4.0~V \leq EV_{DD0} \leq 5.5$                       | 20 MHz < fмск                    | 8/fмск                |                 | _                     |                 | _                     |                  | ns   |
| Note 5                         |               | V                                                    | fмск $\leq$ 20 MHz               | 6/fмск                |                 | 6/fмск                |                 | 6/fмск                |                  | ns   |
|                                |               | $2.7~V \leq EV_{\text{DD0}} \leq 5.5$                | 16 MHz < fмск                    | 8/fмск                |                 | _                     |                 | _                     |                  | ns   |
|                                |               | V                                                    | fмск $\leq$ 16 MHz               | 6/fмск                |                 | 6/fмск                |                 | 6/fмск                |                  | ns   |
|                                |               | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$              |                                  | 6/fмск<br>and 500     |                 | 6/fмск<br>and<br>500  |                 | 6/fмск<br>and<br>500  |                  | ns   |
|                                |               | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$              |                                  | 6/fмск<br>and 750     |                 | 6/fмск<br>and<br>750  |                 | 6/fмск<br>and<br>750  |                  | ns   |
|                                | 1.7 V ≤ EV    | $1.7~V \leq EV_{DD0} \leq 5.5~V$                     |                                  | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                  | ns   |
|                                |               | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | V                                | —                     |                 | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                  | ns   |
| SCKp high-/low-<br>level width | tкн2,<br>tкL2 | $4.0~V \le EV_{DD0} \le 5.5~V$                       |                                  | tксү2/2 –<br>7        |                 | tксү2/2<br>- 7        |                 | tксү2/2<br>- 7        |                  | ns   |
|                                |               | $2.7~V \leq EV_{DD0} \leq 5.5~V$                     | tксү2/2 –<br>8                   |                       | tксү2/2<br>- 8  |                       | tксү2/2<br>- 8  |                       | ns               |      |
|                                |               | $1.8 V \le EV_{DD0} \le 5.5 V$                       | $1.8~V \leq EV_{DD0} \leq 5.5~V$ |                       |                 | tксү2/2<br>– 18       |                 | tксү2/2<br>– 18       |                  | ns   |
|                                |               | $1.7~V \leq EV_{DD0} \leq 5.5~V$                     |                                  | tксү2/2 –<br>66       |                 | tксү2/2<br>- 66       |                 | tксү2/2<br>- 66       |                  | ns   |
|                                |               | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$              |                                  |                       |                 | tксү2/2<br>- 66       |                 | tксү2/2<br>- 66       |                  | ns   |

(Notes, Caution, and Remarks are listed on the next page.)







- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- **3.** fMCK: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



### CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

| Parameter                                        | Symbol        | Conditions                                                                                                                                                                                             | 1               | high-<br>main)  | LS (low         | · · ·           | •               | -voltage<br>Mode | Unit |
|--------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------|
|                                                  |               |                                                                                                                                                                                                        | MIN.            | MAX.            | MIN.            | MAX.            | MIN.            | MAX.             |      |
| SCKp high-/low-level width                       | tкн2,<br>tкL2 | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array}$                                                                                                    | tксү2/2<br>– 12 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                                  |               | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                                                                                       | tксү2/2<br>– 18 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                                  |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{array}$                                                                                       | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 3</sup>   | tsiк2         | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array}$                                                                                                    | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                                  |               | $\begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                                                                                      | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                                  |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{array}$                                                                                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
| Slp hold time<br>(from SCKp↑) <sup>Note 4</sup>  | tksı2         |                                                                                                                                                                                                        | 1/fмск +<br>31  |                 | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                  | ns   |
| Delay time from<br>SCKp↓ to SOp output<br>Note 5 | tĸso2         | $\label{eq:V_def} \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \\ V, \\ C_{\text{b}} = 30 \ p\text{F}, \ R_{\text{b}} = 1.4 \ k\Omega \end{array}$ |                 | 2/fмск<br>+ 120 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                                  |               | $\label{eq:V} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \\ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 |                 | 2/fмск<br>+ 214 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                                  |               | $\begin{split} 1.8 \ V &\leq E V_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note } 2}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                            |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |

Notes 1. Transfer rate in the SNOOZE mode : MAX. 1 Mbps

- **2.** Use it with  $EV_{DD0} \ge V_b$ .
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



# 2.8 Flash Memory Programming Characteristics

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency        | fclк   | $1.8~V \leq V_{DD} \leq 5.5~V$     | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>Ta = 25°C  |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = 85°C | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

# 2.9 Dedicated Flash Memory Programmer Communication (UART)

### $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



### RL78/G13 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

Remark The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to 3.1 to 3.10.

### 3.1 Absolute Maximum Ratings

| Parameter              | Symbols         | Conditions                                                                                                                                                                              | Ratings                                                                     | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|
| Supply voltage         | VDD             |                                                                                                                                                                                         | –0.5 to +6.5                                                                | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                                                           | –0.5 to +6.5                                                                | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                                                           | –0.5 to +0.3                                                                | V    |
| REGC pin input voltage | VIREGC          | REGC                                                                                                                                                                                    | $-0.3$ to +2.8 and $-0.3$ to $V_{\text{DD}}$ +0.3 $^{\text{Note 1}}$        | V    |
| Input voltage          | VI1             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                                                                         | -0.3 to EV <sub>DD0</sub> +0.3                                              | V    |
| input voltage          |                 | P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147                                                          | and –0.3 to $V_{DD}$ +0.3 <sup>Note 2</sup>                                 |      |
|                        | V <sub>I2</sub> | P60 to P63 (N-ch open-drain)                                                                                                                                                            | -0.3 to +6.5                                                                | V    |
|                        | Vı3             | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                                                   | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Output voltage         | Voi             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P130, P140 to P147 |                                                                             | V    |
|                        | V <sub>02</sub> | P20 to P27, P150 to P156                                                                                                                                                                | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Analog input voltage   | VAI1            | ANI16 to ANI26                                                                                                                                                                          | $-0.3$ to EV_DD0 +0.3 and $-0.3$ to AV_{REF}(+) +0.3 $^{\text{Notes 2, 3}}$ | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                                                           | $-0.3$ to V_DD +0.3 and $-0.3$ to AV_{REF}(+) +0.3^{Notes 2, 3}             | V    |

### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - **3.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$  : + side reference voltage of the A/D converter.
  - **3.** Vss : Reference voltage



| Parameter            | Symbols |                              | Conditions                                                                                                                                                                                          | Ratings     | Unit |
|----------------------|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іонт    | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | -40         | mA   |
|                      |         | Total of all pins<br>–170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | -70         | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | -100        | mA   |
|                      | Іон2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | -0.5        | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                                                     | -2          | mA   |
| Output current, low  | IOL1    | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | 40          | mA   |
|                      |         | Total of all pins<br>170 mA  | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | 70          | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | 100         | mA   |
|                      | IOL2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | 1           | mA   |
|                      |         | Total of all pins            | <u> </u>                                                                                                                                                                                            | 5           | mA   |
| Operating ambient    | TA      | In normal operation mode     |                                                                                                                                                                                                     | -40 to +105 | °C   |
| temperature          |         | In flash memory              | programming mode                                                                                                                                                                                    |             |      |
| Storage temperature  | Tstg    |                              |                                                                                                                                                                                                     | -65 to +150 | °C   |

## Absolute Maximum Ratings (TA = 25°C) (2/2)

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



### **TI/TO Timing**





| (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCK | p internal clock |
|-------------------------------------------------------------------------------------------|------------------|
| output) (1/3)                                                                             |                  |

| Parameter             | Symbol | Conditions                                                                                                                                                                                           |                                                                                                                                                                   | HS (high-spee | Unit |    |
|-----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|----|
|                       |        |                                                                                                                                                                                                      |                                                                                                                                                                   | MIN.          | MAX. |    |
| SCKp cycle time       | tксүı  | tkcyı ≥ 4/fclk                                                                                                                                                                                       | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                      | 600           |      | ns |
|                       |        |                                                                                                                                                                                                      | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \\ V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                  | 1000          |      | ns |
|                       |        |                                                                                                                                                                                                      | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                         | 2300          |      | ns |
| SCKp high-level width | tкнı   | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 1.4 \text{ k}\Omega$ |                                                                                                                                                                   | tксү1/2 – 150 |      | ns |
|                       |        | 2.7 V ≤ EV <sub>DD</sub><br>C₀ = 30 pF, F                                                                                                                                                            | $_{0}$ < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, $R_{b}$ = 2.7 k $\Omega$                                                                                | tkcy1/2 - 340 |      | ns |
|                       |        | $\label{eq:V_b} \begin{array}{l} 2.4 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                    |                                                                                                                                                                   | tксү1/2 – 916 |      | ns |
| SCKp low-level width  | tĸ∟1   | $\label{eq:V_b} \begin{split} 4.0 \ V &\leq EV_{\text{DD0}} \leq 5.5 \ \text{V}, \ 2.7 \ \text{V} \leq V_b \leq 4.0 \ \text{V}, \\ C_b &= 30 \ \text{pF}, \ R_b = 1.4 \ \text{k}\Omega \end{split}$  |                                                                                                                                                                   | tксү1/2 – 24  |      | ns |
|                       |        |                                                                                                                                                                                                      | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ |               |      | ns |
|                       |        | $\label{eq:2.4} \begin{array}{l} 2.4 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V, \\ \\ C_{\text{b}} = 30 \ p\text{F}, \ R_{\text{b}} = 5.5 \ k\Omega \end{array}$  |                                                                                                                                                                   | tkcy1/2 - 100 |      | ns |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed two pages after the next page.)



### 3.6.3 POR circuit characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter           | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|--------|------------------------|------|------|------|------|
| Detection voltage   | VPOR   | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                     | VPDR   | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | TPW    |                        | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





**Revision History** 

# RL78/G13 Data Sheet

|      |              | Description |                                                                                                                                  |  |
|------|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page        | Summary                                                                                                                          |  |
| 1.00 | Feb 29, 2012 | -           | First Edition issued                                                                                                             |  |
| 2.00 | Oct 12, 2012 | 7           | Figure 1-1. Part Number, Memory Size, and Package of RL78/G13: Pin count corrected.                                              |  |
|      |              | 25          | 1.4 Pin Identification: Description of pins INTP0 to INTP11 corrected.                                                           |  |
|      |              | 40, 42, 44  | 1.6 Outline of Functions: Descriptions of Subsystem clock, Low-speed on-chip oscillator, and General-purpose register corrected. |  |
|      |              | 41, 43, 45  | 1.6 Outline of Functions: Lists of Descriptions changed.                                                                         |  |
|      |              | 59, 63, 67  | Descriptions of Note 8 in a table corrected.                                                                                     |  |
|      |              | 68          | (4) Common to RL78/G13 all products: Descriptions of Notes corrected.                                                            |  |
|      |              | 69          | 2.4 AC Characteristics: Symbol of external system clock frequency corrected.                                                     |  |
|      |              | 96 to 98    | 2.6.1 A/D converter characteristics: Notes of overall error corrected.                                                           |  |
|      |              | 100         | 2.6.2 Temperature sensor characteristics: Parameter name corrected.                                                              |  |
|      |              | 104         | 2.8 Flash Memory Programming Characteristics: Incorrect descriptions corrected.                                                  |  |
|      |              | 116         | 3.10 52-pin products: Package drawings of 52-pin products corrected.                                                             |  |
|      |              | 120         | 3.12 80-pin products: Package drawings of 80-pin products corrected.                                                             |  |
| 3.00 | Aug 02, 2013 | 1           | Modification of 1.1 Features                                                                                                     |  |
|      |              | 3           | Modification of 1.2 List of Part Numbers                                                                                         |  |
|      |              | 4 to 15     | Modification of Table 1-1. List of Ordering Part Numbers, note, and caution                                                      |  |
|      |              | 16 to 32    | Modification of package type in 1.3.1 to 1.3.14                                                                                  |  |
|      |              | 33          | Modification of description in 1.4 Pin Identification                                                                            |  |
|      |              | 48, 50, 52  | Modification of caution, table, and note in 1.6 Outline of Functions                                                             |  |
|      |              | 55          | Modification of description in table of Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )                                         |  |
|      |              | 57          | Modification of table, note, caution, and remark in 2.2.1 X1, XT1 oscillator characteristics                                     |  |
|      |              | 57          | Modification of table in 2.2.2 On-chip oscillator characteristics                                                                |  |
|      |              | 58          | Modification of note 3 of table (1/5) in 2.3.1 Pin characteristics                                                               |  |
|      |              | 59          | Modification of note 3 of table (2/5) in 2.3.1 Pin characteristics                                                               |  |
|      |              | 63          | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                                    |  |
|      |              | 64          | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                            |  |
|      |              | 65          | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                                    |  |
|      |              | 66          | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-<br>pin products                                    |  |
|      |              | 68          | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-<br>pin products                                      |  |
|      |              | 70          | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products                                      |  |
|      |              | 72          | Modification of notes 1 and 4 in (3) Flash ROM: 384 to 512 KB of 44- to 100-<br>pin products                                     |  |
|      |              | 74          | Modification of notes 1, 5, and 6 in (3) Flash ROM: 384 to 512 KB of 44- to 100-pin products                                     |  |
|      |              | 75          | Modification of (4) Peripheral Functions (Common to all products)                                                                |  |
|      |              | 77          | Modification of table in 2.4 AC Characteristics                                                                                  |  |
|      |              | 78, 79      | Addition of Minimum Instruction Execution Time during Main System Clock<br>Operation                                             |  |
|      |              | 80          | Modification of figures of AC Timing Test Points and External System Clock<br>Timing                                             |  |

|      |              | Description   |                                                                                                                                                       |  |
|------|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page          | Summary                                                                                                                                               |  |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                          |  |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                   |  |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                            |  |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                              |  |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                    |  |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                           |  |
|      |              | 123           | Modification of caution 1 and description                                                                                                             |  |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )                                                                |  |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                          |  |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                     |  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                             |  |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                             |  |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                           |  |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-<br>pin products (2/2)                                                   |  |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-<br>pin products (1/2)                                                     |  |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                     |  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                     |  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                       |  |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock<br>Operation                                                                  |  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                       |  |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                                |  |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                       |  |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                            |  |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                                  |  |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                                  |  |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                           |  |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                          |  |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5)<br>Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                                |  |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                    |  |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                  |  |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                          |  |