

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 48-HWQFN (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101ghana-u0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(7/12)

| Pin<br>count | Package        | Data<br>flash | Fields of<br>Application | Ordering Part Number                            |
|--------------|----------------|---------------|--------------------------|-------------------------------------------------|
| 52 pins      | 52-pin plastic | Mounted       | A                        | R5F100JCAFA#V0, R5F100JDAFA#V0, R5F100JEAFA#V0, |
|              | LQFP (10 × 10  |               |                          | R5F100JFAFA#V0, R5F100JGAFA#V0, R5F100JHAFA#V0, |
|              | mm, 0.65 mm    |               |                          | R5F100JJAFA#V0, R5F100JKAFA#V0, R5F100JLAFA#V0  |
|              | pitch)         |               |                          | R5F100JCAFA#X0, R5F100JDAFA#X0, R5F100JEAFA#X0, |
|              |                |               |                          | R5F100JFAFA#X0, R5F100JGAFA#X0, R5F100JHAFA#X0, |
|              |                |               |                          | R5F100JJAFA#X0, R5F100JKAFA#X0, R5F100JLAFA#X0  |
|              |                |               | D                        | R5F100JCDFA#V0, R5F100JDDFA#V0, R5F100JEDFA#V0, |
|              |                |               |                          | R5F100JFDFA#V0, R5F100JGDFA#V0, R5F100JHDFA#V0, |
|              |                |               |                          | R5F100JJDFA#V0, R5F100JKDFA#V0, R5F100JLDFA#V0  |
|              |                |               |                          | R5F100JCDFA#X0, R5F100JDDFA#X0, R5F100JEDFA#X0, |
|              |                |               |                          | R5F100JFDFA#X0, R5F100JGDFA#X0, R5F100JHDFA#X0, |
|              |                |               |                          | R5F100JJDFA#X0, R5F100JKDFA#X0, R5F100JLDFA#X0  |
|              |                |               | G                        | R5F100JCGFA#V0, R5F100JDGFA#V0, R5F100JEGFA#V0, |
|              |                |               |                          | R5F100JFGFA#V0,R5F100JGGFA#V0, R5F100JHGFA#V0,  |
|              |                |               |                          | R5F100JJGFA#V0                                  |
|              |                |               |                          | R5F100JCGFA#X0, R5F100JDGFA#X0, R5F100JEGFA#X0, |
|              |                |               |                          | R5F100JFGFA#X0,R5F100JGGFA#X0, R5F100JHGFA#X0,  |
|              |                |               |                          | R5F100JJGFA#X0                                  |
|              |                | Not           | Α                        | R5F101JCAFA#V0, R5F101JDAFA#V0, R5F101JEAFA#V0, |
|              |                | mounted       |                          | R5F101JFAFA#V0, R5F101JGAFA#V0, R5F101JHAFA#V0, |
|              |                |               |                          | R5F101JJAFA#V0, R5F101JKAFA#V0, R5F101JLAFA#V0  |
|              |                |               |                          | R5F101JCAFA#X0, R5F101JDAFA#X0, R5F101JEAFA#X0, |
|              |                |               |                          | R5F101JFAFA#X0, R5F101JGAFA#X0, R5F101JHAFA#X0, |
|              |                |               |                          | R5F101JJAFA#X0, R5F101JKAFA#X0, R5F101JLAFA#X0  |
|              |                |               | D                        | R5F101JCDFA#V0, R5F101JDDFA#V0, R5F101JEDFA#V0, |
|              |                |               |                          | R5F101JFDFA#V0, R5F101JGDFA#V0, R5F101JHDFA#V0, |
|              |                |               |                          | R5F101JJDFA#V0, R5F101JKDFA#V0, R5F101JLDFA#V0  |
|              |                |               |                          | R5F101JCDFA#X0, R5F101JDDFA#X0, R5F101JEDFA#X0, |
|              |                |               |                          | R5F101JFDFA#X0, R5F101JGDFA#X0, R5F101JHDFA#X0, |
|              |                |               |                          | R5F101JJDFA#X0, R5F101JKDFA#X0, R5F101JLDFA#X0  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

# 1.3.3 25-pin products

<R>

• 25-pin plastic WFLGA (3 × 3 mm, 0.50 mm pitch)



|   | Α                 | В               | С                                   | D                             | E                                       |   |
|---|-------------------|-----------------|-------------------------------------|-------------------------------|-----------------------------------------|---|
| 5 | P40/TOOL0         | RESET           | P01/ANI16/<br>TO00/RxD1             | P22/ANI2                      | P147/ANI18                              | 5 |
| 4 | P122/X2/<br>EXCLK | P137/INTP0      | P00/ANI17/<br>TI00/TxD1             | P21/ANI1/<br>AVREFM           | P10/SCK00/<br>SCL00                     | 4 |
| 3 | P121/X1           | V <sub>DD</sub> | P20/ANI0/<br>AV <sub>REFP</sub>     | P12/SO00/<br>TxD0/<br>TOOLTxD | P11/SI00/<br>RxD0/<br>TOOLRxD/<br>SDA00 | 3 |
| 2 | REGC              | Vss             | P30/INTP3/<br>SCK11/SCL11           | P17/Tl02/<br>TO02/SO11        | P50/INTP1/<br>SI11/SDA11                | 2 |
| 1 | P60/SCLA0         | P61/SDAA0       | P31/TI03/<br>TO03/INTP4/<br>PCLBUZ0 | P16/TI01/<br>TO01/INTP5       | P130                                    | 1 |
|   | A                 | В               | С                                   | D                             | Е                                       |   |

Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

**Remark** For pin identification, see **1.4 Pin Identification**.

## 1.3.6 36-pin products

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                         | В                              | С                                                 | D                                                     | E                               | F                   |   |
|---|---------------------------|--------------------------------|---------------------------------------------------|-------------------------------------------------------|---------------------------------|---------------------|---|
| 6 | P60/SCLA0                 | V <sub>DD</sub>                | P121/X1                                           | P122/X2/EXCLK                                         | P137/INTP0                      | P40/TOOL0           | 6 |
| 5 | P62                       | P61/SDAA0                      | Vss                                               | REGC                                                  | RESET                           | P120/ANI19          | 5 |
| 4 | P72/SO21                  | P71/SI21/<br>SDA21             | P14/RxD2/SI20/<br>SDA20/(SCLA0)<br>/(TI03)/(TO03) | P31/TI03/TO03/<br>INTP4/<br>PCLBUZ0                   | P00/TI00/TxD1                   | P01/TO00/RxD1       | 4 |
| 3 | P50/INTP1/<br>SI11/SDA11  | P70/SCK21/<br>SCL21            | P15/PCLBUZ1/<br>SCK20/SCL20/<br>(TI02)/(TO02)     | P22/ANI2                                              | P20/ANI0/<br>AV <sub>REFP</sub> | P21/ANI1/<br>AVREFM | 3 |
| 2 | P30/INTP3/<br>SCK11/SCL11 | P16/TI01/TO01/<br>INTP5/(RxD0) | P12/SO00/<br>TxD0/TOOLTxD<br>/(TI05)/(TO05)       | P11/SI00/RxD0/<br>TOOLRxD/<br>SDA00/(TI06)/<br>(TO06) | P24/ANI4                        | P23/ANI3            | 2 |
| 1 | P51/INTP2/<br>SO11        | P17/Tl02/TO02/<br>(TxD0)       | P13/TxD2/<br>SO20/(SDAA0)/<br>(TI04)/(TO04)       | P10/SCK00/<br>SCL00/(TI07)/<br>(T007)                 | P147/ANI18                      | P25/ANI5            | 1 |
|   | Α                         | В                              | С                                                 | D                                                     | F                               | F                   |   |

Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

• 64-pin plastic VFBGA (4 × 4 mm, 0.4 mm pitch)



| Pin No. | Name                              | Pin No. | Name                            | Pin No. | Name                                                | Pin No. | Name                |
|---------|-----------------------------------|---------|---------------------------------|---------|-----------------------------------------------------|---------|---------------------|
| A1      | P05/TI05/TO05                     | C1      | P51/INTP2/SO11                  | E1      | P13/TxD2/SO20/<br>(SDAA0)/(TI04)/(TO04)             | G1      | P146                |
| A2      | P30/INTP3/RTC1HZ<br>/SCK11/SCL11  | C2      | P71/KR1/SI21/SDA21              | E2      | P14/RxD2/SI20/SDA20<br>/(SCLA0)/(TI03)/(TO03)       | -       | P25/ANI5            |
| A3      | P70/KR0/SCK21<br>/SCL21           | СЗ      | P74/KR4/INTP8/SI01<br>/SDA01    | E3      | P15/SCK20/SCL20/<br>(TI02)/(TO02)                   | G3      | P24/ANI4            |
| A4      | P75/KR5/INTP9<br>/SCK01/SCL01     | C4      | P52/(INTP10)                    | E4      | P16/TI01/TO01/INTP5<br>/(SI00)/(RxD0)               | G4      | P22/ANI2            |
| A5      | P77/KR7/INTP11/<br>(TxD2)         | C5      | P53/(INTP11)                    | E5      | P03/ANI16/SI10/RxD1<br>/SDA10                       | G5      | P130                |
| A6      | P61/SDAA0                         | C6      | P63                             | E6      | P41/TI07/TO07                                       | G6      | P02/ANI17/SO10/TxD1 |
| A7      | P60/SCLA0                         | C7      | Vss                             | E7      | RESET                                               | G7      | P00/TI00            |
| A8      | EV <sub>DD0</sub>                 | C8      | P121/X1                         | E8      | P137/INTP0                                          | G8      | P124/XT2/EXCLKS     |
| B1      | P50/INTP1/SI11<br>/SDA11          | D1      | P55/(PCLBUZ1)/<br>(SCK00)       | F1      | P10/SCK00/SCL00/<br>(TI07)/(TO07)                   | H1      | P147/ANI18          |
| B2      | P72/KR2/SO21                      | D2      | P06/TI06/TO06                   | F2      | P11/SI00/RxD0<br>/TOOLRxD/SDA00/<br>(TI06)/(TO06)   | H2      | P27/ANI7            |
| B3      | P73/KR3/SO01                      | D3      | P17/TI02/TO02/<br>(SO00)/(TxD0) | F3      | P12/SO00/TxD0<br>/TOOLTxD/(INTP5)/<br>(TI05)/(TO05) | H3      | P26/ANI6            |
| B4      | P76/KR6/INTP10/<br>(RxD2)         | D4      | P54                             | F4      | P21/ANI1/AVREFM                                     | H4      | P23/ANI3            |
| B5      | P31/TI03/TO03<br>/INTP4/(PCLBUZ0) | D5      | P42/TI04/TO04                   | F5      | P04/SCK10/SCL10                                     | H5      | P20/ANI0/AVREFP     |
| B6      | P62                               | D6      | P40/TOOL0                       | F6      | P43                                                 | H6      | P141/PCLBUZ1/INTP7  |
| B7      | V <sub>DD</sub>                   | D7      | REGC                            | F7      | P01/TO00                                            | H7      | P140/PCLBUZ0/INTP6  |
| B8      | EVsso                             | D8      | P122/X2/EXCLK                   | F8      | P123/XT1                                            | H8      | P120/ANI19          |

Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make  $V_{\text{DD}}$  pin the potential that is higher than  $\text{EV}_{\text{DD0}}$  pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

2. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

3. When setting to PIOR = 1

(2/2)

|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                    |                                                                  |                                                    |                          |             |             |          | (2)       | (2)      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------|--------------------------|-------------|-------------|----------|-----------|----------|
| Ite                                                                                                                                                                                                  | m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 40-                                                                                                                                                                                                          | pin                                                                | 44                                                               | pin                                                | 48-                      | pin         | 52          | -pin     | 64        | -pin     |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R5F100Ex                                                                                                                                                                                                     | R5F101Ex                                                           | R5F100Fx                                                         | R5F101Fx                                           | R5F100Gx                 | R5F101Gx    | R5F100Jx    | R5F101Jx | R5F100Lx  | R5F101Lx |
| Clock output/buzz                                                                                                                                                                                    | er output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                            | 2                                                                  |                                                                  | 2                                                  |                          | 2           |             | 2        |           | 2        |
| ·                                                                                                                                                                                                    | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (Main s                                                                                                                                                                                                      | system clo                                                         | ock: fmain =<br>1.024 kHz                                        | Hz, 1.25 M<br>20 MHz o<br>2, 2.048 kH<br>2.768 kHz | peration)<br>Iz, 4.096 k | :Hz, 8.192  |             |          | 2.768 kHz |          |
| 8/10-bit resolution                                                                                                                                                                                  | A/D converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9 channe                                                                                                                                                                                                     | ls                                                                 | 10 chanr                                                         | nels                                               | 10 chanr                 | nels        | 12 chanr    | nels     | 12 chanr  | nels     |
| Serial interface                                                                                                                                                                                     | <ul> <li>[40-pin, 44-pin products]</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[48-pin, 52-pin products]</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[64-pin products]</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>1 channel</li> <li>1 channel</li> <li>1 channel</li> <li>1 channel</li> </ul> |                                                                                                                                                                                                              |                                                                    |                                                                  |                                                    |                          |             |             |          |           |          |
| accumulator  DMA controller                                                                                                                                                                          | uei/munpiy-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> <li>2 channels</li> </ul> |                                                                    |                                                                  |                                                    |                          |             |             |          |           |          |
| Vectored                                                                                                                                                                                             | Internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              | 7                                                                  | 1                                                                | 27                                                 |                          | 27          |             | 27       |           | 27       |
| interrupt sources                                                                                                                                                                                    | External                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              | 7                                                                  |                                                                  | 7                                                  |                          | 10          |             | 12       |           | <br>13   |
| Key interrupt                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4                                                                                                                                                                                                            | 1                                                                  |                                                                  | 4                                                  |                          | 6           |             | 8        |           | 8        |
| Reset                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul><li>Interna</li><li>Interna</li><li>Interna</li><li>Interna</li></ul>                                                                                                                                    | I reset by<br>I reset by<br>I reset by<br>I reset by<br>I reset by | watchdog<br>power-on-<br>voltage de<br>illegal inst<br>RAM parit | reset<br>etector<br>ruction exe                    |                          |             |             |          |           |          |
| Power-on-reset ci                                                                                                                                                                                    | rcuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power-on-reset: 1.51 V (TYP.)     Power-down-reset: 1.50 V (TYP.)                                                                                                                                            |                                                                    |                                                                  |                                                    |                          |             |             |          |           |          |
| Voltage detector                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Rising edge: 1.67 V to 4.06 V (14 stages)     Falling edge: 1.63 V to 3.98 V (14 stages)                                                                                                                     |                                                                    |                                                                  |                                                    |                          |             |             |          |           |          |
| On-chip debug fur                                                                                                                                                                                    | nction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Provided                                                                                                                                                                                                     |                                                                    |                                                                  |                                                    |                          |             |             |          |           |          |
| Power supply voltage $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$<br>$V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                    | +105°C)                                                          |                                                    |                          |             |             |          |           |          |
| Operating ambien                                                                                                                                                                                     | t temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                              |                                                                    |                                                                  | ier applica<br>rial applica                        |                          | ndustrial a | pplications | s)       |           |          |

Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.

<R>

 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

(2/2)

|                      |                      |                                                                                             |                                     |                               |                    |                     | (2/2)    |  |  |
|----------------------|----------------------|---------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------|--------------------|---------------------|----------|--|--|
| Ite                  | m                    | 80-                                                                                         | pin                                 | 100                           | -pin               | 128                 | 3-pin    |  |  |
|                      |                      | R5F100Mx                                                                                    | R5F101Mx                            | R5F100Px                      | R5F101Px           | R5F100Sx            | R5F101Sx |  |  |
| Clock output/buzz    | er output            |                                                                                             | 2                                   | 1                             | 2                  |                     | 2        |  |  |
|                      |                      | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz                            |                                     |                               |                    |                     |          |  |  |
|                      |                      | · ·                                                                                         | clock: fmain = 20                   |                               |                    |                     |          |  |  |
|                      |                      |                                                                                             |                                     | .048 kHz, 4.096 k             |                    | 16.384 kHz, 32.76   | 68 kHz   |  |  |
| 0/40 1 "             | A /D                 |                                                                                             | CIOCK: ISUB = 32.70                 | 68 kHz operation)             |                    | I                   |          |  |  |
| 8/10-bit resolution  | A/D converter        | 17 channels                                                                                 |                                     | 20 channels                   |                    | 26 channels         |          |  |  |
| Serial interface     |                      |                                                                                             | , 128-pin product                   |                               |                    |                     |          |  |  |
|                      |                      |                                                                                             | •                                   | 2 channels/UAR                |                    |                     |          |  |  |
|                      |                      |                                                                                             | •                                   | 2 channels/UAR 2 channels/UAR |                    | tina I IN-hus): 1 ( | channel  |  |  |
|                      |                      |                                                                                             | •                                   | 2 channels/UAR                |                    | ang Ent baoj. T     | onamo:   |  |  |
|                      | I <sup>2</sup> C bus | 2 channels                                                                                  | ·                                   | 2 channels                    |                    | 2 channels          |          |  |  |
| Multiplier and divid | der/multiply-        | • 16 bits × 16 bi                                                                           | ts = 32 bits (Uns                   | igned or signed)              |                    |                     |          |  |  |
| accumulator          |                      | • 32 bits ÷ 32 bi                                                                           | ts = 32 bits (Uns                   | igned)                        |                    |                     |          |  |  |
|                      |                      | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)                                |                                     |                               |                    |                     |          |  |  |
| DMA controller       |                      | 4 channels                                                                                  |                                     |                               |                    |                     |          |  |  |
| Vectored             | Internal             |                                                                                             | 37 37                               |                               | 41                 |                     |          |  |  |
| interrupt sources    | External             |                                                                                             | 13                                  | 1                             | 3                  |                     | 13       |  |  |
| Key interrupt        |                      |                                                                                             | 8                                   | 1                             | 8                  | 8                   |          |  |  |
| Reset                |                      | Reset by RES                                                                                |                                     |                               |                    |                     |          |  |  |
|                      |                      |                                                                                             | by watchdog tim                     |                               |                    |                     |          |  |  |
|                      |                      |                                                                                             | by power-on-res<br>by voltage detec |                               |                    |                     |          |  |  |
|                      |                      |                                                                                             |                                     |                               |                    |                     |          |  |  |
|                      |                      | Internal reset by illegal instruction execution Note     Internal reset by RAM parity error |                                     |                               |                    |                     |          |  |  |
|                      |                      | Internal reset by illegal-memory access                                                     |                                     |                               |                    |                     |          |  |  |
| Power-on-reset cir   | rcuit                | Power-on-res                                                                                | et: 1.51 V (TY                      | P.)                           |                    |                     |          |  |  |
|                      |                      | Power-down-                                                                                 | reset: 1.50 V (TY                   | P.)                           |                    |                     |          |  |  |
| Voltage detector     |                      | Rising edge: 1.67 V to 4.06 V (14 stages)                                                   |                                     |                               |                    |                     |          |  |  |
|                      |                      | Falling edge: 1.63 V to 3.98 V (14 stages)                                                  |                                     |                               |                    |                     |          |  |  |
| On-chip debug fur    | nction               | Provided                                                                                    |                                     |                               |                    |                     |          |  |  |
| Power supply volta   | age                  | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$       |                                     |                               |                    |                     |          |  |  |
|                      |                      | $V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$      |                                     |                               |                    |                     |          |  |  |
| Operating ambien     | t temperature        | $T_A = 40 \text{ to } +85^\circ$                                                            | C (A: Consumer                      | applications, D: Ir           | ndustrial applicat | ions)               |          |  |  |
|                      |                      | $T_A = 40 \text{ to } +105$                                                                 | °C (G: Industrial                   | applications)                 |                    |                     |          |  |  |
|                      |                      | 1                                                                                           |                                     |                               |                    |                     |          |  |  |



Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                                     | Symbol                                                          | Conditions                                                                                                              |                                                                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high                   | V <sub>OH1</sub>                                                | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                                      | EV <sub>DD0</sub> –     |      |      | V    |
|                                           |                                                                 | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                             | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                                           |                                                                 | P117, P120, P125 to P127, P130,<br>P140 to P147                                                                         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                                                                       | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                                           |                                                                 |                                                                                                                         | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                    | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
|                                           |                                                                 |                                                                                                                         | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$                                                     | EV <sub>DD0</sub> – 0.5 |      |      | V    |
| V <sub>OH2</sub> P20 to P27, P150 to P156 |                                                                 |                                                                                                                         | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = $-100~\mu$ A                                                                      | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage, low                       | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                     |                                                                                                                                                    |                         | 1.3  | ٧    |      |
|                                           |                                                                 | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147 | $\label{eq:loss_state} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                         |      | 0.7  | >    |
|                                           |                                                                 |                                                                                                                         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                          |                         |      | 0.6  | >    |
|                                           |                                                                 |                                                                                                                         | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                               |                         |      | 0.4  | V    |
|                                           |                                                                 |                                                                                                                         | $\label{eq:local_decomposition} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$           |                         |      | 0.4  | V    |
|                                           |                                                                 |                                                                                                                         | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                                  |                         |      | 0.4  | V    |
|                                           | V <sub>OL2</sub>                                                | P20 to P27, P150 to P156                                                                                                | 1.6 V $\leq$ VDD $\leq$ 5.5 V,<br>lol2 = 400 $\mu$ A                                                                                               |                         |      | 0.4  | V    |
|                                           | Vol3                                                            | P60 to P63                                                                                                              | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $I_{\text{OL3}} = 15.0 \text{ mA}$                                                   |                         |      | 2.0  | ٧    |
|                                           |                                                                 |                                                                                                                         | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                                           |                                                                 |                                                                                                                         | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                              |                         |      | 0.4  | V    |
|                                           |                                                                 |                                                                                                                         | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                                           |                                                                 |                                                                                                                         | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                                        |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (1/2)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                  | er Symbol Conditions |                                                              | , ,                               | h-speed<br>Mode       | ,                    | r-speed<br>Mode       | LV (low-voltage main) Mode |                       | Unit |    |
|----------------------------|----------------------|--------------------------------------------------------------|-----------------------------------|-----------------------|----------------------|-----------------------|----------------------------|-----------------------|------|----|
|                            |                      |                                                              |                                   | MIN.                  | MAX.                 | MIN.                  | MAX.                       | MIN.                  | MAX. |    |
| SCKp cycle time            | tkcy2                | $4.0~V \le EV_{DD0} \le 5.5$                                 | 20 MHz < fмск                     | 8/fмск                |                      | _                     |                            | _                     |      | ns |
| Note 5                     |                      | V                                                            | fмск ≤ 20 MHz                     | 6/ƒмск                |                      | 6/fмск                |                            | 6/fмск                |      | ns |
|                            |                      | $2.7~V \le EV_{DD0} \le 5.5$ V                               | 16 MHz < fмск                     | 8/fмск                |                      | _                     |                            | _                     |      | ns |
|                            |                      |                                                              | fмск ≤ 16 MHz                     | 6/ƒмск                |                      | 6/fмск                |                            | 6/fмск                |      | ns |
|                            |                      | $2.4~V \le EV_{DD0} \le 5.5~V$                               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                       |                      | 6/fмск<br>and<br>500  |                            | 6/fмск<br>and<br>500  |      | ns |
|                            |                      | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            | 6/fмск<br>and 750                 |                       | 6/fмск<br>and<br>750 |                       | 6/fмск<br>and<br>750       |                       | ns   |    |
|                            |                      | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | 6/fмск<br>and<br>1500 |                      | 6/fмск<br>and<br>1500 |                            | 6/fмск<br>and<br>1500 |      | ns |
|                            |                      | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5                              | V                                 | _                     |                      | 6/fмск<br>and<br>1500 |                            | 6/fмск<br>and<br>1500 |      | ns |
| SCKp high-/low-level width | tkH2,<br>tkL2        | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | tксү2/2 –<br>7        |                      | tксү2/2<br>- 7        |                            | tkcy2/2<br>-7         |      | ns |
|                            |                      | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | $2.7~V \leq EV_{DD0} \leq 5.5~V$  |                       |                      | tксу2/2<br>- 8        |                            | tkcy2/2<br>-8         |      | ns |
|                            |                      | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | tксү2/2 –<br>18       |                      | tксу2/2<br>- 18       |                            | tксу2/2<br>- 18       |      | ns |
|                            |                      | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | tксү2/2 —<br>66       |                      | tксү2/2<br>- 66       |                            | tkcy2/2<br>- 66       |      | ns |
|                            |                      | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5                              | V                                 | _                     |                      | tксү2/2<br>- 66       |                            | tkcy2/2<br>- 66       |      | ns |

(Notes, Caution, and Remarks are listed on the next page.)

220

220

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode ı Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+3 1/fмcк+31 1/fмск+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fmck+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                            | Symbol        | Conditions                                                                                                          | ` `  | h-speed<br>Mode | `    | /-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                      |               |                                                                                                                     | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time (to SCKp↑) Note 1     | tsıĸı         | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $                                           | 81   |                 | 479  |                 | 479  |                  | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |
|                                      |               |                                                                                                                     | 177  |                 | 479  |                 | 479  |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 479  |                 | 479  |                 | 479  |                  | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↑) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $                                           | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               |                                                                                                                     | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$   | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |
| Delay time from SCKp↓ to             | tkso1         | $ \begin{array}{c} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $              |      | 100             |      | 100             |      | 100              | ns   |
| SOp output Note 1                    |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $                                              |      | 195             |      | 195             |      | 195              | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$   |      | 483             |      | 483             |      | 483              | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |

Notes

- 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- 2. Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

- Notes 1. Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.
    - Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .
    - Zero-scale error/Full-scale error: Add  $\pm 0.05\%FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
    - Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - **4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



#### 3.2 Oscillator Characteristics

#### 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup>                       | crystal resonator  | $2.4~V \leq V_{DD} < 2.7~V$           | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |                | Conditions                     | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                |                                | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                            |            | –20 to +85 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 |            | –40 to −20 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                          |            | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fı∟        |                |                                |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                |                                | -15  |      | +15  | %    |

- **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.
  - 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ 

| Items                                     | Symbol                                     | Conditions                                                                                                                                                                                                |                                                             | MIN. | TYP.        | MAX.        | Unit |
|-------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-------------|-------------|------|
| Output current,<br>high <sup>Note 1</sup> | Іон1                                       | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           |      |             | -3.0 Note 2 | mA   |
|                                           |                                            | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |             | -30.0       | mA   |
|                                           | P40 to P47, P102 to P106, P120,            | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}$                                                                                                                                               |                                                             |      | -10.0       | mA          |      |
|                                           |                                            | P125 to P127, P130, P140 to P145<br>(When duty ≤ 70% Note 3)                                                                                                                                              | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |             | -5.0        | mA   |
|                                           |                                            | Total of P05, P06, P10 to P17, P30, P31,                                                                                                                                                                  |                                                             |      |             | -30.0       | mA   |
|                                           |                                            | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 (When duty $\leq 70\%$ Note 3)                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |             | -19.0       | mA   |
|                                           |                                            |                                                                                                                                                                                                           | 2.4 V ≤ EVDD0 < 2.7 V                                       |      |             | -10.0       | mA   |
|                                           | Total of all pins (When duty ≤ 70% Note 3) | $2.4~V \le EV_{DD0} \le 5.5~V$                                                                                                                                                                            |                                                             |      | -60.0       | mA          |      |
|                                           | '                                          | $2,4~V \leq V_{DD} \leq 5.5~V$                                                                                                                                                                            |                                                             |      | -0.1 Note 2 | mA          |      |
|                                           |                                            | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                                                                                                            |                                                             |      | -1.5        | mA          |      |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OH} = -10.0$  mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

# (4) During communication at same potential (simplified I<sup>2</sup>C mode)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                     | Symbol  | Conditions                                                      | HS (high-speed main)<br>Mode |           | Unit |
|-------------------------------|---------|-----------------------------------------------------------------|------------------------------|-----------|------|
|                               |         |                                                                 | MIN.                         | MAX.      |      |
| SCLr clock frequency          | fscL    | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ |                              | 400 Note1 | kHz  |
|                               |         | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$                           |                              |           |      |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ |                              | 100 Note1 | kHz  |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                 |                              |           |      |
| Hold time when SCLr = "L"     | tLOW    | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 1200                         |           | ns   |
|                               |         | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                |                              |           |      |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 4600                         |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                 |                              |           |      |
| Hold time when SCLr = "H"     | tніgн   | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 1200                         |           | ns   |
|                               |         | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                |                              |           |      |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 4600                         |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                 |                              |           |      |
| Data setup time (reception)   | tsu:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 1/fмск + 220                 |           | ns   |
|                               |         | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$                           | Note2                        |           |      |
|                               |         | $2.4 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V},$  | 1/fмск + 580                 |           | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                 | Note2                        |           |      |
| Data hold time (transmission) | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ | 0                            | 770       | ns   |
|                               |         | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$                           |                              |           |      |
|                               |         | $2.4~V \leq EV_{DD0} \leq 5.5~V,$                               | 0                            | 1420      | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                 |                              |           |      |

Notes 1. The value must also be equal to or less than fmck/4.

2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(Remarks are listed on the next page.)

# 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

#### 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.44 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



## 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |











| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 3.95   | 4.00        | 4.05     |
| Е              | 3.95   | 4.00        | 4.05     |
| Α              |        | _           | 0.80     |
| A <sub>1</sub> | 0.00   |             |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              | _      | 0.50        | _        |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              | _      | _           | 0.05     |
| у              |        | -           | 0.05     |
| Z <sub>D</sub> |        | 0.75        |          |
| Z <sub>E</sub> |        | 0.75        |          |
| C <sub>2</sub> | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 2.50        |          |
| E <sub>2</sub> | _      | 2.50        |          |

## 4.7 40-pin Products

R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDNA, R5F100EDNA, R5F100EFDNA, R5F100EGDNA,

R5F100EHDNA

R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA

R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09            |











| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 5.95   | 6.00        | 6.05     |
| Е              | 5.95   | 6.00        | 6.05     |
| А              |        |             | 0.80     |
| A <sub>1</sub> | 0.00   | _           |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              |        | 0.50        |          |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              | _      |             | 0.05     |
| у              |        |             | 0.05     |
| Z <sub>D</sub> |        | 0.75        |          |
| Z <sub>E</sub> |        | 0.75        |          |
| C <sub>2</sub> | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 4.50        |          |
| E <sub>2</sub> |        | 4.50        |          |

©2013 Renesas Electronics Corporation. All rights reserved.

|      |              | Description |                                                                                                                                                     |  |
|------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page        | Summary                                                                                                                                             |  |
| 3.00 | Aug 02, 2013 | 163         | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2)                      |  |
|      |              | 164, 165    | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |  |
|      |              | 166         | Modification of table in 3.5.2 Serial interface IICA                                                                                                |  |
|      |              | 166         | Modification of IICA serial transfer timing                                                                                                         |  |
|      |              | 167         | Addition of table in 3.6.1 A/D converter characteristics                                                                                            |  |
|      |              | 167, 168    | Modification of table and notes 3 and 4 in 3.6.1 (1)                                                                                                |  |
|      |              | 169         | Modification of description in 3.6.1 (2)                                                                                                            |  |
|      |              | 170         | Modification of description and note 3 in 3.6.1 (3)                                                                                                 |  |
|      |              | 171         | Modification of description and notes 3 and 4 in 3.6.1 (4)                                                                                          |  |
|      |              | 172         | Modification of table and note in 3.6.3 POR circuit characteristics                                                                                 |  |
|      |              | 173         | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                            |  |
|      |              | 173         | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics                                               |  |
|      |              | 174         | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART)                                                                          |  |
|      |              | 175         | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes                                         |  |
| 3.10 | Nov 15, 2013 | 123         | Caution 4 added.                                                                                                                                    |  |
|      |              | 125         | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted.                                                                     |  |
| 3.30 | Mar 31, 2016 |             | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products                    |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]                          |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products]                                  |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products]                                                |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.