



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I²C, LINbus, UART/USART                                                    |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101ghdfb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.4 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



## 1.3.8 44-pin products

• 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch)



#### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



## 1.3.14 128-pin products

• 128-pin plastic LFQFP (14 × 20 mm, 0.5 mm pitch)



Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin.

- 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1).
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD, EVDD0 and EVDD1 pins and connect the Vss, EVss0 and EVss1 pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 1.5 Block Diagram

# 1.5.1 20-pin products





# 2.1 Absolute Maximum Ratings

|--|

| Parameter              | Symbols         | Conditions                                                                                                                                                                              | Ratings                                                                                        | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Supply voltage         | VDD             |                                                                                                                                                                                         | -0.5 to +6.5                                                                                   | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                                                           | -0.5 to +6.5                                                                                   | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                                                           | -0.5 to +0.3                                                                                   | V    |
| REGC pin input voltage | VIREGC          | REGC                                                                                                                                                                                    | $-0.3$ to +2.8 and $-0.3$ to $V_{\text{DD}}$ +0.3 $^{\text{Note 1}}$                           | V    |
| Input voltage          | VI1             | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87,                                                                                         | –0.3 to EV <sub>DD0</sub> +0.3<br>and –0.3 to V <sub>DD</sub> +0.3 <sup>№te 2</sup>            | V    |
|                        |                 | P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147                                                                                                             |                                                                                                |      |
|                        | VI2             | P60 to P63 (N-ch open-drain)                                                                                                                                                            | -0.3 to +6.5                                                                                   | V    |
|                        | Vı3             | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                                                   | -0.3 to VDD +0.3 <sup>Note 2</sup>                                                             | V    |
| Output voltage         | Voi             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P130, P140 to P147 | $-0.3$ to EV_DD0 +0.3 and $-0.3$ to V_DD +0.3 $^{\text{Note 2}}$                               | V    |
|                        | V <sub>O2</sub> | P20 to P27, P150 to P156                                                                                                                                                                | -0.3 to V_DD +0.3 $^{\text{Note 2}}$                                                           | V    |
| Analog input voltage   | Val1            | ANI16 to ANI26                                                                                                                                                                          | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup> | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                                                           | $-0.3$ to VDD +0.3 and $-0.3$ to AVREF(+) +0.3 $^{\text{Notes 2, 3}}$                          | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - **3.** Do not exceed  $AV_{REF}(+) + 0.3 V$  in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



# 2.3 DC Characteristics

## 2.3.1 Pin characteristics

| Items                                     | Symbol | Conditions                                                                                                                                                                                                | MIN.                                    | TYP. | MAX. | Unit                   |    |
|-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------------------------|----|
| Output current,<br>high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $1.6~V \leq EV_{DD0} \leq 5.5~V$        |      |      | -10.0<br>Note 2        | mA |
|                                           |        | Total of P00 to P04, P07, P32 to P37,4P40 to P47, P102 to P106, P120,2P125 to P127, P130, P140 to P1451(When duty $\leq 70\%^{\text{Note 3}}$ )1                                                          | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -55.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -10.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $1.8~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | -5.0                   | mA |
|                                           |        |                                                                                                                                                                                                           | $1.6~V \leq EV_{\text{DD0}} < 1.8~V$    |      |      | -2.5                   | mA |
|                                           |        | Total of P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 (When duty $\leq 70\%$ <sup>Note 3</sup> )                   | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -80.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -19.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $1.8~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | -10.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $1.6~V \leq EV_{\text{DD0}} < 1.8~V$    |      |      | -5.0                   | mA |
|                                           |        | Total of all pins (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                              | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -135.0<br>Note 4       | mA |
|                                           | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | -0.1 <sup>Note 2</sup> | mA |
|                                           |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | -1.5                   | mA |

**Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.

- 2. However, do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- **4.** The applied current for the products for industrial application (R5F100xxDxx, R5F101xxDxx, R5F100xxGxx) is -100 mA.
- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                          | Symbol                                                    | Conditio                                                                                                                                                                                   | ns                        |                                             | MIN. | TYP. | MAX. | Unit |
|--------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------|------|------|------|------|
| Input leakage<br>current, high | ILIH1                                                     | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVDDO                |                                             |      |      | 1    | μA   |
|                                | ILIH2                                                     | P20 to P27, P1 <u>37,</u><br>P150 to P156, RESET                                                                                                                                           | VI = VDD                  |                                             |      |      | 1    | μA   |
|                                | Іцнз                                                      | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | $V_{I} = V_{DD}$          | In input port or<br>external clock<br>input |      |      | 1    | μA   |
|                                |                                                           |                                                                                                                                                                                            |                           | In resonator connection                     |      |      | 10   | μΑ   |
| Input leakage<br>current, low  | ILIL1                                                     | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVSSO<br>VI = VSS    |                                             |      |      | -1   | μA   |
|                                | Ilil2                                                     | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                                                   |                           |                                             |      |      | -1   | μA   |
|                                | LLL3 P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | VI = VSS                  | In input port or<br>external clock<br>input |      |      | -1   | μA   |
|                                |                                                           |                                                                                                                                                                                            |                           | In resonator connection                     |      |      | -10  | μA   |
| On-chip pll-up<br>resistance   | Ru                                                        | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVsso, In input port |                                             | 10   | 20   | 100  | kΩ   |

# $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ (5/5)

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



## (4) Peripheral Functions (Common to all products)

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol                                         |                 | Conditions                                                                                  | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL <sup>Note 1</sup>                         |                 |                                                                                             |      | 0.20 |       | μA   |
| RTC operating<br>current                                 | RTC<br>Notes 1, 2, 3                           |                 |                                                                                             |      | 0.02 |       | μA   |
| 12-bit interval<br>timer operating<br>current            | IT Notes 1, 2, 4                               |                 |                                                                                             |      | 0.02 |       | μA   |
| Watchdog timer<br>operating<br>current                   | WDT<br>Notes 1, 2, 5                           | fı∟ = 15 kHz    |                                                                                             |      | 0.22 |       | μA   |
| A/D converter                                            | ADC Notes 1, 6                                 | When            | Normal mode, $AV_{REFP} = V_{DD} = 5.0 V$                                                   |      | 1.3  | 1.7   | mA   |
| operating<br>current                                     | g conversion at Low voltage mode maximum speed |                 | Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$                                              |      | 0.5  | 0.7   | mA   |
| A/D converter<br>reference<br>voltage current            | ADREF <sup>Note 1</sup>                        |                 |                                                                                             |      | 75.0 |       | μA   |
| Temperature<br>sensor<br>operating<br>current            | ITMPS <sup>Note 1</sup>                        |                 |                                                                                             |      | 75.0 |       | μA   |
| LVD operating<br>current                                 | LVI Notes 1, 7                                 |                 |                                                                                             |      | 0.08 |       | μA   |
| Self-<br>programming<br>operating<br>current             | IFSP Notes 1, 9                                |                 |                                                                                             |      | 2.50 | 12.20 | mA   |
| BGO operating<br>current                                 | BGO Notes 1, 8                                 |                 |                                                                                             |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | ISNOZ Note 1                                   | ADC operation   | The mode is performed Note 10                                                               |      | 0.50 | 0.60  | mA   |
| operating<br>current                                     |                                                |                 | The A/D conversion operations are performed, Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$ |      | 1.20 | 1.44  | mA   |
|                                                          |                                                | CSI/UART operat | tion                                                                                        |      | 0.70 | 0.84  | mA   |

Notes 1. Current flowing to  $V_{DD}$ .

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.



| Parameter                        | Symbol  | Conditions                                                                                                                                                                           | HS (high-speed main) Mode           |      | LS (low-speed main) Mode            |      | LV (low-voltage main) Mode          |      | Unit |
|----------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-------------------------------------|------|-------------------------------------|------|------|
|                                  |         |                                                                                                                                                                                      | MIN.                                | MAX. | MIN.                                | MAX. | MIN.                                | MAX. |      |
| Data setup time (reception)      | tsu:dat | $\label{eq:states} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ C_{\text{b}} = 50 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$                                | 1/fмск<br>+ 85<br><sub>Note2</sub>  |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | ns   |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ C_{\text{b}} = 100 \ pF, \ R_{\text{b}} = 3 \ k\Omega \end{array}$                                 | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | 1/fмск<br>+ 145<br><sub>Note2</sub> |      | ns   |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.8 \mbox{ V} \leq EV_{\mbox{DD0}} < 2.7 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$             | 1/fмск<br>+ 230<br><sub>Note2</sub> |      | 1/fмск<br>+ 230<br><sub>Note2</sub> |      | 1/fмск<br>+ 230<br><sub>Note2</sub> |      | ns   |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5 \mbox{ k}\Omega \end{array}$      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | ns   |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5 \mbox{ k}\Omega \end{array}$      | _                                   |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | 1/fмск<br>+ 290<br><sub>Note2</sub> |      | ns   |
| Data hold time<br>(transmission) | thd:dat | $\begin{array}{l} 2.7 \ \text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \ \text{V}, \\ \text{C}_{\text{b}} = 50 \ \text{pF}, \ \text{R}_{\text{b}} = 2.7 \ \text{k}\Omega \end{array}$ | 0                                   | 305  | 0                                   | 305  | 0                                   | 305  | ns   |
|                                  |         | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$                                            | 0                                   | 355  | 0                                   | 355  | 0                                   | 355  | ns   |
|                                  |         | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$                                               | 0                                   | 405  | 0                                   | 405  | 0                                   | 405  | ns   |
|                                  |         | $\label{eq:linear} \begin{array}{l} 1.7 \mbox{ V} \leq EV_{\mbox{DD0}} < 1.8 \mbox{ V}, \\ C_{\mbox{b}} = 100 \mbox{ pF}, \mbox{ R}_{\mbox{b}} = 5  k\Omega \end{array}$             | 0                                   | 405  | 0                                   | 405  | 0                                   | 405  | ns   |
|                                  |         | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$                                               | -                                   | _    | 0                                   | 405  | 0                                   | 405  | ns   |

| (5) | During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                                                                                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{D}0} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V})$ |

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

**2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(**Remarks** are listed on the next page.)



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter Sym                                   |       | Ibol Conditions                                                                                                                          |      | HS (high-speed main) Mode |      | LS (low-speed<br>main) Mode |      | LV (low-voltage main) Mode |    |  |
|-------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|------|-----------------------------|------|----------------------------|----|--|
|                                                 |       |                                                                                                                                          | MIN. | MAX.                      | MIN. | MAX.                        | MIN. | MAX.                       |    |  |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsikı | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} \end{array} \label{eq:VD0}$   | 81   |                           | 479  |                             | 479  |                            | ns |  |
|                                                 |       | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                                                                                 |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$                        | 177  |                           | 479  |                             | 479  |                            | ns |  |
|                                                 |       | $C_{b}=30 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                                 |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $\begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V^{\text{Note 2}}, \end{array}$        | 479  |                           | 479  |                             | 479  |                            | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
| SIp hold time<br>(from SCKp↑) <sup>Note 1</sup> | tksi1 | $\label{eq:linear_states} \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$     | 19   |                           | 19   |                             | 19   |                            | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                               | 19   |                           | 19   |                             | 19   |                            | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $ \begin{aligned} 1.8 \ V &\leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_{\text{b}} \leq 2.0 \ V^{\text{Note 2}}, \end{aligned} $   | 19   |                           | 19   |                             | 19   |                            | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
| Delay time from SCKp↓<br>to                     | tkso1 | $\label{eq:linear_states} \begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array}$     |      | 100                       |      | 100                         |      | 100                        | ns |  |
| SOp output Note 1                               |       | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                               |      | 195                       |      | 195                         |      | 195                        | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |
|                                                 |       | $\label{eq:VDD} \begin{split} 1.8 \ V &\leq EV_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \end{split}$ |      | 483                       |      | 483                         |      | 483                        | ns |  |
|                                                 |       | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                                    |      |                           |      |                             |      |                            |    |  |

| 1  | $(T_A = -40 \text{ to } +85^{\circ}\text{C} + 1.8 \text{ V} \le \text{EV}_{DD} = \text{EV}_{D1} \le \text{V}_{D2} \le 5.5$ | 5 V   | $V_{SS} = FV_{SS0} = FV_{SS1} = 0 V$               |
|----|----------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|
| ١. | $(1A = -40 10 + 05 0, 1.0 4 \le 24000 = 24001 \le 400 \le 5.5$                                                             | , v ; | $, v_{33} - \Box v_{330} - \Box v_{331} - O v_{j}$ |

**Notes** 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

(Remarks are listed on the page after the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fмск: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number,

n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



| •                                                        | ,                    |                     | ,                                                                                              |      | ,    |       |      |
|----------------------------------------------------------|----------------------|---------------------|------------------------------------------------------------------------------------------------|------|------|-------|------|
| Parameter                                                | Symbol               |                     | Conditions                                                                                     | MIN. | TYP. | MAX.  | Unit |
| Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL<br>Note 1       |                     |                                                                                                |      | 0.20 |       | μA   |
| RTC operating<br>current                                 | RTC<br>Notes 1, 2, 3 |                     |                                                                                                |      | 0.02 |       | μA   |
| 12-bit interval<br>timer operating<br>current            | IT<br>Notes 1, 2, 4  |                     |                                                                                                |      | 0.02 |       | μA   |
| Watchdog timer<br>operating<br>current                   | WDT<br>Notes 1, 2, 5 | fı∟ = 15 kHz        |                                                                                                |      | 0.22 |       | μA   |
| A/D converter                                            |                      | When conversion     | Normal mode, $AV_{REFP} = V_{DD} = 5.0 V$                                                      |      | 1.3  | 1.7   | mA   |
| operating<br>current                                     | Notes 1, 0           | at maximum<br>speed | Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$                                                 |      | 0.5  | 0.7   | mA   |
| A/D converter<br>reference<br>voltage current            | IADREF<br>Note 1     |                     |                                                                                                |      | 75.0 |       | μA   |
| Temperature<br>sensor<br>operating<br>current            | ITMPS<br>Note 1      |                     |                                                                                                |      | 75.0 |       | μA   |
| LVD operating<br>current                                 | ILVD<br>Notes 1, 7   |                     |                                                                                                |      | 0.08 |       | μA   |
| Self<br>programming<br>operating<br>current              | FSP<br>Notes 1, 9    |                     |                                                                                                |      | 2.50 | 12.20 | mA   |
| BGO operating<br>current                                 | BGO<br>Notes 1, 8    |                     |                                                                                                |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | Isnoz                | ADC operation       | The mode is performed Note 10                                                                  |      | 0.50 | 1.10  | mA   |
| operating<br>current                                     | Note 1               |                     | The A/D conversion operations are<br>performed, Loe voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$ |      | 1.20 | 2.04  | mA   |
|                                                          |                      | CSI/UART operatio   | on                                                                                             |      | 0.70 | 1.54  | mA   |

### (3) Peripheral Functions (Common to all products) (TA = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

**Notes 1.** Current flowing to the VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.



#### 3.5 Peripheral Functions Characteristics

#### **AC Timing Test Points**



#### 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter            | Symbol | Conditions |                                                                                 | HS (high-speed main) Mode |                           | Unit |
|----------------------|--------|------------|---------------------------------------------------------------------------------|---------------------------|---------------------------|------|
|                      |        |            |                                                                                 | MIN.                      | MAX.                      |      |
| Transfer rate Note 1 |        |            |                                                                                 |                           | fмск/12 <sup>Note 2</sup> | bps  |
|                      |        |            | Theoretical value of the<br>maximum transfer rate<br>fcLk = 32 MHz, fMck = fcLk |                           | 2.6                       | Mbps |

- Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.
  - 2. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ . 2.4 V  $\leq EV_{DD0} < 2.7$  V : MAX. 1.3 Mbps
- Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))



| (2) | During communication at same potential (CSI mode) (master mode, SCKp internal clock output)                                                                                                                                               |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V})$ |

| Parameter                                                | Symbol | Conditions                                                                                                                                          |                                         | HS (high-spee | Unit |    |
|----------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------|------|----|
|                                                          |        |                                                                                                                                                     |                                         | MIN.          | MAX. |    |
| SCKp cycle time                                          | tkCY1  | $t_{KCY1} \geq 4/f_{CLK}$                                                                                                                           | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250           |      | ns |
|                                                          |        |                                                                                                                                                     | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 500           |      | ns |
| SCKp high-/low-level width                               | tкнı,  | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V \\ \\ 2.7 \ V \leq EV_{DD0} \leq 5.5 \ V \\ \\ 2.4 \ V \leq EV_{DD0} \leq 5.5 \ V \end{array}$ |                                         | tксү1/2 – 24  |      | ns |
|                                                          | tĸ∟1   |                                                                                                                                                     |                                         | tксү1/2 – 36  |      | ns |
|                                                          |        |                                                                                                                                                     |                                         | tксү1/2 – 76  |      | ns |
| SIp setup time (to SCKp↑) Note 1                         | tsik1  | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V \\ \\ 2.7 \ V \leq EV_{DD0} \leq 5.5 \ V \\ \\ 2.4 \ V \leq EV_{DD0} \leq 5.5 \ V \end{array}$ |                                         | 66            |      | ns |
|                                                          |        |                                                                                                                                                     |                                         | 66            |      | ns |
|                                                          |        |                                                                                                                                                     |                                         | 113           |      | ns |
| SIp hold time (from SCKp $\uparrow$ ) Note 2             | tksi1  |                                                                                                                                                     |                                         | 38            |      | ns |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1  | C = 30 pF Note 4                                                                                                                                    |                                         |               | 50   | ns |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))





## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

**2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



| $(T_A = -40 \text{ to } +105^{\circ}\text{C},$ | $2.4 V \leq EV$ | $V_{DD0} = EV_{DD1} \le V_{DD} \le 5.5 V, V_{SS} = EV_{SS}$                         | $0 = EV_{SS1} = 0$ | V)   | 1  |
|------------------------------------------------|-----------------|-------------------------------------------------------------------------------------|--------------------|------|----|
| Parameter Sy                                   | Symbol          | Conditions                                                                          | HS (high-spe       | Unit |    |
|                                                |                 |                                                                                     | MIN.               | MAX. |    |
| SIp setup time                                 | tsik1           | $4.0 \ V \le EV_{\text{DD}} \le 5.5 \ V, \ 2.7 \ V \le V_{\text{b}} \le 4.0 \ V,$   | 88                 |      | ns |
| (to SCKp↓) <sup>Note</sup>                     |                 | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$                            |                    |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$ | 88                 |      | ns |
|                                                |                 | $C_b=30 \text{ pF},  R_b=2.7  k\Omega$                                              |                    |      |    |
|                                                |                 | $2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V,$                 | 220                |      | ns |
|                                                |                 | $C_{b}=30 \text{ pF},  \text{R}_{b}=5.5  \text{k}\Omega$                            |                    |      |    |
| Slp hold time<br>(from SCKp↓) <sup>Note</sup>  | tksi1           | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$              | 38                 |      | ns |
|                                                |                 | $C_{b}=30 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                            |                    |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$ | 38                 |      | ns |
|                                                |                 | $C_b=30 \text{ pF},  R_b=2.7  k\Omega$                                              |                    |      |    |
|                                                |                 | $2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V,$                 | 38                 |      | ns |
|                                                |                 | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                               |                    |      |    |
| Delay time from SCKp <sup>↑</sup> to           | tkso1           | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$              |                    | 50   | ns |
| SOp output <sup>№te</sup>                      |                 | $C_{b}=30 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                            |                    |      |    |
|                                                |                 | $2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$ |                    | 50   | ns |
|                                                |                 | $C_b=30 \text{ pF},  R_b=2.7  k\Omega$                                              |                    |      |    |
|                                                |                 | $2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V,$                 |                    | 50   | ns |
|                                                |                 | C <sub>b</sub> = 30 pF. R <sub>b</sub> = 5.5 kΩ                                     |                    |      |    |

(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

**Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

| $(T_A = -40 \text{ to } +105^{\circ}\text{C}.)$ | $2.4 V \leq EV_{DD0} = EV_{DD1}$ | $\leq$ VDD $\leq$ 5.5 V. Vss = | $= \mathbf{EV}_{SS0} = \mathbf{EV}_{SS1} = 0 \mathbf{V}$ |
|-------------------------------------------------|----------------------------------|--------------------------------|----------------------------------------------------------|
|                                                 |                                  | ,,                             |                                                          |

| Parameter                                                | Symbol                                               | ol Conditions                                                                                                                                |                                                                                                                          | HS (high-speed main) Mode |               | Unit |
|----------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|------|
|                                                          |                                                      |                                                                                                                                              |                                                                                                                          | MIN.                      | MAX.          |      |
| SCKp cycle time Note 1                                   | tксү2                                                | $4.0~V \leq EV_{DD0} \leq 5.5$                                                                                                               | 24 MHz < fмск                                                                                                            | <b>28/f</b> мск           |               | ns   |
|                                                          |                                                      | V,                                                                                                                                           | 20 MHz < fмск ≤ 24 MHz                                                                                                   | 24/fмск                   |               | ns   |
|                                                          |                                                      | $2.7  V \le V_b \le 4.0  V$                                                                                                                  | $8 \text{ MHz} < f_{\text{MCK}} \le 20 \text{ MHz}$                                                                      | <b>20/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | $4 \text{ MHz} < f_{\text{MCK}} \le 8 \text{ MHz}$                                                                       | <b>16/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | fмск ≤ 4 MHz                                                                                                             | 12/fмск                   |               | ns   |
|                                                          |                                                      | $2.7~V \leq EV_{\text{DD0}} < 4.0$                                                                                                           | 24 MHz < fмск                                                                                                            | <b>40/f</b> мск           |               | ns   |
|                                                          |                                                      | V,                                                                                                                                           | 20 MHz < fмск ≤ 24 MHz                                                                                                   | <b>32/f</b> мск           |               | ns   |
|                                                          |                                                      | $2.3V{\leq}V_b{\leq}2.7V$                                                                                                                    | $16 \text{ MHz} < f_{MCK} \le 20 \text{ MHz}$                                                                            | <b>28/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | $8 \text{ MHz} < f_{\text{MCK}} \le 16 \text{ MHz}$                                                                      | <b>24/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | $4 \text{ MHz} < f_{\text{MCK}} \le 8 \text{ MHz}$                                                                       | <b>16/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | fмск ≤4 MHz                                                                                                              | <b>12/f</b> мск           |               | ns   |
|                                                          |                                                      | $2.4~V \leq EV_{DD0} < 3.3$                                                                                                                  | 24 MHz < fмск                                                                                                            | <b>96/f</b> мск           |               | ns   |
|                                                          |                                                      | V,                                                                                                                                           | $20 \text{ MHz} < f_{MCK} \le 24 \text{ MHz}$                                                                            | <b>72/f</b> мск           |               | ns   |
| 1.6 V                                                    |                                                      | $1.6  V \! \le \! V_b \! \le \! 2.0  V$                                                                                                      | $16 \text{ MHz} < f_{MCK} \le 20 \text{ MHz}$                                                                            | 64/fмск                   |               | ns   |
|                                                          |                                                      |                                                                                                                                              | $8 \text{ MHz} < f_{\text{MCK}} \le 16 \text{ MHz}$                                                                      | <b>52/f</b> мск           |               | ns   |
|                                                          |                                                      |                                                                                                                                              | $4 \text{ MHz} < f_{\text{MCK}} \le 8 \text{ MHz}$                                                                       | <b>32/f</b> мск           |               | ns   |
|                                                          |                                                      | fмск ≤ 4 MHz                                                                                                                                 | <b>20/f</b> мск                                                                                                          |                           | ns            |      |
| SCKp high-/low-level width                               | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                                                                                                              | $\label{eq:V_star} \begin{array}{l} 0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 7 \ V \leq V_b \leq 4.0 \ V \end{array}$ |                           |               | ns   |
|                                                          |                                                      | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                             |                                                                                                                          | tkcy2/2 - 36              |               | ns   |
|                                                          |                                                      | $\label{eq:VDD} \begin{split} 2.4 \ V &\leq E V_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{split}$       |                                                                                                                          | tĸcv2/2 – 100             |               | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note2</sup>            | tsik2                                                | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.3 \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array}$                                               | 5 V,                                                                                                                     | 1/fмск + 40               |               | ns   |
|                                                          |                                                      | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                             |                                                                                                                          | 1/fмск + 40               |               | ns   |
|                                                          |                                                      | $\begin{array}{l} 2.4 \ V \leq EV_{\text{DD0}} < 3.3 \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$                                           | 3 V,                                                                                                                     | 1/fмск + 60               |               | ns   |
| SIp hold time<br>(from SCKp↑) <sup>№ote 3</sup>          | tksi2                                                |                                                                                                                                              |                                                                                                                          | 1/fмск + 62               |               | ns   |
| Delay time from SCKp↓<br>to SOp output <sup>Note 4</sup> | tkso2                                                |                                                                                                                                              |                                                                                                                          |                           | 2/fмск + 240  | ns   |
|                                                          |                                                      | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.4 \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2 \end{array}$               | 0 V, 2.3 V $\leq$ V_b $\leq$ 2.7 V, .7 k\Omega                                                                           |                           | 2/fмск + 428  | ns   |
|                                                          |                                                      | $\label{eq:constraint} \begin{array}{l} 2.4 \ V \leq EV_{\text{DD0}} < 3.3 \\ C_{\text{b}} = 30 \ \text{pF}, \ R_{\text{b}} = 5 \end{array}$ | 3 V, 1.6 V $\leq$ Vb $\leq$ 2.0 V .5 k\Omega                                                                             |                           | 2/fмск + 1146 | ns   |

(Notes, Caution and Remarks are listed on the next page.)



#### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EVpp0 = EVpp1 $\leq$ Vpp $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                          | HS (high-speed main)<br>Mode |                       | Unit |  |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|------|--|
|                           |        |                                                                                                                                                                     | MIN.                         | MAX.                  |      |  |
| SCLr clock frequency      | fsc∟   | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                 |                              | 400 <sup>Note 1</sup> | kHz  |  |
|                           |        | $\label{eq:VDD} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$  |                              | 400 <sup>Note 1</sup> | kHz  |  |
|                           |        |                                                                                                                                                                     |                              | 100 <sup>Note 1</sup> | kHz  |  |
|                           |        | $\label{eq:VDD} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ |                              | 100 <sup>Note 1</sup> | kHz  |  |
|                           |        | $\label{eq:VDD} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ |                              | 100 <sup>Note 1</sup> | kHz  |  |
| Hold time when SCLr = "L" | t∟ow   | $ \begin{split} & 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ & 2.7 \; V \leq V_b \leq 4.0 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split} $            | 1200                         |                       | ns   |  |
|                           |        | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$  | 1200                         |                       | ns   |  |
|                           |        |                                                                                                                                                                     | 4600                         |                       | ns   |  |
|                           |        | $\label{eq:VDD} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 4600                         |                       | ns   |  |
|                           |        | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 4650                         |                       | ns   |  |
| Hold time when SCLr = "H" | tніgн  | $ \begin{split} & 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ & 2.7 \; V \leq V_b \leq 4.0 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split} $            | 620                          |                       | ns   |  |
|                           |        | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$  | 500                          |                       | ns   |  |
|                           |        |                                                                                                                                                                     | 2700                         |                       | ns   |  |
|                           |        | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 2400                         |                       | ns   |  |
|                           |        | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 1830                         |                       | ns   |  |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



# 4.13 100-pin Products

R5F100PFAFB, R5F100PGAFB, R5F100PHAFB, R5F100PJAFB, R5F100PKAFB, R5F100PLAFB R5F101PFAFB, R5F101PGAFB, R5F101PHAFB, R5F101PJAFB, R5F101PKAFB, R5F101PLAFB R5F100PFDFB, R5F100PGDFB, R5F100PHDFB, R5F100PJDFB, R5F100PKDFB, R5F100PLDFB R5F101PFDFB, R5F101PGDFB, R5F101PHDFB, R5F101PJDFB, R5F101PKDFB, R5F101PLDFB R5F100PFGFB, R5F100PGGFB, R5F100PHGFB, R5F100PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



©2012 Renesas Electronics Corporation. All rights reserved.

