Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Data:la | | |----------------------------|---------------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 48 | | Program Memory Size | 48KB (48K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 3K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 12x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LFQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101lddfb-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 1.2 List of Part Numbers Figure 1-1. Part Number, Memory Size, and Package of RL78/G13 **Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C)" 2. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "D: Industrial applications ( $T_A = -40$ to $+85^{\circ}$ C)" Table 1-1. List of Ordering Part Numbers (7/12) | Pin<br>count | Package | Data<br>flash | Fields of<br>Application | Ordering Part Number | |--------------|----------------|---------------|--------------------------|-------------------------------------------------| | 52 pins | 52-pin plastic | Mounted | Α | R5F100JCAFA#V0, R5F100JDAFA#V0, R5F100JEAFA#V0, | | | LQFP (10 × 10 | | | R5F100JFAFA#V0, R5F100JGAFA#V0, R5F100JHAFA#V0, | | | mm, 0.65 mm | | | R5F100JJAFA#V0, R5F100JKAFA#V0, R5F100JLAFA#V0 | | | pitch) | | | R5F100JCAFA#X0, R5F100JDAFA#X0, R5F100JEAFA#X0, | | | | | | R5F100JFAFA#X0, R5F100JGAFA#X0, R5F100JHAFA#X0, | | | | | | R5F100JJAFA#X0, R5F100JKAFA#X0, R5F100JLAFA#X0 | | | | | D | R5F100JCDFA#V0, R5F100JDDFA#V0, R5F100JEDFA#V0, | | | | | | R5F100JFDFA#V0, R5F100JGDFA#V0, R5F100JHDFA#V0, | | | | | | R5F100JJDFA#V0, R5F100JKDFA#V0, R5F100JLDFA#V0 | | | | | | R5F100JCDFA#X0, R5F100JDDFA#X0, R5F100JEDFA#X0, | | | | | | R5F100JFDFA#X0, R5F100JGDFA#X0, R5F100JHDFA#X0, | | | | | | R5F100JJDFA#X0, R5F100JKDFA#X0, R5F100JLDFA#X0 | | | | | G | R5F100JCGFA#V0, R5F100JDGFA#V0, R5F100JEGFA#V0, | | | | | | R5F100JFGFA#V0,R5F100JGGFA#V0, R5F100JHGFA#V0, | | | | | | R5F100JJGFA#V0 | | | | | | R5F100JCGFA#X0, R5F100JDGFA#X0, R5F100JEGFA#X0, | | | | | | R5F100JFGFA#X0,R5F100JGGFA#X0, R5F100JHGFA#X0, | | | | | | R5F100JJGFA#X0 | | | | Not | Α | R5F101JCAFA#V0, R5F101JDAFA#V0, R5F101JEAFA#V0, | | | | mounted | | R5F101JFAFA#V0, R5F101JGAFA#V0, R5F101JHAFA#V0, | | | | | | R5F101JJAFA#V0, R5F101JKAFA#V0, R5F101JLAFA#V0 | | | | | | R5F101JCAFA#X0, R5F101JDAFA#X0, R5F101JEAFA#X0, | | | | | | R5F101JFAFA#X0, R5F101JGAFA#X0, R5F101JHAFA#X0, | | | | | | R5F101JJAFA#X0, R5F101JKAFA#X0, R5F101JLAFA#X0 | | | | | D | R5F101JCDFA#V0, R5F101JDDFA#V0, R5F101JEDFA#V0, | | | | | | R5F101JFDFA#V0, R5F101JGDFA#V0, R5F101JHDFA#V0, | | | | | | R5F101JJDFA#V0, R5F101JKDFA#V0, R5F101JLDFA#V0 | | | | | | R5F101JCDFA#X0, R5F101JDDFA#X0, R5F101JEDFA#X0, | | | | | | R5F101JFDFA#X0, R5F101JGDFA#X0, R5F101JHDFA#X0, | | | | | | R5F101JJDFA#X0, R5F101JKDFA#X0, R5F101JLDFA#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. Table 1-1. List of Ordering Part Numbers (8/12) | Pin count | Package | Data flash | Fields of | Ordering Part Number | |-----------|---------------------|------------|------------------|------------------------------------------------| | | | | Application Note | | | 64 pins | 64-pin plastic LQFP | Mounted | Α | R5F100LCAFA#V0, R5F100LDAFA#V0, | | | (12 × 12 mm, 0.65 | | | R5F100LEAFA#V0, R5F100LFAFA#V0, | | | mm pitch) | | | R5F100LGAFA#V0, R5F100LHAFA#V0, | | | | | | R5F100LJAFA#V0, R5F100LKAFA#V0, R5F100LLAFA#V0 | | | | | | R5F100LCAFA#X0, R5F100LDAFA#X0, | | | | | | R5F100LEAFA#X0, R5F100LFAFA#X0, | | | | | D | R5F100LGAFA#X0, R5F100LHAFA#X0, | | | | | | R5F100LJAFA#X0, R5F100LKAFA#X0, R5F100LLAFA#X0 | | | | | | R5F100LCDFA#V0, R5F100LDDFA#V0, | | | | | | R5F100LEDFA#V0, R5F100LFDFA#V0, | | | | | | R5F100LGDFA#V0, R5F100LHDFA#V0, | | | | | | R5F100LJDFA#V0, R5F100LKDFA#V0, R5F100LLDFA#V0 | | | | | G | R5F100LCDFA#X0, R5F100LDDFA#X0, | | | | | | R5F100LEDFA#X0, R5F100LFDFA#X0, | | | | | | R5F100LGDFA#X0, R5F100LHDFA#X0, | | | | | | R5F100LJDFA#X0, R5F100LKDFA#X0, R5F100LLDFA#X0 | | | | | | R5F100LCGFA#V0, R5F100LDGFA#V0, | | | | | | R5F100LEGFA#V0, R5F100LFGFA#V0 | | | | | | R5F100LCGFA#X0, R5F100LDGFA#X0, | | | | | | R5F100LEGFA#X0, R5F100LFGFA#X0 | | | | | | R5F100LGGFA#V0, R5F100LHGFA#V0, | | | | | | R5F100LJGFA#V0 | | | | | | R5F100LGGFA#X0, R5F100LHGFA#X0, | | | | | | R5F100LJGFA#X0 | | | | Not | Α | R5F101LCAFA#V0, R5F101LDAFA#V0, | | | | mounted | | R5F101LEAFA#V0, R5F101LFAFA#V0, | | | | | | R5F101LGAFA#V0, R5F101LHAFA#V0, | | | | | | R5F101LJAFA#V0, R5F101LKAFA#V0, R5F101LLAFA#V0 | | | | | | R5F101LCAFA#X0, R5F101LDAFA#X0, | | | | | | R5F101LEAFA#X0, R5F101LFAFA#X0, | | | | | D | R5F101LGAFA#X0, R5F101LHAFA#X0, | | | | | | R5F101LJAFA#X0, R5F101LKAFA#X0, R5F101LLAFA#X0 | | | | | | R5F101LCDFA#V0, R5F101LDDFA#V0, | | | | | | R5F101LEDFA#V0, R5F101LFDFA#V0, | | | | | | R5F101LGDFA#V0, R5F101LHDFA#V0, | | | | | | R5F101LJDFA#V0, R5F101LKDFA#V0, R5F101LLDFA#V0 | | | | | | R5F101LCDFA#X0, R5F101LDDFA#X0, | | | | | | R5F101LEDFA#X0, R5F101LFDFA#X0, | | | | | | R5F101LGDFA#X0, R5F101LHDFA#X0, | | | | | | R5F101LJDFA#X0, R5F101LKDFA#X0, R5F101LLDFA#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. ## 1.3.6 36-pin products • 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch) | | Α | В | С | D | E | F | | |---|---------------------------|--------------------------------|---------------------------------------------------|-------------------------------------------------------|---------------------------------|---------------------|---| | 6 | P60/SCLA0 | V <sub>DD</sub> | P121/X1 | P122/X2/EXCLK | P137/INTP0 | P40/TOOL0 | 6 | | Ü | | | | | | | ] | | 5 | P62 | P61/SDAA0 | Vss | REGC | RESET | P120/ANI19 | 5 | | | | | | | | | | | 4 | P72/SO21 | P71/SI21/<br>SDA21 | P14/RxD2/SI20/<br>SDA20/(SCLA0)<br>/(TI03)/(TO03) | P31/TI03/TO03/<br>INTP4/<br>PCLBUZ0 | P00/Tl00/TxD1 | P01/T000/RxD1 | 4 | | 3 | P50/INTP1/<br>SI11/SDA11 | P70/SCK21/<br>SCL21 | P15/PCLBUZ1/<br>SCK20/SCL20/<br>(TI02)/(TO02) | P22/ANI2 | P20/ANI0/<br>AV <sub>REFP</sub> | P21/ANI1/<br>AVREFM | 3 | | 2 | P30/INTP3/<br>SCK11/SCL11 | P16/TI01/TO01/<br>INTP5/(RxD0) | P12/SO00/<br>TxD0/TOOLTxD<br>/(TI05)/(TO05) | P11/SI00/RxD0/<br>TOOLRxD/<br>SDA00/(TI06)/<br>(TO06) | P24/ANI4 | P23/ANI3 | 2 | | 1 | P51/INTP2/<br>SO11 | P17/Tl02/TO02/<br>(TxD0) | P13/TxD2/<br>SO20/(SDAA0)/<br>(TI04)/(TO04) | P10/SCK00/<br>SCL00/(TI07)/<br>(TO07) | P147/ANI18 | P25/ANI5 | 1 | | | Α | В | С | D | E | F | - | Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ## 1.3.11 64-pin products - 64-pin plastic LQFP (12 x 12 mm, 0.65 mm pitch) - 64-pin plastic LFQFP (10 x 10 mm, 0.5 mm pitch) - Cautions 1. Make EVsso pin the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDDO pin. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). ### Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. # 1.5.2 24-pin products ## 1.5.9 48-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. # 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C) This chapter describes the following electrical specifications. Target products A: Consumer applications $T_A = -40$ to $+85^{\circ}C$ R5F100xxAxx, R5F101xxAxx D: Industrial applications T<sub>A</sub> = −40 to +85°C R5F100xxDxx, R5F101xxDxx G: Industrial applications when $T_A = -40$ to $+105^{\circ}C$ products is used in the range of $T_A = -40$ to $+85^{\circ}C$ R5F100xxGxx - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>. - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (2/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | | | 20.0 Note 2 | mA | | | | Per pin for P60 to P63 | | | | 15.0 Note 2 | mA | | | | D27 | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 70.0 | mA | | | | | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 15.0 | mA | | | | P125 to P127, P130, P140 to P145 | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 9.0 | mA | | | | (When duty $\leq 70\%^{\text{Note 3}}$ ) | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ | | | 4.5 | mA | | | | P31, P50 to P57, P60 to P67, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 80.0 | mA | | | | | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 35.0 | mA | | | | P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 20.0 | mA | | | | ' ' ' | $1.6~V \le EV_{DD0} < 1.8~V$ | | | 10.0 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | | | | 150.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156 | | | | 0.4 Note 2 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | 5.0 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and lol = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (3/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------|-----------------|----------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | | 0.8EV <sub>DD0</sub> | | EV <sub>DD0</sub> | V | | | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ | 2.0 | | EV <sub>DD0</sub> | V | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | V <sub>IH4</sub> | P60 to P63 | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | Input voltage,<br>low | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | , | 0 | | 0.2EV <sub>DD0</sub> | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3V <sub>DD</sub> | ٧ | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0 | | 0.2V <sub>DD</sub> | ٧ | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$ to 16~MHz LS (low-speed main) mode: 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C - Notes 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 4 MHz - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## CSI mode connection diagram (during communication at different potential) - Remarks 1. $R_b[\Omega]$ :Communication line (SOp) pull-up resistance, $C_b[F]$ : Communication line (SOp) load capacitance, $V_b[V]$ : Communication line voltage - **2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | speed main)<br>ode | Unit | |---------------|--------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|------|----------------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | | Reception | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | | | fmck/12 Note 1 | bps | | | | | $V$ , $2.7 \ V \le V_b \le 4.0 \ V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0$ | | | fmck/12 Note 1 | bps | | | $\begin{array}{c} V,\\ 2.3\ V \leq V_b \leq 2.7 \end{array}$ | $V,$ $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ | | | fMCK/12<br>Notes 1,2 | bps | | | | | $1.6~V \leq V_b \leq 2.0~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | - Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. - 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remarks 1. V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. 5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.4 V $\leq$ EV<sub>DD0</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) # 3.6 Analog Characteristics ## 3.6.1 A/D converter characteristics Classification of A/D converter characteristics | | Reference Voltage | | | | | | | | |----------------------------|--------------------------------|-----------------------------|--------------------------------|--|--|--|--|--| | | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR | | | | | | | Input channel | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM | | | | | | | ANI0 to ANI14 | Refer to <b>3.6.1 (1)</b> . | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> . | | | | | | | ANI16 to ANI26 | Refer to <b>3.6.1 (2)</b> . | | | | | | | | | Internal reference voltage | Refer to <b>3.6.1 (1)</b> . | | _ | | | | | | | Temperature sensor output | | | | | | | | | | voltage | | | | | | | | | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Condition | าร | MIN. | TYP. | MAX. | Unit | |----------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------|-------------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 2.4 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±3.5 | LSB | | Conversion time | tconv | 10-bit resolution Target pin: ANI2 to ANI14 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μs | | | | | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AVREFP = VDD Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Integral linearity error | ILE | 10-bit resolution AVREFP = VDD Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±2.5 | LSB | | Differential linearity error | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±1.5 | LSB | | Analog input voltage | Vain | ANI2 to ANI14 | ANI2 to ANI14 | | | AVREFP | V | | | Internal reference voltage output (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-sp | | | | VBGR Note 4 | | V | | | | Temperature sensor output volume (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high | · · | V <sub>TMPS25</sub> Note 4 | | | V | (Notes are listed on the next page.) ## 3.6.4 LVD circuit characteristics ## LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------|----------------------|------------------------|------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.90 | 4.06 | 4.22 | V | | voltage | | | Power supply fall time | 3.83 | 3.98 | 4.13 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | V | | | | | Power supply fall time | 3.53 | 3.67 | 3.81 | V | | | | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | V | | | | | Power supply fall time | 2.94 | 3.06 | 3.18 | V | | | V <sub>LVD3</sub> | Power supply rise time | 2.90 | 3.02 | 3.14 | V | | | | | | Power supply fall time | 2.85 | 2.96 | 3.07 | V | | | | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | V | | | | | Power supply fall time | 2.75 | 2.86 | 2.97 | V | | | | V <sub>LVD5</sub> | Power supply rise time | 2.70 | 2.81 | 2.92 | V | | | | | Power supply fall time | 2.64 | 2.75 | 2.86 | V | | | | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | V | | | | | Power supply fall time | 2.55 | 2.65 | 2.75 | V | | | | V <sub>LVD7</sub> | Power supply rise time | 2.51 | 2.61 | 2.71 | V | | | | | Power supply fall time | 2.45 | 2.55 | 2.65 | V | | Minimum p | ulse width | tLW | | 300 | | | μS | | Detection d | elay time | | | | | 300 | μS | ## **LVD Detection Voltage of Interrupt & Reset Mode** (Ta = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Cond | itions | MIN. | TYP. | MAX. | Unit | |---------------------|--------------------|------------|-----------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVDD0</sub> | VPOC2, VPC | oc1, VPOC0 = 0, 1, 1, | falling reset voltage | 2.64 | 2.75 | 2.86 | ٧ | | mode | VLVDD1 | LV | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V | | | | | | Falling interrupt voltage | 2.75 | 2.86 | 2.97 | ٧ | | | | LV | , | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V | | | | | | Falling interrupt voltage | 2.85 | 2.96 | 3.07 | ٧ | | | <b>V</b> LVDD3 | LV | 'IS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V | | | | | | Falling interrupt voltage | 3.83 | 3.98 | 4.13 | V | ## 3.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) ## 4.5 32-pin Products R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN | JEITA Package code | RENESAS code | Previous code | MASS (TYP.)[g] | |--------------------|--------------|----------------|----------------| | P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06 | | Referance<br>Symbol | Dimension in Millimeters | | | | |---------------------|--------------------------|------|------|--| | | Min | Nom | Max | | | D | 4.95 | 5.00 | 5.05 | | | E | 4.95 | 5.00 | 5.05 | | | Α | | | 0.80 | | | A <sub>1</sub> | 0.00 | _ | | | | b | 0.18 | 0.25 | 0.30 | | | е | | 0.50 | | | | Lp | 0.30 | 0.40 | 0.50 | | | х | | | 0.05 | | | у | | | 0.05 | | | Z <sub>D</sub> | | 0.75 | | | | Z <sub>E</sub> | | 0.75 | | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | | D <sub>2</sub> | | 3.50 | _ | | | E <sub>2</sub> | | 3.50 | | | $\bigcirc$ 2013 Renesas Electronics Corporation. All rights reserved.