Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 64 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 17x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-LQFP | | Supplier Device Package | 80-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101mgafa-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE #### 1.3.2 24-pin products • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. 2. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ RL78/G13 1. OUTLINE #### 1.5.12 80-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. #### 2.1 Absolute Maximum Ratings #### Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub> | -0.5 to +6.5 | V | | | EVsso, EVss1 | EVsso = EVss1 | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vıı | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | | V | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | V <sub>I</sub> 3 | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | Vo <sub>1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | V | | | V <sub>02</sub> | P20 to P27, P150 to P156 | -0.3 to V <sub>DD</sub> +0.3 Note 2 | V | | Analog input voltage | VAI1 | ANI16 to ANI26 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2,3</sup> | V | | | V <sub>Al2</sub> | ANI0 to ANI14 | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 Notes 2, 3 | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - 2. AV<sub>REF</sub> (+): + side reference voltage of the A/D converter. - 3. Vss: Reference voltage Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | -40 | mA | | | | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | -70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | -100 | mA | | | <b>І</b> ОН2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operati | on mode | -40 to +85 | °C | | temperature | | In flash memory | programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (2/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | | | 20.0 Note 2 | mA | | | | Per pin for P60 to P63 | | | | 15.0 Note 2 | mA | | | | Total of P00 to P04, P07, P32 to | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 70.0 | mA | | | | P37, | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 15.0 | mA | | | | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145 | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 9.0 | mA | | | | (When duty ≤ 70% Note 3) | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ | | | 4.5 | mA | | | | Total of P05, P06, P10 to P17, P30, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 80.0 | mA | | | | P31, P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87, P90 to P97. | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 35.0 | mA | | | | P100, P101, P110 to P117, P146, | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 20.0 | mA | | | | P147<br>(When duty ≤ 70% Note 3) | $1.6~V \le EV_{DD0} < 1.8~V$ | | | 10.0 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | | | | 150.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156 | | | | 0.4 Note 2 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | $1.6~V \le V_{DD} \le 5.5~V$ | | | 5.0 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and lol = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or V<sub>SS</sub>, EV<sub>SSO</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (low-speed main) mode: $1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ LV (low-voltage main) mode: $1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 4 \text{ MHz}$ - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C ### (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products ### (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (1/2) | Parameter | Symbol | | | Conditions | , | _ | MIN. | TYP. | MAX. | Unit | | | | | | | | |-----------------------|------------------|-----------|----------------------------|--------------------------------------------|-----------|--------------------------|------|------|------|------|--------------------------|-----------|----------------------|--|-----|-----|----| | Supply current Note 1 | I <sub>DD1</sub> | Operating | HS (high- | fih = 32 MHz Note 3 | Basic | V <sub>DD</sub> = 5.0 V | | 2.6 | | mA | | | | | | | | | current | | mode | speed main)<br>mode Note 5 | | operation | $V_{DD} = 3.0 \text{ V}$ | | 2.6 | | mA | | | | | | | | | | | | | | Normal | $V_{DD} = 5.0 \text{ V}$ | | 6.1 | 9.5 | mA | | | | | | | | | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 6.1 | 9.5 | mA | | | | | | | | | | | | | $f_{IH} = 24 \text{ MHz}^{Note 3}$ | Normal | $V_{DD} = 5.0 \text{ V}$ | | 4.8 | 7.4 | mA | | | | | | | | | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 4.8 | 7.4 | mA | | | | | | | | | | | | | $f_{IH} = 16 \text{ MHz}^{Note 3}$ | Normal | $V_{DD} = 5.0 \text{ V}$ | | 3.5 | 5.3 | mA | | | | | | | | | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 3.5 | 5.3 | mA | | | | | | | | | | | | LS (low- | $f_{IH} = 8 \text{ MHz}^{Note 3}$ | Nomal | $V_{DD} = 3.0 \text{ V}$ | | 1.5 | 2.3 | mA | | | | | | | | | | | | speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 2.0 V | | 1.5 | 2.3 | mA | | | | | | | | | | | | LV (low- | $f_{IH} = 4 \text{ MHz}^{\text{Note 3}}$ | Normal | V <sub>DD</sub> = 3.0 V | | 1.5 | 2.0 | mA | | | | | | | | | | | | voltage<br>main) mode | | operation | V <sub>DD</sub> = 2.0 V | | 1.5 | 2.0 | mA | | | | | | | | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.9 | 6.1 | mA | | | | | | | | | | | | speed main)<br>mode Note 5 | $V_{DD} = 5.0 \text{ V}$ | operation | Resonator connection | | 4.1 | 6.3 | mA | | | | | | | | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.9 | 6.1 | mA | | | | | | | | | | | | | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 4.1 | 6.3 | mA | | | | | | | | | | | 1 | Normal | Square wave input | | 2.5 | 3.7 | mA | | | | | | | | | | | | | | | $V_{DD} = 5.0 \text{ V}$ | operation | Resonator connection | | 2.5 | 3.7 | mA | | | | | | | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 2.5 | 3.7 | mA | | | | | | | | | | | | | | | | | | | | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 2.5 | 3.7 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 2}$ | Nomal | Square wave input | | 1.4 | 2.2 | mA | | | | | | | | | | | | speed main)<br>mode Note 5 | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 1.4 | 2.2 | mA | | | | | | | | | | | | | $f_{MX} = 8 MHz^{Note 2}$ | Nomal | Square wave input | | 1.4 | 2.2 | mA | | | | | | | | | | | | | $V_{DD} = 2.0 \text{ V}$ | operation | Resonator connection | | 1.4 | 2.2 | mA | | | | | | | | | | | | Subsystem | fsub = 32.768 kHz | Nomal | Square wave input | | 5.4 | 6.5 | μΑ | | | | | | | | | | | | clock<br>operation | T <sub>A</sub> = -40°C | operation | Resonator connection | | 5.5 | 6.6 | μΑ | | | | | | | | | | | | | fsub = 32.768 kHz | Nomal | Square wave input | | 5.5 | 6.5 | μΑ | | | | | | | | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 5.6 | 6.6 | μΑ | | | | | | | | | | | | | fsub = 32.768 kHz | Nomal | Square wave input | | 5.6 | 9.4 | μΑ | | | | | | | | | | | | | | N | | | | | No | TA = +50°C | operation | Resonator connection | | 5.7 | 9.5 | μΑ | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 5.9 | 12.0 | μΑ | | | | | | | | | | | Not | No | Note 4 $T_A = +70^{\circ}C$ | operation | Resonator connection | | 6.0 | 12.1 | μΑ | | | | | | | | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 6.6 | 16.3 | μΑ | | | | | | | | | | | | | Note 4 $T_A = +85^{\circ}C$ | operation | Resonator connection | | 6.7 | 16.4 | μΑ | | | | | | | | #### 2.5 Peripheral Functions Characteristics #### **AC Timing Test Points** #### 2.5.1 Serial array unit #### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | ` ` | h-speed<br>Mode | , | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |----------------------|--------|------------|-----------------------------------------------------------------------------|------|------------------|------|------------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V≤ EV | DD0 ≤ 5.5 V | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ EV | $_{\text{DD0}} \leq 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fack Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ EV | $000 \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ EV | $000 \le 5.5 \text{ V}$ | _ | _ | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | _ | _ | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ $1.6 \text{ V} \le \text{EV}_{\text{DDO}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ### (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (hig | h-speed<br>Mode | LS (low | r-speed<br>Mode | LV (low-voltage main) Mode | | Unit | |--------------------------------|--------|------------------------------------------------------------|---------------|-----------------------|-----------------|-----------------------|-----------------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy2 | $4.0~V \leq EV_{DD0} \leq 5.5$ | 20 MHz < fмск | 8/fмск | | | | _ | | ns | | Note 5 | | V | fмcк ≤ 20 MHz | 6/fмск | | 6/ƒмск | | 6/ƒмск | | ns | | | | $2.7~V \leq EV_{DD0} \leq 5.5$ | 16 MHz < fмск | 8/fмск | | _ | | _ | | ns | | | | V | fмcк ≤ 16 MHz | 6/fмск | | 6/fмск | | 6/fмск | | ns | | | | $2.4~V \le EV_{DD0} \le 5.5~V$ | | 6/fмск<br>and 500 | | 6/fмск<br>and<br>500 | | 6/fмск<br>and<br>500 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 6/fмск<br>and 750 | | 6/fмск<br>and<br>750 | | 6/fмск<br>and<br>750 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 6/fмск<br>and<br>1500 | | 6/fмск<br>and<br>1500 | | 6/fмск<br>and<br>1500 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 | V | _ | | 6/fмск<br>and<br>1500 | | 6/fмск<br>and<br>1500 | | ns | | SCKp high-/low-<br>level width | tkH2, | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tксү2/2 –<br>7 | | tксү2/2<br>- 7 | | tксү2/2<br>- 7 | | ns | | | | $2.7~\text{V} \leq \text{EV}_\text{DD0} \leq 5.5~\text{V}$ | | tксу2/2 —<br>8 | | tксу2/2<br>- 8 | | tксу2/2<br>- 8 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tксү2/2 –<br>18 | | tксу2/2<br>- 18 | | tксу2/2<br>- 18 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tксү2/2 –<br>66 | | tксү2/2<br>- 66 | | tксү2/2<br>- 66 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 | V | _ | | tkcy2/2<br>- 66 | | tkcy2/2<br>- 66 | | ns | ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) #### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) - **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), - n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ EV<sub>DD0</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. - 5. Use it with $EV_{DD0} \ge V_b$ . - **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ EV<sub>DD0</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V $$\text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{1.5}{V_b})\} \times 3} \text{ [bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ### LVD Detection Voltage of Interrupt & Reset Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Conc | litions | MIN. | TYP. | MAX. | Unit | |---------------------|--------------------|---------------------|--------------------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVDA0</sub> | V <sub>POC2</sub> , | $V_{POC1}, V_{POC0} = 0, 0, 0$ | , falling reset voltage | 1.60 | 1.63 | 1.66 | V | | mode | VLVDA1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V | | | | | | Falling interrupt voltage | 1.70 | 1.73 | 1.77 | V | | | VLVDA2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V | | | | | | Falling interrupt voltage | 1.80 | 1.84 | 1.87 | V | | | VLVDA3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVDB0</sub> | VPOC2, | VPOC1, VPOC0 = 0, 0, 1 | , falling reset voltage | 1.80 | 1.84 | 1.87 | V | | | V <sub>LVDB1</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V | | | | | | Falling interrupt voltage | 1.90 | 1.94 | 1.98 | V | | | V <sub>LVDB2</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V | | | | | | Falling interrupt voltage | 2.00 | 2.04 | 2.08 | V | | | V <sub>LVDB3</sub> | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V | | | | | | Falling interrupt voltage | 3.00 | 3.06 | 3.12 | V | | | V <sub>LVDC0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 0 | , falling reset voltage | 2.40 | 2.45 | 2.50 | V | | | VLVDC1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V | | | | | | Falling interrupt voltage | 2.50 | 2.55 | 2.60 | V | | | VLVDC2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V | | | | | | Falling interrupt voltage | 2.60 | 2.65 | 2.70 | V | | | VLVDC3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.68 | 3.75 | 3.82 | V | | | | | | Falling interrupt voltage | 3.60 | 3.67 | 3.74 | V | | | V <sub>LVDD0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 1 | , falling reset voltage | 2.70 | 2.75 | 2.81 | V | | | VLVDD1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | VLVDD2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.90 | 2.96 | 3.02 | V | | | <b>V</b> LVDD3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V | | | | | | Falling interrupt voltage | 3.90 | 3.98 | 4.06 | V | # (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to +105°C, 2.4 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------------|------------------------|----------------------------|--------------------------------------------|-------------------------|------|------|-------|------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | fih = 32 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.54 | 2.90 | mA | | current | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.54 | 2.90 | mA | | | | | | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 2.30 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 2.30 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.40 | 1.70 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.40 | 1.70 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.90 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.45 | 2.00 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.90 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.45 | 2.00 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 1.02 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.26 | 1.10 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 1.02 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.26 | 1.10 | mA | | | | | , | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.25 | 0.57 | μА | | | | | clock | T <sub>A</sub> = -40°C | Resonator connection | | 0.44 | 0.76 | μА | | | | | operation | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.30 | 0.57 | μА | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.49 | 0.76 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.37 | 1.17 | μА | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.56 | 1.36 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.53 | 1.97 | μА | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.72 | 2.16 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.82 | 3.37 | μА | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.01 | 3.56 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 3.01 | 15.37 | μА | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 3.20 | 15.56 | μА | | | IDD3 <sup>Note 6</sup> | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.50 | μА | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.23 | 0.50 | μА | | | | | T <sub>A</sub> = +50°C | | | | 0.30 | 1.10 | μА | | | | | T <sub>A</sub> = +70°C | | | | 0.46 | 1.90 | μА | | | | | T <sub>A</sub> = +85°C | | | | 0.75 | 3.30 | μА | | | | | T <sub>A</sub> = +105°C | | | | 2.94 | 15.30 | μА | # (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------|-----------|----------------------------|--------------------------------------------|---------------|-------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | fin = 32 MHz <sup>Note 3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 2.3 | | mA | | Current<br>Note 1 | | mode | speed main)<br>mode Note 5 | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 2.3 | | mA | | | | | | | Normal | V <sub>DD</sub> = 5.0 V | | 5.2 | 9.2 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 5.2 | 9.2 | mA | | | | | | fin = 24 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 4.1 | 7.0 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 4.1 | 7.0 | mA | | | | | | fih = 16 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 3.0 | 5.0 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 3.0 | 5.0 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.4 | 5.9 | mA | | | | | speed main)<br>mode Note 5 | V <sub>DD</sub> = 5.0 V | operatio<br>n | Resonator connection | | 3.6 | 6.0 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.4 | 5.9 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operatio<br>n | Resonator connection | | 3.6 | 6.0 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 2.1 | 3.5 | mA | | | | | | V <sub>DD</sub> = 5.0 V | operatio<br>n | Resonator connection | | 2.1 | 3.5 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 2.1 | 3.5 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operatio<br>n | Resonator connection | | 2.1 | 3.5 | mA | | | | | Subsystem | fsuв = 32.768 kHz | Normal | Square wave input | | 4.8 | 5.9 | μА | | | | | clock<br>operation | Note 4 $T_A = -40^{\circ}C$ | operatio<br>n | Resonator connection | | 4.9 | 6.0 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 4.9 | 5.9 | μΑ | | | | | | Note 4 TA = +25°C | operatio<br>n | Resonator connection | | 5.0 | 6.0 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 5.0 | 7.6 | μΑ | | | | | | Note 4 $T_A = +50^{\circ}C$ | operatio<br>n | Resonator connection | | 5.1 | 7.7 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 5.2 | 9.3 | μA | | | | | | Note 4 $T_A = +70^{\circ}C$ | operatio<br>n | Resonator connection | | 5.3 | 9.4 | μΑ | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 5.7 | 13.3 | μΑ | | | | | | Note 4 TA = +85°C | operatio<br>n | Resonator connection | | 5.8 | 13.4 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 10.0 | 46.0 | μΑ | | | | | | Note 4 TA = +105°C | operatio<br>n | Resonator connection | | 10.0 | 46.0 | μA | # (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|------------------------|----------------------------|----------------------------------------------|-------------------------|------|------|-------|---------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | fin = 32 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.62 | 3.40 | mA | | Current<br>Note 1 | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 3.40 | mA | | | | | mode | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 2.70 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 2.70 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.90 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.90 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.31 | 2.10 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.31 | 2.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.28 | 0.61 | μA | | | | | clock<br>operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.47 | 0.80 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.34 | 0.61 | μA | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.53 | 0.80 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.41 | 2.30 | μA | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.60 | 2.49 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.64 | 4.03 | μA | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.83 | 4.22 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.09 | 8.04 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.28 | 8.23 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 5.50 | 41.00 | μΑ | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 5.50 | 41.00 | μА | | | IDD3 <sup>Note 6</sup> | STOP | T <sub>A</sub> = -40°C | | | | 0.19 | 0.52 | μΑ | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.25 | 0.52 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.32 | 2.21 | μΑ | | | | | T <sub>A</sub> = +70°C | | | | 0.55 | 3.94 | μΑ | | | | | T <sub>A</sub> = +85°C | | | | 1.00 | 7.95 | μΑ | | | | | T <sub>A</sub> = +105°C | :<br> | | | 5.00 | 40.00 | $\mu$ A | ### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | | peed main)<br>ode | Unit | |---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | | 400 Note 1 | kHz | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | | 400 Note 1 | kHz | | | | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | | 100 Note 1 | kHz | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | | 100 Note 1 | kHz | | | | $\begin{split} &2.4 \; V \leq \text{EV}_{\text{DDO}} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; p\text{F}, \; R_b = 5.5 \; k\Omega \end{split}$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLow | $\begin{aligned} 4.0 & \ V \le EV_{DD0} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 1200 | | ns | | | | $\begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 1200 | | ns | | | | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 4600 | | ns | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 4600 | | ns | | | | $\begin{split} 2.4 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 4650 | | ns | | Hold time when SCLr = "H" | tніgн | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 620 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 500 | | ns | | | | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 2700 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 2400 | | ns | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$ | 1830 | | ns | ( ${f Notes}$ and ${f Caution}$ are listed on the next page, and ${f Remarks}$ are listed on the page after the next page.) | | | | Description | |------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 118 | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics | | | | 118 | Modification of table and note in 2.6.3 POR circuit characteristics | | | | 119 | Modification of table in 2.6.4 LVD circuit characteristics | | | | 120 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 120 | Renamed to 2.6.5 Power supply voltage rising slope characteristics | | | | 122 | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes | | | | 123 | Modification of caution 1 and description | | | | 124 | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C) | | | | 126 | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics | | | | 126 | Modification of table in 3.2.2 On-chip oscillator characteristics | | | | 127 | Modification of note 3 in 3.3.1 Pin characteristics (1/5) | | | | 128 | Modification of note 3 in 3.3.1 Pin characteristics (2/5) | | | | 133 | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2) | | | | 135 | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2) | | | | 137 | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2) | | | | 139 | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2) | | | | 140 | Modification of (3) Peripheral Functions (Common to all products) | | | | 142 | Modification of table in 3.4 AC Characteristics | | | | 143 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | 143 | Modification of figure of AC Timing Test Points | | | | 143 | Modification of figure of External System Clock Timing | | | | 145 | Modification of figure of AC Timing Test Points | | | | 145 | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode) | | | | 146 | Modification of description in (2) During communication at same potential (CSI mode) | | | | 147 | Modification of description in (3) During communication at same potential (CSI mode) | | | | 149 | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | 151 | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | 155 | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | 156 | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | 157, 158 | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | 160, 161 | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) | | | | Description | | |------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 163 | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2) | | | | 164, 165 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) | | | | 166 | Modification of table in 3.5.2 Serial interface IICA | | | | 166 | Modification of IICA serial transfer timing | | | | 167 | Addition of table in 3.6.1 A/D converter characteristics | | | | 167, 168 | Modification of table and notes 3 and 4 in 3.6.1 (1) | | | | 169 | Modification of description in 3.6.1 (2) | | | | 170 | Modification of description and note 3 in 3.6.1 (3) | | | | 171 | Modification of description and notes 3 and 4 in 3.6.1 (4) | | | | 172 | Modification of table and note in 3.6.3 POR circuit characteristics | | | | 173 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 173 | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics | | | | 174 | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART) | | | | 175 | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes | | 3.10 | Nov 15, 2013 | 123 | Caution 4 added. | | | | 125 | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted. | | 3.30 | Mar 31, 2016 | | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products | | | | | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products] | | | | | ACK corrected to ACK | | | | | ACK corrected to ACK | All trademarks and registered trademarks are the property of their respective owners. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.