Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Package / Case | 100-LQFP | |----------------------------|-------------------------------------------| | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Oscillator Type | Internal | | Data Converters | A/D 20x8/10b | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | RAM Size | 8K x 8 | | EEPROM Size | - | | Program Memory Type | FLASH | | Program Memory Size | 96KB (96K x 8) | | Number of I/O | 82 | | Peripherals | DMA, LVD, POR, PWM, WDT | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Speed | 32MHz | | Core Size | 16-Bit | | Core Processor | RL78 | | Product Status | Obsolete | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE O ROM, RAM capacities | Flash | Data | RAM | | | RL78 | 3/G13 | | | |-------|-------|--------------|----------|----------|----------|----------|----------|----------| | ROM | flash | | 20 pins | 24 pins | 25 pins | 30 pins | 32 pins | 36 pins | | 128 | 8 KB | 12 | - | - | - | R5F100AG | R5F100BG | R5F100CG | | KB | - | KB | - | - | - | R5F101AG | R5F101BG | R5F101CG | | 96 | 8 KB | 8 KB | - | = | - | R5F100AF | R5F100BF | R5F100CF | | KB | _ | | - | - | - | R5F101AF | R5F101BF | R5F101CF | | 64 | 4 KB | 4 KB | R5F1006E | R5F1007E | R5F1008E | R5F100AE | R5F100BE | R5F100CE | | KB | = | Note | R5F1016E | R5F1017E | R5F1018E | R5F101AE | R5F101BE | R5F101CE | | 48 | 4 KB | 3 KB<br>Note | R5F1006D | R5F1007D | R5F1008D | R5F100AD | R5F100BD | R5F100CD | | KB | _ | 11010 | R5F1016D | R5F1017D | R5F1018D | R5F101AD | R5F101BD | R5F101CD | | 32 | 4 KB | 2 KB | R5F1006C | R5F1007C | R5F1008C | R5F100AC | R5F100BC | R5F100CC | | KB | = | | R5F1016C | R5F1017C | R5F1018C | R5F101AC | R5F101BC | R5F101CC | | 16 | 4 KB | 2 KB | R5F1006A | R5F1007A | R5F1008A | R5F100AA | R5F100BA | R5F100CA | | KB | _ | | R5F1016A | R5F1017A | R5F1018A | R5F101AA | R5F101BA | R5F101CA | | Flash | Data | RAM | | | | RL78 | 3/G13 | | | | |-------|-------|---------------|----------|----------|----------|----------|----------|----------|----------|----------| | ROM | flash | | 40 pins | 44 pins | 48 pins | 52 pins | 64 pins | 80 pins | 100 pins | 128 pins | | 512 | 8 KB | 32 KB<br>Note | - | R5F100FL | R5F100GL | R5F100JL | R5F100LL | R5F100ML | R5F100PL | R5F100SL | | KB | _ | Note | - | R5F101FL | R5F101GL | R5F101JL | R5F101LL | R5F101ML | R5F101PL | R5F101SL | | 384 | 8 KB | 24 KB | - | R5F100FK | R5F100GK | R5F100JK | R5F100LK | R5F100MK | R5F100PK | R5F100SK | | KB | = | | - | R5F101FK | R5F101GK | R5F101JK | R5F101LK | R5F101MK | R5F101PK | R5F101SK | | 256 | 8 KB | 20 KB<br>Note | = | R5F100FJ | R5F100GJ | R5F100JJ | R5F100LJ | R5F100MJ | R5F100PJ | R5F100SJ | | KB | _ | Note | - | R5F101FJ | R5F101GJ | R5F101JJ | R5F101LJ | R5F101MJ | R5F101PJ | R5F101SJ | | 192 | 8 KB | 16 KB | R5F100EH | R5F100FH | R5F100GH | R5F100JH | R5F100LH | R5F100MH | R5F100PH | R5F100SH | | KB | _ | | R5F101EH | R5F101FH | R5F101GH | R5F101JH | R5F101LH | R5F101MH | R5F101PH | R5F101SH | | 128 | 8 KB | 12 KB | R5F100EG | R5F100FG | R5F100GG | R5F100JG | R5F100LG | R5F100MG | R5F100PG | | | KB | = | | R5F101EG | R5F101FG | R5F101GG | R5F101JG | R5F101LG | R5F101MG | R5F101PG | - | | 96 | 8 KB | 8 KB | R5F100EF | R5F100FF | R5F100GF | R5F100JF | R5F100LF | R5F100MF | R5F100PF | - | | KB | _ | | R5F101EF | R5F101FF | R5F101GF | R5F101JF | R5F101LF | R5F101MF | R5F101PF | - | | 64 | 4 KB | 4 KB<br>Note | R5F100EE | R5F100FE | R5F100GE | R5F100JE | R5F100LE | - | - | - | | KB | _ | Note | R5F101EE | R5F101FE | R5F101GE | R5F101JE | R5F101LE | - | - | _ | | 48 | 4 KB | 3 KB Note | R5F100ED | R5F100FD | R5F100GD | R5F100JD | R5F100LD | = | = | - | | KB | _ | | R5F101ED | R5F101FD | R5F101GD | R5F101JD | R5F101LD | - | = | | | 32 | 4 KB | 2 KB | R5F100EC | R5F100FC | R5F100GC | R5F100JC | R5F100LC | = | = | - | | KB | _ | | R5F101EC | R5F101FC | R5F101GC | R5F101JC | R5F101LC | - | - | - | | 16 | 4 KB | 2 KB | R5F100EA | R5F100FA | R5F100GA | = | = | = | = | - | | KB | - | | R5F101EA | R5F101FA | R5F101GA | - | - | - | - | - | **Note** The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F100xD, R5F101xD (x = 6 to 8, A to C, E to G, J, L): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C, E to G, J, L): Start address FEF00H R5F100xJ, R5F101xJ (x = F, G, J, L, M, P): Start address FAF00H R5F100xL, R5F101xL (x = F, G, J, L, M, P, S): Start address F7F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (11/12) | Pin count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |-----------|--------------------------------------------------------|------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 100 pins | 100-pin plastic<br>LFQFP (14 × 14<br>mm, 0.5 mm pitch) | Mounted | А | R5F100PFAFB#V0, R5F100PGAFB#V0, R5F100PHAFB#V0, R5F100PJAFB#V0, R5F100PKAFB#V0, R5F100PLAFB#V0 R5F100PFAFB#X0, R5F100PGAFB#X0, R5F100PHAFB#X0, | | | min, 0.5 min pitch) | | | R5F100PJAFB#X0, R5F100PKAFB#X0, R5F100PLAFB#X0 | | | | | D | R5F100PFDFB#V0, R5F100PGDFB#V0, R5F100PHDFB#V0, | | | | | | R5F100PJDFB#V0, R5F100PKDFB#V0, R5F100PLDFB#V0 | | | | | | R5F100PFDFB#X0, R5F100PGDFB#X0, R5F100PHDFB#X0, | | | | | | R5F100PJDFB#X0, R5F100PKDFB#X0, R5F100PLDFB#X0 | | | | | G | R5F100PFGFB#V0, R5F100PGGFB#V0, R5F100PHGFB#V0, | | | | | | R5F100PJGFB#V0 | | | | | | R5F100PFGFB#X0, R5F100PGGFB#X0, R5F100PHGFB#X0, | | | | | | R5F100PJGFB#X0 | | | | Not | Α | R5F101PFAFB#V0, R5F101PGAFB#V0, R5F101PHAFB#V0, | | | | mounted | | R5F101PJAFB#V0, R5F101PKAFB#V0, R5F101PLAFB#V0 | | | | | | R5F101PFAFB#X0, R5F101PGAFB#X0, R5F101PHAFB#X0, | | | | | | R5F101PJAFB#X0, R5F101PKAFB#X0, R5F101PLAFB#X0 | | | | | D | R5F101PFDFB#V0, R5F101PGDFB#V0, R5F101PHDFB#V0, | | | | | | R5F101PJDFB#V0, R5F101PKDFB#V0, R5F101PLDFB#V0 | | | | | | R5F101PFDFB#X0, R5F101PGDFB#X0, R5F101PHDFB#X0, | | | | | | R5F101PJDFB#X0, R5F101PKDFB#X0, R5F101PLDFB#X0 | | | 100-pin plastic | Mounted | Α | R5F100PFAFA#V0, R5F100PGAFA#V0, R5F100PHAFA#V0, | | | LQFP (14 × 20 mm, | | | R5F100PJAFA#V0, R5F100PKAFA#V0, R5F100PLAFA#V0 | | | 0.65 mm pitch) | | | R5F100PFAFA#X0, R5F100PGAFA#X0, R5F100PHAFA#X0, | | | | | | R5F100PJAFA#X0, R5F100PKAFA#X0, R5F100PLAFA#X0 | | | | | D | R5F100PFDFA#V0, R5F100PGDFA#V0, R5F100PHDFA#V0, | | | | | | R5F100PJDFA#V0, R5F100PKDFA#V0, R5F100PLDFA#V0 | | | | | | R5F100PFDFA#X0, R5F100PGDFA#X0, R5F100PHDFA#X0, | | | | | | R5F100PJDFA#X0, R5F100PKDFA#X0, R5F100PLDFA#X0 | | | | | G | R5F100PFGFA#V0, R5F100PGGFA#V0, R5F100PHGFA#V0, | | | | | | R5F100PJGFA#V0 | | | | | | R5F100PFGFA#X0, R5F100PGGFA#X0, R5F100PHGFA#X0, | | | | | | R5F100PJGFA#X0 | | | | Not | Α | R5F101PFAFA#V0, R5F101PGAFA#V0, R5F101PHAFA#V0, | | | | mounted | | R5F101PJAFA#V0, R5F101PKAFA#V0, R5F101PLAFA#V0 | | | | | | R5F101PFAFA#X0, R5F101PGAFA#X0, R5F101PHAFA#X0, | | | | | | R5F101PJAFA#X0, R5F101PKAFA#X0, R5F101PLAFA#X0 | | | | | D | R5F101PFDFA#V0, R5F101PGDFA#V0, R5F101PHDFA#V0, | | | | | | R5F101PJDFA#V0, R5F101PKDFA#V0, R5F101PLDFA#V0 | | | | | | R5F101PFDFA#X0, R5F101PGDFA#X0, R5F101PHDFA#X0, | | | | | | R5F101PJDFA#X0, R5F101PKDFA#X0, R5F101PLDFA#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (12/12) | Pin count | Package | Data flash | Fields of<br>Application Note | Ordering Part Number | |-----------|--------------------------------------------------------|----------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128 pins | 128-pin plastic LFQFP<br>(14 × 20 mm, 0.5 mm<br>pitch) | Mounted | A D | R5F100SHAFB#V0, R5F100SJAFB#V0,<br>R5F100SKAFB#V0, R5F100SLAFB#V0<br>R5F100SHAFB#X0, R5F100SJAFB#X0,<br>R5F100SKAFB#X0, R5F100SLAFB#X0<br>R5F100SHDFB#V0, R5F100SJDFB#V0,<br>R5F100SKDFB#V0, R5F100SLDFB#V0<br>R5F100SHDFB#X0, R5F100SJDFB#X0,<br>R5F100SKDFB#X0, R5F100SLDFB#X0 | | | | Not<br>mounted | A<br>D | R5F101SHAFB#V0, R5F101SJAFB#V0,<br>R5F101SKAFB#V0, R5F101SLAFB#V0<br>R5F101SHAFB#X0, R5F101SJAFB#X0,<br>R5F101SKAFB#X0, R5F101SLAFB#X0<br>R5F101SHDFB#V0, R5F101SJDFB#V0,<br>R5F101SKDFB#V0, R5F101SLDFB#V0<br>R5F101SHDFB#X0, R5F101SJDFB#X0,<br>R5F101SKDFB#X0, R5F101SLDFB#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. - Notes 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 4 MHz - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C ## (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products ## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------|--------------------------------|----------------------------|--------------------------------------------|-------------------------|------|------|-------|------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | f <sub>IH</sub> = 32 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.62 | 1.89 | mA | | current | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 1.89 | mA | | | | | mode | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.48 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.48 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.12 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.12 | mA | | | | | LS (low- | fih = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 290 | 620 | μΑ | | | | | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 290 | 620 | μΑ | | | | | LV (low- | fih = 4 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 460 | 700 | μΑ | | | | | voltage<br>main) mode | | V <sub>DD</sub> = 2.0 V | | 460 | 700 | μΑ | | | | | HS (high- | fmx = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.14 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{Note 3},$ | Square wave input | | 0.31 | 1.14 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 390 | μΑ | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 390 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.31 | 0.66 | μΑ | | | | | clock<br>operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.50 | 0.85 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.38 | 0.66 | μΑ | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.57 | 0.85 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.47 | 3.49 | μΑ | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.66 | 3.68 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.80 | 6.10 | μΑ | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.99 | 6.29 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.52 | 10.46 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.71 | 10.65 | μΑ | | | IDD3 Note 6 | STOP<br>mode <sup>Note 8</sup> | T <sub>A</sub> = -40°C | | | | 0.19 | 0.54 | μΑ | | | | mode | T <sub>A</sub> = +25°C | | | | 0.26 | 0.54 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.35 | 3.37 | μΑ | | | | | T <sub>A</sub> = +70°C | | | | 0.68 | 5.98 | μA | | | | | T <sub>A</sub> = +85°C | | | | 1.40 | 10.34 | μΑ | (Notes and Remarks are listed on the next page.) #### (4) Peripheral Functions (Common to all products) #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|----------------------|-----------------------------|--------------------------------------------------------------------------------------------------|------|------|-------|------| | Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL Note 1 | | | | 0.20 | | μA | | RTC operating current | RTC<br>Notes 1, 2, 3 | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | IIT Notes 1, 2, 4 | | | | 0.02 | | μΑ | | Watchdog timer operating current | WDT<br>Notes 1, 2, 5 | fı∟ = 15 kHz | | | 0.22 | | μΑ | | A/D converter | IADC Notes 1, 6 | When | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V | | 1.3 | 1.7 | mA | | operating<br>current | | conversion at maximum speed | Low voltage mode, AVREFP = VDD = 3.0 V | | 0.5 | 0.7 | mA | | A/D converter<br>reference<br>voltage current | IADREF Note 1 | | | | 75.0 | | μА | | Temperature sensor operating current | ITMPS Note 1 | | | | 75.0 | | μΑ | | LVD operating current | LVI Notes 1, 7 | | | | 0.08 | | μΑ | | Self-<br>programming<br>operating<br>current | IFSP Notes 1, 9 | | | | 2.50 | 12.20 | mA | | BGO operating current | BGO Notes 1, 8 | | | | 2.50 | 12.20 | mA | | SNOOZE | ISNOZ Note 1 | ADC operation | The mode is performed Note 10 | | 0.50 | 0.60 | mA | | operating<br>current | | | The A/D conversion operations are performed, Low voltage mode, AVREFP = $V_{DD} = 3.0 \text{ V}$ | | 1.20 | 1.44 | mA | | | | CSI/UART opera | tion | | 0.70 | 0.84 | mA | #### **Notes 1.** Current flowing to VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation. Note The following conditions are required for low voltage interface when $E_{VDD0} < V_{DD}$ $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MIN. } 125 \text{ ns}$ $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MIN. } 250 \text{ ns}$ Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)) #### Minimum Instruction Execution Time during Main System Clock Operation ## 2.5 Peripheral Functions Characteristics #### **AC Timing Test Points** ## 2.5.1 Serial array unit ## (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | HS (high-speed Lamain) Mode | | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |----------------------|--------|----------------------------------|-----------------------------------------------------------------------------|------|-----------------------------|------|------------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V≤ EV <sub>DD0</sub> ≤ 5.5 V | | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ EV | $_{\text{DD0}} \leq 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ EV | $000 \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ EV | $000 \le 5.5 \text{ V}$ | _ | _ | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | _ | _ | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ $1.6 \text{ V} \le \text{EV}_{\text{DDO}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , 0 | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 81 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | | | | | 177 | | 479 | | 479 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 479 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↑) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | Delay time from SCKp↓ to | tkso1 | $ \begin{array}{c} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $ | | 100 | | 100 | | 100 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $ | | 195 | | 195 | | 195 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 483 | | 483 | | 483 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) ## (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (1/2) (Ta = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | ` ` | h-speed<br>Mode | ` | v-speed<br>Mode | , | -voltage<br>Mode | Unit | |------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned}$ | | 1000<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | | 1000<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | | 400<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | | | $\label{eq:section} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | | 400<br>Note 1 | | 300<br>Note 1 | | 300<br>ote 1 | kHz | | | | $\begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | | 300<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 475 | | 1550 | | 1550 | | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 475 | | 1550 | | 1550 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 1150 | | 1550 | | 1550 | | ns | | | | $\label{eq:section} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 1150 | | 1550 | | 1550 | | ns | | | | $\begin{split} &1.8~V \leq EV_{DD0} < 3.3~V,\\ &1.6~V \leq V_b \leq 2.0~V^{\text{Note 2}},\\ &C_b = 100~pF,~R_b = 5.5~k\Omega \end{split}$ | 1550 | | 1550 | | 1550 | | ns | | Hold time when SCLr<br>= "H" | tніgн | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 245 | | 610 | | 610 | | ns | | | | $\label{eq:section} \begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 200 | | 610 | | 610 | | ns | | | | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned}$ | 675 | | 610 | | 610 | | ns | | | | $\begin{split} 2.7 \ V &\leq EV_{DDO} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 600 | | 610 | | 610 | | ns | | | | $\begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 610 | | 610 | | 610 | | ns | ## 2.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuіліт | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) # 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C) This chapter describes the following electrical specifications. Target products G: Industrial applications $T_A = -40$ to +105°C R5F100xxGxx - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS. - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product. - 4. Please contact Renesas Electronics sales office for derating of operation under $T_A = +85^{\circ}C$ to $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability. Remark When RL78/G13 is used in the range of $T_A = -40$ to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +85°C). There are following differences between the products "G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C)" and the products "A: Consumer applications, and D: Industrial applications". | Parameter | Ар | plication | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | A: Consumer applications, D: Industrial applications | G: Industrial applications | | Operating ambient temperature | T <sub>A</sub> = -40 to +85°C | T <sub>A</sub> = -40 to +105°C | | Operating mode Operating voltage range | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~32~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$ | | High-speed on-chip oscillator clock accuracy | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>$\pm$ 1.0%@ TA = -20 to +85°C<br>$\pm$ 1.5%@ TA = -40 to -20°C<br>1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V<br>$\pm$ 5.0%@ TA = -20 to +85°C<br>$\pm$ 5.5%@ TA = -40 to -20°C | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$\pm 2.0\%@ \text{ T}_{A} = +85 \text{ to } +105^{\circ}\text{C}$<br>$\pm 1.0\%@ \text{ T}_{A} = -20 \text{ to } +85^{\circ}\text{C}$<br>$\pm 1.5\%@ \text{ T}_{A} = -40 \text{ to } -20^{\circ}\text{C}$ | | Serial array unit | UART CSI: fclk/2 (supporting 16 Mbps), fclk/4 Simplified I <sup>2</sup> C communication | UART CSI: fclk/4 Simplified I <sup>2</sup> C communication | | IICA | Normal mode Fast mode Fast mode plus | Normal mode<br>Fast mode | | Voltage detector | Rise detection voltage: 1.67 V to 4.06 V (14 levels) Fall detection voltage: 1.63 V to 3.98 V (14 levels) | Rise detection voltage: 2.61 V to 4.06 V (8 levels) Fall detection voltage: 2.55 V to 3.98 V (8 levels) | (Remark is listed on the next page.) # (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|--------------------------------|----------------------------|---------------------------------------------------------------------------------------------|-------------------------|----------|------|-------|------| | Supply<br>current | DD2<br>Note 2 | HALT | HS (high- | $f_{IH} = 32 \text{ MHz}^{\text{Note 4}}$ $V_{DD} = 5.0 \text{ V}$ $V_{DD} = 3.0 \text{ V}$ | V <sub>DD</sub> = 5.0 V | | 0.62 | 3.40 | mA | | | | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 3.40 | mA | | | | | mode | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.50 | 2.70 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 2.70 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.90 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.90 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.31 | 2.10 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 2.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | Subsystem clock operation | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.28 | 0.61 | μA | | | | | | T <sub>A</sub> = -40°C | Resonator connection | | 0.47 | 0.80 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.34 | 0.61 | μΑ | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.53 | 0.80 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.41 | 2.30 | μA | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.60 | 2.49 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.64 | 4.03 | μA | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.83 | 4.22 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.09 | 8.04 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.28 | 8.23 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 5.50 | 41.00 | μΑ | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 5.50 | 41.00 | μΑ | | | IDD3 <sup>Note 6</sup> | STOP<br>mode <sup>Note 8</sup> | $T_A = -40^{\circ}C$ | | | | 0.19 | 0.52 | μΑ | | | | | T <sub>A</sub> = +25°C | $T_A = +25$ °C<br>$T_A = +50$ °C | | | 0.25 | 0.52 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.32 | 2.21 | μΑ | | | | | T <sub>A</sub> = +70°C | | | | 0.55 | 3.94 | μΑ | | | | | T <sub>A</sub> = +85°C | | | | 1.00 | 7.95 | μΑ | | | | | T <sub>A</sub> = +105°C | | | <u> </u> | 5.00 | 40.00 | μΑ | (Notes and Remarks are listed on the next page.) ## Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Remarks 1. $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) ## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-spe | eed main) Mode | Unit | |--------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------| | | | | MIN. | MAX. | | | SIp setup time | tsıĸı | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 162 | | ns | | (to SCKp↑) Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 354 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$ | 958 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | Slp hold time | tksi1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | 38 | | ns | | (from SCKp↑) Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Delay time from SCKp↓ to | tkso1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | | 200 | ns | | SOp output Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$ | | 390 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ | | 966 | ns | | | | $C_b=30~pF,~R_b=5.5~k\Omega$ | | | | **Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) ## 3.6 Analog Characteristics ## 3.6.1 A/D converter characteristics Classification of A/D converter characteristics | | Reference Voltage | | | | | |----------------------------|--------------------------------|-----------------------------|--------------------------------|--|--| | | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR | | | | Input channel | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM | | | | ANI0 to ANI14 | Refer to <b>3.6.1 (1)</b> . | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> . | | | | ANI16 to ANI26 | Refer to <b>3.6.1 (2)</b> . | | | | | | Internal reference voltage | Refer to <b>3.6.1 (1)</b> . | | _ | | | | Temperature sensor output | | | | | | | voltage | | | | | | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|--------------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ | | 1.2 | ±3.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | Target pin: ANI2 to ANI14 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μs | | | | | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Integral linearity error | ILE | 10-bit resolution AVREFP = VDD Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±2.5 | LSB | | Differential linearity error | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±1.5 | LSB | | Analog input voltage | VAIN | ANI2 to ANI14 | | 0 | | AVREFP | V | | | | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) | | V <sub>BGR</sub> Note 4 | | | V | | | Temperature sensor output voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main | | · · | | VTMPS25 Note | 4 | V | (Notes are listed on the next page.) (3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|------------------------------------------------------------------------------------|--------------------------------------------------------|--------|---------------|-------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANIO to ANI14, | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | ANI16 to ANI26 | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal reference | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μS | | | | voltage, and temperature sensor output voltage (HS | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | (high-speed main) mode) | | | | | | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±4.0 | LSB | | Differential linearity error | DLE | 10-bit resolution | $2.4~\textrm{V} \leq \textrm{VDD} \leq 5.5~\textrm{V}$ | | | ±2.0 | LSB | | Analog input voltage | VAIN | ANI0 to ANI14 | | 0 | | V <sub>DD</sub> | ٧ | | | | ANI16 to ANI26 | | 0 | | EV <sub>DD0</sub> | ٧ | | | | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) | | | VBGR Note 3 | | V | | | | Temperature sensor output volume (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high- | · · | , | VTMPS25 Note: | 3 | V | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. ## 4.14 128-pin Products R5F100SHAFB, R5F100SJAFB, R5F100SKAFB, R5F100SLAFB R5F101SHAFB, R5F101SJAFB, R5F101SKAFB, R5F101SLAFB R5F100SHDFB, R5F100SJDFB, R5F100SKDFB, R5F100SLDFB R5F101SHDFB, R5F101SJDFB, R5F101SKDFB, R5F101SLDFB | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |-----------------------|--------------|-----------------|-----------------| | P-LFQFP128-14x20-0.50 | PLQP0128KD-A | P128GF-50-GBP-1 | 0.92 | $\bigcirc$ 2012 Renesas Electronics Corporation. All rights reserved. | | | Description | | | |------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | Date | Page | Summary | | | 3.00 | Aug 02, 2013 | 118 | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics | | | | | 118 | Modification of table and note in 2.6.3 POR circuit characteristics | | | | | 119 | Modification of table in 2.6.4 LVD circuit characteristics | | | | | 120 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | | 120 | Renamed to 2.6.5 Power supply voltage rising slope characteristics | | | | | 122 | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes | | | | | 123 | Modification of caution 1 and description | | | | | 124 | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C) | | | | | 126 | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics | | | | | 126 | Modification of table in 3.2.2 On-chip oscillator characteristics | | | | | 127 | Modification of note 3 in 3.3.1 Pin characteristics (1/5) | | | | | 128 | Modification of note 3 in 3.3.1 Pin characteristics (2/5) | | | | | 133 | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2) | | | | | 135 | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2) | | | | | 137 | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2) | | | | | 139 | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2) | | | | | 140 | Modification of (3) Peripheral Functions (Common to all products) | | | | | 142 | Modification of table in 3.4 AC Characteristics | | | | | 143 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | | 143 | Modification of figure of AC Timing Test Points | | | | | 143 | Modification of figure of External System Clock Timing | | | | | 145 | Modification of figure of AC Timing Test Points | | | | | 145 | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode) | | | | | 146 | Modification of description in (2) During communication at same potential (CSI mode) | | | | | 147 | Modification of description in (3) During communication at same potential (CSI mode) | | | | | 149 | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | | 151 | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | | 155 | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | | 156 | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | | 157, 158 | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | | 160, 161 | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) | | | | | | Description | |------|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 163 | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2) | | | | 164, 165 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) | | | | 166 | Modification of table in 3.5.2 Serial interface IICA | | | | 166 | Modification of IICA serial transfer timing | | | | 167 | Addition of table in 3.6.1 A/D converter characteristics | | | | 167, 168 | Modification of table and notes 3 and 4 in 3.6.1 (1) | | | | 169 | Modification of description in 3.6.1 (2) | | | | 170 | Modification of description and note 3 in 3.6.1 (3) | | | | 171 | Modification of description and notes 3 and 4 in 3.6.1 (4) | | | | 172 | Modification of table and note in 3.6.3 POR circuit characteristics | | | | 173 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 173 | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics | | | | 174 | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART) | | | | 175 | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes | | 3.10 | Nov 15, 2013 | 123 | Caution 4 added. | | | | 125 | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted. | | 3.30 | Mar 31, 2016 | | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products | | | | | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products] | | | | | ACK corrected to ACK | | | | | ACK corrected to ACK | All trademarks and registered trademarks are the property of their respective owners. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.