

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 82                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 8K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 20x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-LQFP                                                                        |
| Supplier Device Package    | 100-LQFP (14x14)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101pfdfb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

• 48-pin plastic HWQFN (7 × 7 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to  $V_{\rm ss.}$

## 1.5.4 30-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.5.5 32-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.5.8 44-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.5.9 48-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.5.14 128-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                    |                                           |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               |                                            |                                                                                  |                       |                                               |                     | (1/2                                       | )                   |
|------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------|-------------------------------------|-------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|-----------------------|-----------------------------------------------|---------------------|--------------------------------------------|---------------------|
|                                    | Item                                      | 20-                                                                                                                                                                                                                                                     | pin                            | 24-                               | pin                                 | 25                            | -pin                                       | 30-                                                                              | pin                   | 32-                                           | pin                 | 36-                                        | pin                 |
|                                    |                                           | R5F1006x                                                                                                                                                                                                                                                | R5F1016x                       | R5F1007x                          | R5F1017x                            | R5F1008x                      | R5F1018x                                   | R5F100Ax                                                                         | R5F101Ax              | R5F100Bx                                      | R5F101Bx            | R5F100Cx                                   | R5F101Cx            |
| Code flash me                      | emory (KB)                                | 16 to                                                                                                                                                                                                                                                   | o 64                           | 16 t                              | o 64                                | 16 t                          | o 64                                       | 16 to                                                                            | 128                   | 16 to                                         | 128                 | 16 to                                      | 128                 |
| Data flash me                      | mory (KB)                                 | 4                                                                                                                                                                                                                                                       | =                              | 4                                 | -                                   | 4                             | =                                          | 4 to 8                                                                           | =                     | 4 to 8                                        | -                   | 4 to 8                                     | -                   |
| RAM (KB)                           |                                           | 2 to                                                                                                                                                                                                                                                    | 4 <sup>Note1</sup>             | 2 to                              | 4 <sup>Note1</sup>                  | 2 to                          | 4 <sup>Note1</sup>                         | 2 to 1                                                                           | 2 <sup>Note1</sup>    | 2 to <sup>-</sup>                             | 12 <sup>Note1</sup> | 2 to 1                                     | 12 <sup>Note1</sup> |
| Address space                      | е                                         | 1 MB                                                                                                                                                                                                                                                    |                                |                                   |                                     |                               |                                            |                                                                                  |                       |                                               |                     |                                            |                     |
| Main system clock                  | High-speed system clock                   | HS (Hig<br>HS (Hig<br>LS (Lov                                                                                                                                                                                                                           | nh-speed<br>h-speed<br>v-speed | I main) m<br>I main) m<br>main) m | node: 1 t<br>node: 1 t<br>ode: 1 tc | o 20 MH<br>o 16 MH<br>o 8 MHz | z (V <sub>DD</sub> =  z (V <sub>DD</sub> = | tem cloc<br>2.7 to 5.<br>2.4 to 5.<br>8 to 5.5<br>1.6 to 5.5                     | 5 V),<br>5 V),<br>V), | (EXCLK)                                       |                     |                                            |                     |
|                                    | High-speed on-chip oscillator             | HS (Hig<br>LS (Lov                                                                                                                                                                                                                                      | h-speed<br>v-speed             | l main) m<br>main) m              | node: 1 t<br>ode: 1 t               | :o 16 MH<br>:o 8 MHz          | Iz (Vdd =                                  | 2.7 to 5.<br>2.4 to 5.<br>1.8 to 5.5<br>1.6 to 5.5                               | 5 V),<br>V),          |                                               |                     |                                            |                     |
| Subsystem clo                      | ock                                       |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               | -                                          | -                                                                                |                       |                                               |                     |                                            |                     |
| Low-speed on                       | n-chip oscillator                         | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                |                                   |                                     |                               |                                            |                                                                                  |                       |                                               |                     |                                            |                     |
| General-purpo                      | (8-bit re                                 | gister ×                                                                                                                                                                                                                                                | 8) × 4 ba                      | nks                               |                                     |                               |                                            |                                                                                  |                       |                                               |                     |                                            |                     |
| Minimum instruction execution time |                                           | 0.03125                                                                                                                                                                                                                                                 | 5 <i>μ</i> s (Hig              | h-speed                           | on-chip                             | oscillato                     | r: fін = 3                                 | 2 MHz op                                                                         | peration              | )                                             |                     |                                            |                     |
|                                    |                                           | 0.05 <i>μ</i> s                                                                                                                                                                                                                                         | (High-s                        | peed sys                          | tem cloc                            | :k: fмx = 1                   | 20 MHz                                     | operatior                                                                        | ۱)                    |                                               |                     |                                            |                     |
| Instruction set                    | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                |                                   |                                     |                               |                                            |                                                                                  |                       |                                               |                     |                                            |                     |
| I/O port                           | Total                                     | 1                                                                                                                                                                                                                                                       | 6                              | 2                                 | 0                                   | 2                             | 21                                         | 2                                                                                | 6                     | 2                                             | 8                   | 3                                          | 2                   |
|                                    | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                      | D.D. I/O<br>thstand            | (N-ch C                           | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (                       | 5<br>D.D. I/O<br>thstand<br>ge]: 6)        | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag                                   | D.D. I/O<br>thstand   | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand             | (N-ch C<br>[V <sub>DD</sub> wit<br>voltage | thstand             |
|                                    | CMOS input                                | 3                                                                                                                                                                                                                                                       | 3                              | ;                                 | 3                                   | ;                             | 3                                          | 3                                                                                | 3                     | ;                                             | 3                   | 3                                          | 3                   |
|                                    | CMOS output                               | -                                                                                                                                                                                                                                                       | -                              | -                                 | -                                   |                               | 1                                          | _                                                                                | -                     | -                                             | -                   | -                                          | -                   |
|                                    | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                                                                                                                                                                                                       | -                              | 2                                 | 2                                   | :                             | 2                                          | 2                                                                                | 2                     | (                                             | 3                   | 3                                          | 3                   |
| Timer                              | 16-bit timer                              |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               | 8 cha                                      | nnels                                                                            |                       |                                               |                     |                                            |                     |
|                                    | Watchdog timer                            |                                                                                                                                                                                                                                                         | -                              | -                                 | -                                   | -                             | 1 cha                                      | annel                                                                            |                       | -                                             | -                   | -                                          |                     |
|                                    | Real-time clock (RTC)                     |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               | 1 chan                                     | nel Note 2                                                                       |                       |                                               |                     |                                            |                     |
|                                    | 12-bit interval timer (IT)                |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               | 1 cha                                      | annel                                                                            |                       |                                               |                     |                                            |                     |
|                                    | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                                                                                                                                                                                          |                                | 4 chann<br>(PWM                   | nels<br>outputs:                    | 3 Note 3)                     |                                            | 4 channels (PWM outputs: 3 Note 3),<br>8 channels (PWM outputs: 7 Note 3) Note 4 |                       |                                               |                     |                                            |                     |
|                                    | RTC output                                |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               | =                                          | =                                                                                |                       |                                               |                     |                                            |                     |
|                                    |                                           |                                                                                                                                                                                                                                                         |                                |                                   |                                     |                               |                                            |                                                                                  |                       |                                               |                     |                                            |                     |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or V<sub>SS</sub>, EV<sub>SSO</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$  LS (low-speed main) mode:  $1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V @ 1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                    | Symbol        | C                                                                     | Conditions                         | HS (high<br>main) | •    | LS (low<br>main) | •    | LV (low-<br>main) | -voltage<br>Mode | Unit |
|------------------------------|---------------|-----------------------------------------------------------------------|------------------------------------|-------------------|------|------------------|------|-------------------|------------------|------|
|                              |               |                                                                       |                                    | MIN.              | MAX. | MIN.             | MAX. | MIN.              | MAX.             |      |
| SCKp cycle time              | tkcy1         | tксү1 ≥ 4/fс∟к                                                        | $2.7~V \leq EV_{DD0} \leq 5.5$ $V$ | 125               |      | 500              |      | 1000              |                  | ns   |
|                              |               |                                                                       | $2.4~V \leq EV_{DD0} \leq 5.5$ V   | 250               |      | 500              |      | 1000              |                  | ns   |
|                              |               |                                                                       | $1.8~V \leq EV_{DD0} \leq 5.5$ $V$ | 500               |      | 500              |      | 1000              |                  | ns   |
|                              |               |                                                                       | $1.7~V \leq EV_{DD0} \leq 5.5$ $V$ | 1000              |      | 1000             |      | 1000              |                  | ns   |
|                              |               |                                                                       | $1.6~V \le EV_{DD0} \le 5.5$ V     | _                 |      | 1000             |      | 1000              |                  | ns   |
| SCKp high-/low-level width   | tкн1,<br>tкL1 | $4.0~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$          |                                    | tксу1/2 –<br>12   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                              |               | 2.7 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксу1/2 —<br>18   |      | tксу1/2 —<br>50  |      | tксу1/2 —<br>50   |                  | ns   |
|                              |               | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$          |                                    | tксү1/2 —<br>38   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                              |               | 1.8 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксү1/2 —<br>50   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                              |               | 1.7 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | tксу1/2 —<br>100  |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
|                              |               | 1.6 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V              | _                 |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
| SIp setup time               | tsıĸı         | 4.0 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 44                |      | 110              |      | 110               |                  | ns   |
| (to SCKp↑)                   |               | 2.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 44                |      | 110              |      | 110               |                  | ns   |
|                              |               | 2.4 V ≤ EVD                                                           | 00 ≤ 5.5 V                         | 75                |      | 110              |      | 110               |                  | ns   |
|                              |               | 1.8 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 110               |      | 110              |      | 110               |                  | ns   |
|                              |               | 1.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 220               |      | 220              |      | 220               |                  | ns   |
|                              |               | 1.6 V ≤ EVD                                                           | 00 ≤ 5.5 V                         | _                 |      | 220              |      | 220               |                  | ns   |
| Slp hold time                | tksi1         | 1.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | 19                |      | 19               |      | 19                |                  | ns   |
| (from SCKp↑) Note 2          |               | 1.6 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                         | _                 |      | 19               |      | 19                |                  | ns   |
| Delay time from SCKp↓ to SOp | tkso1         | $1.7 \text{ V} \le \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$  |                                    |                   | 25   |                  | 25   |                   | 25               | ns   |
| output Note 3                |               | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ |                                    |                   | _    |                  | 25   |                   | 25               | ns   |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol |  | Conditions                                                                                                               |                                                                   | speed | high-<br>I main)<br>ode |      | /-speed<br>Mode      | voltage | low-<br>e main)<br>ode | Unit |
|---------------|--------|--|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------|------|----------------------|---------|------------------------|------|
|               |        |  |                                                                                                                          |                                                                   | MIN.  | MAX.                    | MIN. | MAX.                 | MIN.    | MAX.                   |      |
| Transfer rate |        |  |                                                                                                                          |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |  |                                                                                                                          | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |  | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |  |                                                                                                                          | Theoretical value of the maximum transfer rate folk Note 4        |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |  | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$                                                          |                                                                   |       | fMCK/6<br>Notes 1 to 3  |      | fMCK/6<br>Notes 1, 2 |         | fMCK/6<br>Notes 1, 2   | bps  |
|               |        |  | Theoretical value of the maximum transfer rate fmck = fclk Note 4                                                        |                                                                   | 5.3   |                         | 1.3  |                      | 0.6     | Mbps                   |      |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with EVDD0≥Vb.
- 3. The following conditions are required for low voltage interface when  $E_{VDDO} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ 

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $V_b[V]$ : Communication line voltage

- 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                                | Symbol                                    | Condit                                                  | ions                                                                                                             | MIN.   | TYP.  | MAX.                | Unit |
|------------------------------------------|-------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------|-------|---------------------|------|
| Resolution                               | RES                                       |                                                         |                                                                                                                  | 8      |       | 10                  | bit  |
| Overall error <sup>Note 1</sup>          | AINL                                      | 10-bit resolution                                       | $1.8~V \leq AV_{REFP} \leq 5.5~V$                                                                                |        | 1.2   | ±5.0                | LSB  |
|                                          |                                           | EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | $\begin{array}{ c c c c }\hline 1.6 \ V \leq AV_{REFP} \leq 5.5 \ V^{Note} \\ & & & & & & \\ \hline \end{array}$ |        | 1.2   | ±8.5                | LSB  |
| Conversion time                          | tconv                                     | 10-bit resolution                                       | $3.6~V \leq V_{DD} \leq 5.5~V$                                                                                   | 2.125  |       | 39                  | μS   |
|                                          |                                           | Target ANI pin : ANI16 to                               | $2.7~V \leq V_{DD} \leq 5.5~V$                                                                                   | 3.1875 |       | 39                  | μS   |
|                                          |                                           | ANI26                                                   | $1.8~V \leq V_{DD} \leq 5.5~V$                                                                                   | 17     |       | 39                  | μS   |
|                                          |                                           |                                                         | $1.6~V \leq V_{DD} \leq 5.5~V$                                                                                   | 57     |       | 95                  | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>   | Ezs                                       | 10-bit resolution                                       | $1.8~V \leq AV_{REFP} \leq 5.5~V$                                                                                |        |       | ±0.35               | %FSR |
|                                          | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$                  |                                                                                                                  |        | ±0.60 | %FSR                |      |
| Full-scale error <sup>Notes 1, 2</sup>   | Ers                                       | 10-bit resolution                                       | $1.8~V \le AV_{REFP} \le 5.5~V$                                                                                  |        |       | ±0.35               | %FSR |
|                                          |                                           | EVDD0 = AVREFP = VDD Notes 3, 4                         | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$                                                                         |        |       | ±0.60               | %FSR |
| Integral linearity error <sup>Note</sup> | ILE                                       | 10-bit resolution                                       | $1.8~V \le AV_{REFP} \le 5.5~V$                                                                                  |        |       | ±3.5                | LSB  |
| 1                                        |                                           | EVDD0 = AVREFP = VDD Notes 3, 4                         | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$                                                                           |        |       | ±6.0                | LSB  |
| Differential linearity                   | DLE                                       | 10-bit resolution                                       | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V                                                                               |        |       | ±2.0                | LSB  |
| error <sup>Note 1</sup>                  |                                           | $EV_{DD0} = AV_{REFP} = V_{DD}^{Notes 3, 4}$            | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$                                                                           |        |       | ±2.5                | LSB  |
| Analog input voltage                     | VAIN                                      | ANI16 to ANI26                                          | ,                                                                                                                | 0      |       | AVREFP<br>and EVDD0 | ٧    |

- **Notes 1.** Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.05\%$  FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD.

- **4.** When  $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows.
  - Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.20\%$  FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

5. When the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).

### 3.3 DC Characteristics

### 3.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ 

| Items                                     | Symbol                                     | Conditions                                                                                                                                                                                                |                                                             | MIN. | TYP. | MAX.        | Unit |
|-------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-------------|------|
| Output current,<br>high <sup>Note 1</sup> | Іон1                                       | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           |      |      | -3.0 Note 2 | mA   |
|                                           |                                            | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | -30.0       | mA   |
|                                           |                                            | P40 to P47, P102 to P106, P120,                                                                                                                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V}$  |      |      | -10.0       | mA   |
|                                           |                                            | P125 to P127, P130, P140 to P145 (When duty ≤ 70% Note 3)  2.4                                                                                                                                            | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | -5.0        | mA   |
|                                           |                                            | Total of P05, P06, P10 to P17, P30, P31, 4<br>P50 to P57, P64 to P67, P70 to P77, P80<br>to P87, P90 to P97, P100, P101, P110 to<br>P117, P146, P147<br>(When duty $\leq 70\%$ Note 3)                    |                                                             |      |      | -30.0       | mA   |
|                                           |                                            |                                                                                                                                                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | -19.0       | mA   |
|                                           |                                            |                                                                                                                                                                                                           | 2.4 V ≤ EVDD0 < 2.7 V                                       |      |      | -10.0       | mA   |
|                                           |                                            | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                                                                | $2.4~V \le EV_{DD0} \le 5.5~V$                              |      |      | -60.0       | mA   |
|                                           | 1он2                                       | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $2,4~V \leq V_{DD} \leq 5.5~V$                              |      |      | -0.1 Note 2 | mA   |
|                                           | Total of all pins (When duty ≤ 70% Note 3) | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                                                                                                            |                                                             |      | -1.5 | mA          |      |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OH} = -10.0$  mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ 

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                    | MIN.                 | TYP.            | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|-----------------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0.8EV <sub>DD0</sub> |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |                 | EV <sub>DD0</sub>    | ٧    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 2.0                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V             | 1.5                  |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0.7V <sub>DD</sub>   |                 | V <sub>DD</sub>      | V    |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               | 0.7EV <sub>DD0</sub>                               |                      | 6.0             | V                    |      |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | 0.8V <sub>DD</sub>                                 |                      | V <sub>DD</sub> | V                    |      |
| Input voltage,<br>low  | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0                    |                 | 0.2EV <sub>DD0</sub> | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |                 | 0.8                  | ٧    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |                 | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |                 | 0.32                 | V    |
|                        | V <sub>IL3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0                    |                 | 0.3V <sub>DD</sub>   | V    |
|                        | VIL4             | P60 to P63                                                                                                                                                               |                                                    | 0                    |                 | 0.3EV <sub>DD0</sub> | V    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | (S, RESET                                          | 0                    |                 | 0.2V <sub>DD</sub>   | V    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- **9.** Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13 User's Manual.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - **4.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                | Symbol            | Conditions                                                                                                             | HS (high-spe | ed main) Mode | Unit |
|--------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|                          |                   |                                                                                                                        | MIN.         | MAX.          |      |
| SIp setup time           | tsıĸı             | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                 | 162          |               | ns   |
| (to SCKp↑) Note          |                   | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                                    | 354          |               | ns   |
|                          |                   | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 958          |               | ns   |
|                          |                   | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |               |      |
| SIp hold time            | t <sub>KSI1</sub> | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                 | 38           |               | ns   |
| (from SCKp↑) Note        |                   | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                                    | 38           |               | ns   |
|                          |                   | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 38           |               | ns   |
|                          |                   | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
| Delay time from SCKp↓ to | tkso1             | $\label{eq:4.0} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$                  |              | 200           | ns   |
| SOp output Note          |                   | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                                    |              | 390           | ns   |
|                          |                   | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                          |                   | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ |              | 966           | ns   |
|                          |                   | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                                           |              |               |      |

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                  |      | speed main)<br>ode | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
|                           |        |                                                                                                                                                                                                                                             | MIN. | MAX.               |      |
| SCLr clock frequency      | fscL   | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                            |      | 400 Note 1         | kHz  |
|                           |        | $\begin{aligned} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                               |      | 400 Note 1         | kHz  |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                  |      | 100 Note 1         | kHz  |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                          |      | 100 Note 1         | kHz  |
|                           |        | $\begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned}$                                                                                       |      | 100 Note 1         | kHz  |
| Hold time when SCLr = "L" | tLOW   | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                           | 1200 |                    | ns   |
|                           |        | $\begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$                                                                                         | 1200 |                    | ns   |
|                           |        | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 4600 |                    | ns   |
|                           |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                       | 4600 |                    | ns   |
|                           |        | $2.4 \ V \leq EV_{DD0} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                                                                 | 4650 |                    | ns   |
| Hold time when SCLr = "H" | tніан  | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                            | 620  |                    | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                           | 500  |                    | ns   |
|                           |        | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega$                                        | 2700 |                    | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                  | 2400 |                    | ns   |
|                           |        | $2.4 \ V \leq EV_{DD0} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                                                                 | 1830 |                    | ns   |

( ${f Notes}$  and  ${f Caution}$  are listed on the next page, and  ${f Remarks}$  are listed on the page after the next page.)

### 4.3 25-pin Products

R5F1008AALA, R5F1008CALA, R5F1008DALA, R5F1008EALA R5F1018AALA, R5F1018CALA, R5F1018DALA, R5F1018EALA R5F1008AGLA, R5F1008CGLA, R5F1008DGLA, R5F1008EGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA25-3x3-0.50 | PWLG0025KA-A | P25FC-50-2N2-2 | 0.01            |



©2012 Renesas Electronics Corporation. All rights reserved.

R0.165±0.05

R0.215±0.05

0.365±0.05

0.50±0.05

0.43±0.05

φ0.34±0.05 → (APERTURE OF

SOLDER RESIST)

R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LKAFB, R5F100LLAFB

R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB,

R5F101LJAFB, R5F101LKAFB, R5F101LLAFB

R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LDFB, R5F100LKDFB, R5F100LKDFB

R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB,

R5F101LJDFB, R5F101LKDFB, R5F101LLDFB

R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB

|                  | JEITA Package Code                       | RENESAS Code | Previous Code  | MASS (TYP.)  | [g]                                                                              |
|------------------|------------------------------------------|--------------|----------------|--------------|----------------------------------------------------------------------------------|
|                  | P-LFQFP64-10x10-0.50                     | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35         |                                                                                  |
|                  | HD — D — — — — — — — — — — — — — — — — — | 33           | T E HE         | detail of I  | ead end  C  L  Lp                                                                |
|                  | 64 1                                     | 17           |                | ITEM D E HD  |                                                                                  |
| 'E<br>- <b>-</b> | ZD                                       | e x M S      | A2 7 A         | A A1 A2 A3 b | 1.60 MAX.<br>0.10±0.05<br>1.40±0.05<br>0.25<br>0.22±0.05<br>0.145 +0.055<br>0.50 |
| S                | y s                                      |              | A1             | S Lp L1 θ    | 0.60±0.15<br>1.00±0.20<br>3°+5°<br>-3°                                           |

©2012 Renesas Electronics Corporation. All rights reserved.

0.08

1.25

ZD

ZΕ

NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.