Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 82 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 20x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f101pgafb-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 1.2 List of Part Numbers Figure 1-1. Part Number, Memory Size, and Package of RL78/G13 **Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C)" 2. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "D: Industrial applications ( $T_A = -40$ to $+85^{\circ}$ C)" Table 1-1. List of Ordering Part Numbers (3/12) | Pin<br>count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |--------------|-----------------------------------------------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Note | | | 36 pins | 36-pin plastic WFLGA<br>(4 × 4 mm, 0.5 mm<br>pitch) | Mounted | A<br>G | R5F100CAALA#U0, R5F100CCALA#U0, R5F100CDALA#U0, R5F100CEALA#U0, R5F100CFALA#U0, R5F100CGALA#U0 R5F100CAALA#W0, R5F100CAALA#W0, R5F100CAALA#W0, R5F100CEALA#W0, R5F100CGALA#W0 R5F100CAGLA#W0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0 | | | | Not<br>mounted | A | R5F101CAALA#U0, R5F101CCALA#U0, R5F101CDALA#U0, R5F101CEALA#U0, R5F101CFALA#U0, R5F101CAALA#W0, R5F10AAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAA | | | | | | R5F101CEALA#W0, R5F101CFALA#W0, R5F101CGALA#W0 | | 40 pins | 40-pin plastic HWQFN<br>(6 × 6 mm, 0.5 mm<br>pitch) | Mounted | A | R5F100EAANA#U0, R5F100ECANA#U0, R5F100EDANA#U0, R5F100EEANA#U0, R5F100EFANA#U0, R5F100EGANA#U0, R5F100EHANA#U0 | | | | | | R5F100EAANA#W0, R5F100ECANA#W0, R5F100EDANA#W0, R5F100EEANA#W0, R5F100EFANA#W0, R5F100EGANA#W0, R5F100EHANA#W0 | | | | | D | R5F100EADNA#U0, R5F100ECDNA#U0, R5F100EDDNA#U0, R5F100EEDNA#U0, R5F100EFDNA#U0, R5F100EGDNA#U0, R5F100EHDNA#U0 | | | | | | R5F100EADNA#W0, R5F100ECDNA#W0,<br>R5F100EDDNA#W0, R5F100EEDNA#W0, R5F100EFDNA#W0,<br>R5F100EGDNA#W0, R5F100EHDNA#W0 | | | | | G | R5F100EAGNA#U0, R5F100ECGNA#U0, R5F100EDGNA#U0, R5F100EEGNA#U0, R5F100EFGNA#U0, R5F100EHGNA#U0 R5F100EAGNA#W0, R5F100ECGNA#W0, | | | | | | R5F100EDGNA#W0, R5F100ECGNA#W0, | | | | | | R5F100EFGNA#W0, R5F100EGGNA#W0, R5F100EHGNA#W0 | | | | Not<br>mounted | А | R5F101EAANA#U0, R5F101ECANA#U0, R5F101EDANA#U0, R5F101EEANA#U0, R5F101EFANA#U0, R5F101EGANA#U0, | | | | mounted | | R5F101EEANA#00, R5F101EFANA#00, R5F101EGANA#00,<br>R5F101EAANA#W0, R5F101ECANA#W0, R5F101EDANA#W0,<br>R5F101EEANA#W0, R5F101EFANA#W0, R5F101EGANA#W0,<br>R5F101EHANA#W0 | | | | | D | R5F101EADNA#U0, R5F101ECDNA#U0, R5F101EDDNA#U0, R5F101EEDNA#U0, R5F101EFDNA#U0, R5F101EGDNA#U0, R5F101EHDNA#U0 R5F101EADNA#W0, R5F101ECDNA#W0, R5F101EFDNA#W0, R5F101EDNA#W0, R5F101EFDNA#W0, | | | | | | R5F101EGDNA#W0, R5F101EHDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. Table 1-1. List of Ordering Part Numbers (8/12) | Pin count | Package | Data flash | Fields of | Ordering Part Number | |-----------|---------------------|------------|------------------|------------------------------------------------| | | | | Application Note | | | 64 pins | 64-pin plastic LQFP | Mounted | Α | R5F100LCAFA#V0, R5F100LDAFA#V0, | | | (12 × 12 mm, 0.65 | | | R5F100LEAFA#V0, R5F100LFAFA#V0, | | | mm pitch) | | | R5F100LGAFA#V0, R5F100LHAFA#V0, | | | | | | R5F100LJAFA#V0, R5F100LKAFA#V0, R5F100LLAFA#V0 | | | | | | R5F100LCAFA#X0, R5F100LDAFA#X0, | | | | | | R5F100LEAFA#X0, R5F100LFAFA#X0, | | | | | D | R5F100LGAFA#X0, R5F100LHAFA#X0, | | | | | | R5F100LJAFA#X0, R5F100LKAFA#X0, R5F100LLAFA#X0 | | | | | | R5F100LCDFA#V0, R5F100LDDFA#V0, | | | | | | R5F100LEDFA#V0, R5F100LFDFA#V0, | | | | | | R5F100LGDFA#V0, R5F100LHDFA#V0, | | | | | | R5F100LJDFA#V0, R5F100LKDFA#V0, R5F100LLDFA#V0 | | | | | G | R5F100LCDFA#X0, R5F100LDDFA#X0, | | | | | | R5F100LEDFA#X0, R5F100LFDFA#X0, | | | | | | R5F100LGDFA#X0, R5F100LHDFA#X0, | | | | | | R5F100LJDFA#X0, R5F100LKDFA#X0, R5F100LLDFA#X0 | | | | | | R5F100LCGFA#V0, R5F100LDGFA#V0, | | | | | | R5F100LEGFA#V0, R5F100LFGFA#V0 | | | | | | R5F100LCGFA#X0, R5F100LDGFA#X0, | | | | | | R5F100LEGFA#X0, R5F100LFGFA#X0 | | | | | | R5F100LGGFA#V0, R5F100LHGFA#V0, | | | | | | R5F100LJGFA#V0 | | | | | | R5F100LGGFA#X0, R5F100LHGFA#X0, | | | | | | R5F100LJGFA#X0 | | | | Not | Α | R5F101LCAFA#V0, R5F101LDAFA#V0, | | | | mounted | | R5F101LEAFA#V0, R5F101LFAFA#V0, | | | | | | R5F101LGAFA#V0, R5F101LHAFA#V0, | | | | | | R5F101LJAFA#V0, R5F101LKAFA#V0, R5F101LLAFA#V0 | | | | | | R5F101LCAFA#X0, R5F101LDAFA#X0, | | | | | | R5F101LEAFA#X0, R5F101LFAFA#X0, | | | | | D | R5F101LGAFA#X0, R5F101LHAFA#X0, | | | | | | R5F101LJAFA#X0, R5F101LKAFA#X0, R5F101LLAFA#X0 | | | | | | R5F101LCDFA#V0, R5F101LDDFA#V0, | | | | | | R5F101LEDFA#V0, R5F101LFDFA#V0, | | | | | | R5F101LGDFA#V0, R5F101LHDFA#V0, | | | | | | R5F101LJDFA#V0, R5F101LKDFA#V0, R5F101LLDFA#V0 | | | | | | R5F101LCDFA#X0, R5F101LDDFA#X0, | | | | | | R5F101LEDFA#X0, R5F101LFDFA#X0, | | | | | | R5F101LGDFA#X0, R5F101LHDFA#X0, | | | | | | R5F101LJDFA#X0, R5F101LKDFA#X0, R5F101LLDFA#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. #### 1.3.5 32-pin products • 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. - Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. - 3. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ • 100-pin plastic LQFP (14 × 20 mm, 0.65 mm pitch) - Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1). - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub>, EV<sub>DD0</sub> and EV<sub>DD1</sub> pins and connect the Vss, EV<sub>SS0</sub> and EV<sub>SS1</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ### 1.5.4 30-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ### 1.5.8 44-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ## (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products ## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (1/2) | Parameter | Symbol | | | Conditions | , | _ | MIN. | TYP. | MAX. | Unit | |-----------------------|------------------|-----------------------------|--------------------------------------------|--------------------------------------------|--------------------------|--------------------------|------|------|------|------| | Supply current Note 1 | I <sub>DD1</sub> | , , | HS (high- | fih = 32 MHz Note 3 | Basic | V <sub>DD</sub> = 5.0 V | | 2.6 | | mA | | current | | mode | speed main)<br>mode Note 5 | | operation | $V_{DD} = 3.0 \text{ V}$ | | 2.6 | | mA | | | | | | | Normal | $V_{DD} = 5.0 \text{ V}$ | | 6.1 | 9.5 | mA | | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 6.1 | 9.5 | mA | | | | | | $f_{IH} = 24 \text{ MHz}^{Note 3}$ | Normal | $V_{DD} = 5.0 \text{ V}$ | | 4.8 | 7.4 | mA | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 4.8 | 7.4 | mA | | | | | | | $f_{IH} = 16 \text{ MHz}^{Note 3}$ | Normal | $V_{DD} = 5.0 \text{ V}$ | | 3.5 | 5.3 | mA | | | | | | operation | $V_{DD} = 3.0 \text{ V}$ | | 3.5 | 5.3 | mA | | | | | | LS (low- | fin = 8 MHz Note 3 | Nomal | $V_{DD} = 3.0 \text{ V}$ | | 1.5 | 2.3 | mA | | | | | speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 2.0 V | | 1.5 | 2.3 | mA | | | | | LV (low- | $f_{IH} = 4 \text{ MHz}^{\text{Note 3}}$ | Normal | V <sub>DD</sub> = 3.0 V | | 1.5 | 2.0 | mA | | | | voltage<br>main) mode | ob | operation | V <sub>DD</sub> = 2.0 V | | 1.5 | 2.0 | mA | | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.9 | 6.1 | mA | | | | mode Note 5 | V DD = 3.0 V | Resonator connection | | 4.1 | 6.3 | mA | | | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 3.9 | 6.1 | mA | | | | | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 4.1 | 6.3 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 2.5 | 3.7 | mA | | | | | | $V_{DD} = 5.0 \text{ V}$ | operation | Resonator connection | | 2.5 | 3.7 | mA | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 2.5 | 3.7 | mA | | | | | | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 2.5 | 3.7 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 2}$ | Nomal | Square wave input | | 1.4 | 2.2 | mA | | | | | speed main)<br>mode Note 5 | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 1.4 | 2.2 | mA | | | | | | $f_{MX} = 8 MHz^{Note 2}$ | Nomal | Square wave input | | 1.4 | 2.2 | mA | | | | | | $V_{DD} = 2.0 \text{ V}$ | operation | Resonator connection | | 1.4 | 2.2 | mA | | | | | Subsystem | fsub = 32.768 kHz | Nomal | Square wave input | | 5.4 | 6.5 | μΑ | | | | | clock<br>operation | T <sub>A</sub> = -40°C | operation | Resonator connection | | 5.5 | 6.6 | μΑ | | | | | | fsub = 32.768 kHz | Nomal | Square wave input | | 5.5 | 6.5 | μΑ | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 5.6 | 6.6 | μΑ | | | | | | fsub = 32.768 kHz | Nomal | Square wave input | | 5.6 | 9.4 | μΑ | | | | | | TA = +50°C | operation | Resonator connection | | 5.7 | 9.5 | μΑ | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 5.9 | 12.0 | μΑ | | | | | | Note 4 $T_A = +70^{\circ}C$ | operation | Resonator connection | | 6.0 | 12.1 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 6.6 | 16.3 | μΑ | | | | Note 4 $T_A = +85^{\circ}C$ | operation | Resonator connection | | 6.7 | 16.4 | μΑ | | | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ @1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products ## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------|----------------------------|---------------------------------------------|--------------------------------------------|-------------------------|------|------|-------|------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | f <sub>IH</sub> = 32 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.62 | 1.89 | mA | | current | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 1.89 | mA | | | | | mode | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.48 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.48 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.12 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.12 | mA | | | | | LS (low- | fih = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 290 | 620 | μΑ | | | | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 290 | 620 | μΑ | | | | | | LV (low- | fih = 4 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 460 | 700 | μΑ | | | | | voltage<br>main) mode | | V <sub>DD</sub> = 2.0 V | | 460 | 700 | μΑ | | | | | HS (high- | fmx = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.14 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{Note 3},$ | Square wave input | | 0.31 | 1.14 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 390 | μΑ | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | | $f_{MX} = 8 MHz^{Note 3},$ | Square wave input | | 110 | 390 | μΑ | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.31 | 0.66 | μΑ | | | | | clock<br>operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.50 | 0.85 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.38 | 0.66 | μΑ | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.57 | 0.85 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.47 | 3.49 | μΑ | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.66 | 3.68 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.80 | 6.10 | μΑ | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.99 | 6.29 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.52 | 10.46 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.71 | 10.65 | μΑ | | | IDD3 Note 6 | STOP | T <sub>A</sub> = -40°C | | | | 0.19 | 0.54 | μΑ | | | | $T_A = +50$ | mode <sup>Note 8</sup> $T_A = +25^{\circ}C$ | | | | 0.26 | 0.54 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.35 | 3.37 | μΑ | | | | | T <sub>A</sub> = +70°C | | | | | 5.98 | μA | | | | | T <sub>A</sub> = +85°C | | | | 1.40 | 10.34 | μΑ | (Notes and Remarks are listed on the next page.) # (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | C | Conditions | HS (high<br>main) | • | LS (low<br>main) | • | LV (low-voltage main) Mode | | Unit | |---------------------------------|---------------|-----------------------------------------------------------------------|----------------------------------|-------------------|------|------------------|------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tксү1 ≥ 4/fс∟к | $2.7~V \leq EV_{DD0} \leq 5.5$ V | 125 | | 500 | | 1000 | | ns | | | | | $2.4~V \leq EV_{DD0} \leq 5.5$ V | 250 | | 500 | | 1000 | | ns | | | | | $1.8~V \le EV_{DD0} \le 5.5$ V | 500 | | 500 | | 1000 | | ns | | | | | $1.7~V \le EV_{DD0} \le 5.5$ V | 1000 | | 1000 | | 1000 | | ns | | | | | $1.6~V \le EV_{DD0} \le 5.5$ V | _ | | 1000 | | 1000 | | ns | | SCKp high-/low-level width | tkhi,<br>tkli | 4.0 V ≤ EV <sub>D</sub> | 00 ≤ 5.5 V | tксү1/2 –<br>12 | | tксу1/2 —<br>50 | | tксү1/2 –<br>50 | | ns | | | | 2.7 V ≤ EV <sub>D</sub> | oo ≤ 5.5 V | tксү1/2 –<br>18 | | tксу1/2 —<br>50 | | tксү1/2 –<br>50 | | ns | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | | tксү1/2 –<br>38 | | tксу1/2 —<br>50 | | tксү1/2 —<br>50 | | ns | | | | 1.8 V ≤ EV <sub>D</sub> | 00 ≤ 5.5 V | tксү1/2 —<br>50 | | tксү1/2 —<br>50 | | tксү1/2 –<br>50 | | ns | | | | 1.7 V ≤ EV <sub>D</sub> | 00 ≤ 5.5 V | tксу1/2 —<br>100 | | tксу1/2 —<br>100 | | tксу1/2 —<br>100 | | ns | | | | 1.6 V ≤ EVD | <sub>00</sub> ≤ 5.5 V | _ | | tксу1/2 —<br>100 | | tксу1/2 —<br>100 | | ns | | SIp setup time | tsıĸı | 4.0 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 44 | | 110 | | 110 | | ns | | (to SCKp↑) | | 2.7 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 44 | | 110 | | 110 | | ns | | | | 2.4 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 75 | | 110 | | 110 | | ns | | | | 1.8 V ≤ EV <sub>DI</sub> | oo ≤ 5.5 V | 110 | | 110 | | 110 | | ns | | | | 1.7 V ≤ EV <sub>DI</sub> | oo ≤ 5.5 V | 220 | | 220 | | 220 | | ns | | | | 1.6 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | _ | | 220 | | 220 | | ns | | SIp hold time | tksi1 | 1.7 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 19 | | 19 | | 19 | | ns | | (from SCKp↑) Note 2 | | 1.6 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | _ | | 19 | | 19 | | ns | | Delay time from<br>SCKp↓ to SOp | tkso1 | $1.7 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ | | | 25 | | 25 | | 25 | ns | | output Note 3 | | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ | | | _ | | 25 | | 25 | ns | **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ### 2.5.2 Serial interface IICA ### (1) I2C standard mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | С | Conditions | | h-speed<br>Mode | , | /-speed<br>Mode | LV (low<br>main) | Unit | | |----------------------------------|---------------|-----------------------------------|----------------------------------------------------------------|------|-----------------|------|-----------------|------------------|------|-----| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | mode: | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | fc∟k≥ 1 MHz | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | _ | _ | 0 | 100 | 0 | 100 | kHz | | Setup time of restart | tsu:sta | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | _ | 4.0 | | 4.0 | | μS | | Hold time when SCLA0 = | tLOW | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | " <u>L</u> " | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time when SCLA0 = | <b>t</b> HIGH | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | "H" | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.0 | | 4.0 | | μS | | Data setup time | tsu:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 250 | | 250 | | ns | | Data hold time | thd:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | (transmission) <sup>Note 2</sup> | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | - | _ | 0 | 3.45 | 0 | 3.45 | μS | | Setup time of stop | tsu:sto | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | | | 4.0 | | 4.0 | | μS | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | | 4.7 | | 4.7 | | μS | (Notes, Caution and Remark are listed on the next page.) (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ | Parameter | Symbol | Conditi | ons | MIN. | TYP. | MAX. | Unit | |------------------------------------------|--------|---------------------------------------------------------|--------------------------------------------------|--------|------|---------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $1.8~V \leq AV_{REFP} \leq 5.5~V$ | | 1.2 | ±5.0 | LSB | | | | EVDD0 = AVREFP = VDD Notes 3, 4 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | 1.2 | ±8.5 | LSB | | Conversion time | tconv | 10-bit resolution<br>Target ANI pin : ANI16 to<br>ANI26 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | | | 1.8 V ≤ VDD ≤ 5.5 V | 17 | | 39 | μS | | | | | $1.6~V \leq V_{DD} \leq 5.5~V$ | 57 | | 95 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>EVDD0 = AVREFP = VDD Notes 3, 4 | $1.8~V \leq AV_{REFP} \leq 5.5~V$ | | | ±0.35 | %FSR | | | | | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | | ±0.60 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>EVDD0 = AVREFP = VDD Notes 3, 4 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±0.35 | %FSR | | | | | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note</sup> | ILE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±3.5 | LSB | | 1 | | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | | ±6.0 | LSB | | Differential linearity | DLE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±2.0 | LSB | | error <sup>Note 1</sup> | | EVDD0 = AVREFP = VDD Notes 3, 4 | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$ | | | ±2.5 | LSB | | Analog input voltage | VAIN | ANI16 to ANI26 | , | 0 | | AVREFP<br>and EVDD0 | V | - **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD. - **4.** When $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows. - Overall error: Add $\pm 4.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD. 5. When the conversion time is set to 57 $\mu s$ (min.) and 95 $\mu s$ (max.). - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz - 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is $T_A = 25^{\circ}C$ ## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-spe | eed main) Mode | Unit | |--------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------| | | | | MIN. | MAX. | | | SIp setup time | tsıĸı | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 162 | | ns | | (to SCKp↑) Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 354 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$ | 958 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | SIp hold time (from SCKp $\uparrow$ ) Note | tksi1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | Delay time from SCKp↓ to | tkso1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | | 200 | ns | | SOp output Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$ | | 390 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$ | _ | 966 | ns | | | | $C_b=30~pF,~R_b=5.5~k\Omega$ | | | | **Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) ## (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | C | Conditions | HS (high-spe | ed main) Mode | Unit | |---------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------|---------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tkCY2 | $4.0~V \leq EV_{DD0} \leq 5.5$ | 24 MHz < fмск | 28/fмск | | ns | | | | V, | 20 MHz < fмcк ≤ 24 MHz | 24/fмск | | ns | | | | $2.7~V \leq V_b \leq 4.0~V$ | 8 MHz < fмcк ≤ 20 MHz | 20/fмск | | ns | | | | | 4 MHz < fmck ≤ 8 MHz | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 12/fмск | | ns | | | | $2.7 \text{ V} \le EV_{DD0} < 4.0$ | 24 MHz < fмск | 40/fмск | | ns | | | | V, | $20~\text{MHz} < \text{fmck} \le 24~\text{MHz}$ | 32/fмск | | ns | | | | $2.3~V \leq V_b \leq 2.7~V$ | 16 MHz < fмcк ≤ 20 MHz | 28/fмск | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 24/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 12/fмск | | ns | | | | $2.4~V \leq EV_{DD0} < 3.3$ | 24 MHz < fмск | 96/fмск | | ns | | | | $V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V$ | 20 MHz < fмcк ≤ 24 MHz | 72/fмск | | ns | | | | | 16 MHz < fмcк ≤ 20 MHz | 64/fмск | | ns | | | | | 8 MHz < fмск ≤ 16 MHz | 52/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 32/fмск | | ns | | | | | fмcк ≤ 4 MHz | 20/fмск | | ns | | SCKp high-/low-level width | tкн2,<br>tкL2 | $4.0 \ V \le EV_{DD0} \le 5.$ $2.7 \ V \le V_b \le 4.0 \ V$ | 5 V, | tkcy2/2 - 24 | | ns | | | | $ 2.7 \ V \le EV_{DD0} < 4.0 \ V, $ $ 2.3 \ V \le V_b \le 2.7 \ V $ | | tkcy2/2 - 36 | | ns | | | | $ 2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 2}} $ | | tkcy2/2 - 100 | | ns | | SIp setup time (to SCKp↑) Note2 | tsık2 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 $ $ 2.7 \ V \leq V_b \leq 4.0 \ V $ | 5 V, | 1/fмск + 40 | | ns | | | | $2.7 \ V \le EV_{DD0} < 4.$ $2.3 \ V \le V_b \le 2.7 \ V$ | 0 V, | 1/fмск + 40 | | ns | | | | $2.4 \ V \le EV_{DD0} < 3.$ $1.6 \ V \le V_b \le 2.0 \ V$ | 3 V, | 1/fмск + 60 | | ns | | Slp hold time<br>(from SCKp <sup>↑</sup> ) Note 3 | tksi2 | | | 1/fmck + 62 | | ns | | Delay time from SCKp↓<br>to SOp output Note 4 | <b>t</b> KSO2 | $4.0~V \leq EV_{DD0} \leq 5.$ $C_b = 30~pF,~R_b = 1$ | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, .4 k $\Omega$ | | 2/fмск + 240 | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, .7 kΩ | | 2/fмск + 428 | ns | | | | $2.4 \ V \le EV_{DD0} < 3.$ $C_b = 30 \ pF, \ R_b = 5$ | 3 V, 1.6 V ≤ V <sub>b</sub> ≤ 2.0 V<br>.5 kΩ | | 2/fмск + 1146 | ns | (Notes, Caution and Remarks are listed on the next page.) R5F100GAANA, R5F100GCANA, R5F100GDANA, R5F100GEANA, R5F100GFANA, R5F100GHANA, R5F100GHANA, R5F100GKANA, R5F100GKANA, R5F100GKANA, R5F100GKANA R5F101GAANA, R5F101GCANA, R5F101GDANA, R5F101GEANA, R5F101GFANA, R5F101GHANA, R5F101GHANA, R5F101GHANA, R5F101GKANA, R5F101GKANA, R5F101GLANA R5F100GADNA, R5F100GCDNA, R5F100GDDNA, R5F100GEDNA, R5F100GFDNA, R5F100GDNA, R5F100GHDNA, R5F100GJDNA, R5F100GKDNA, R5F100GLDNA R5F101GADNA, R5F101GCDNA, R5F101GDDNA, R5F101GEDNA, R5F101GFDNA, R5F101GGDNA, R5F101GHDNA, R5F101GJDNA, R5F101GKDNA, R5F101GLDNA R5F100GAGNA, R5F100GCGNA, R5F100GDGNA, R5F100GEGNA, R5F100GFGNA, R5F100GHGNA, R5F100GJGNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|---------------------------|---------------| | P-HWQFN48-7x7-0.50 | PWQN0048KB-A | 48PJN-A<br>P48K8-50-5B4-6 | 0.13 | | Referance | Dimens | sion in Mil | limeters | |----------------|--------|-------------|----------| | Symbol | Min | Nom | Max | | D | 6.95 | 7.00 | 7.05 | | Е | 6.95 | 7.00 | 7.05 | | Α | | | 0.80 | | A <sub>1</sub> | 0.00 | | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | Х | | | 0.05 | | у | | | 0.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 5.50 | _ | | E <sub>2</sub> | | 5.50 | _ | ©2013 Renesas Electronics Corporation. All rights reserved. | | | | Description | |------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 118 | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics | | | | 118 | Modification of table and note in 2.6.3 POR circuit characteristics | | | | 119 | Modification of table in 2.6.4 LVD circuit characteristics | | | | 120 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 120 | Renamed to 2.6.5 Power supply voltage rising slope characteristics | | | | 122 | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes | | | | 123 | Modification of caution 1 and description | | | | 124 | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C) | | | | 126 | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics | | | | 126 | Modification of table in 3.2.2 On-chip oscillator characteristics | | | | 127 | Modification of note 3 in 3.3.1 Pin characteristics (1/5) | | | | 128 | Modification of note 3 in 3.3.1 Pin characteristics (2/5) | | | | 133 | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2) | | | | 135 | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2) | | | | 137 | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2) | | | | 139 | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2) | | | | 140 | Modification of (3) Peripheral Functions (Common to all products) | | | | 142 | Modification of table in 3.4 AC Characteristics | | | | 143 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | 143 | Modification of figure of AC Timing Test Points | | | | 143 | Modification of figure of External System Clock Timing | | | | 145 | Modification of figure of AC Timing Test Points | | | | 145 | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode) | | | | 146 | Modification of description in (2) During communication at same potential (CSI mode) | | | | 147 | Modification of description in (3) During communication at same potential (CSI mode) | | | | 149 | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | 151 | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | 155 | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | 156 | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | 157, 158 | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | 160, 161 | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) | #### Notice - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### SALES OFFICES ### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information California Eastern Laboratories, Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141