



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0113ph005sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Overview**

Zilog's Z8 Encore! XP<sup>®</sup> microcontroller unit (MCU) family of products are the first Zilog<sup>®</sup> microcontroller products based on the 8-bit eZ8 CPU core. Z8 Encore! XP F0823 Series products expand upon Zilog's extensive line of 8-bit microcontrollers. The Flash in-circuit programming capability allows for faster development time and program changes in the field. The new eZ8 CPU is upward compatible with existing Z8<sup>®</sup> instructions. The rich peripheral set of Z8 Encore! XP F0823 Series makes it suitable for a variety of applications including motor control, security systems, home appliances, personal electronic devices, and sensors.

## **Features**

The key features of Z8 Encore! XP F0823 Series include:

- 5 MHz eZ8 CPU
- 1 KB, 2 KB, 4 KB, or 8 KB Flash memory with in-circuit programming capability
- 256 B, 512 B, or 1 KB register RAM
- 6 to 24 I/O pins depending upon package
- Internal precision oscillator (IPO)
- Full-duplex UART
- The universal asynchronous receiver/transmitter (UART) baud rate generator (BRG) can be configured and used as a basic 16-bit timer
- Infrared data association (IrDA)-compliant infrared encoder/decoders, integrated with UART
- Two enhanced 16-bit timers with capture, compare, and PWM capability
- Watchdog Timer (WDT) with dedicated internal RC oscillator
- On-Chip Debugger (OCD)
- Optional 8-channel, 10-bit Analog-to-Digital Converter (ADC)
- On-Chip analog comparator
- Up to 20 vectored interrupts
- Direct LED drive with programmable drive strengths
- Voltage Brownout (VBO) protection
- Power-On Reset (POR)

| BITS  | 7       | 6       | 5      | 4      | 3             | 2      | 1      | 0      |
|-------|---------|---------|--------|--------|---------------|--------|--------|--------|
| FIELD | PA7VENH | PA6CENH | PA5ENH | PA4ENH | <b>PA3ENH</b> | PA2ENH | PA1ENH | PA0ENH |
| RESET | 0       | 0       | 0      | 0      | 0             | 0      | 0      | 0      |
| R/W   | R/W     | R/W     | R/W    | R/W    | R/W           | R/W    | R/W    | R/W    |
| ADDR  |         |         |        | FC     | 4H            |        |        |        |

## Table 41. IRQ1 Enable High Bit Register (IRQ1ENH)

PA7VENH—Port A Bit[7] Interrupt Request Enable High Bit PA6CENH—Port A Bit[7] or Comparator Interrupt Request Enable High Bit PAxENH—Port A Bit[x] Interrupt Request Enable High Bit For selection of Port A as the interrupt source, see Shared Interrupt Select Register on page 64.

### Table 42. IRQ1 Enable Low Bit Register (IRQ1ENL)

| BITS  | 7       | 6                           | 5      | 4      | 3             | 2      | 1      | 0      |
|-------|---------|-----------------------------|--------|--------|---------------|--------|--------|--------|
| FIELD | PA7VENL | PA6CENL                     | PA5ENL | PA4ENL | <b>PA3ENL</b> | PA2ENL | PA1ENL | PA0ENL |
| RESET | 0       | 0                           | 0      | 0      | 0             | 0      | 0      | 0      |
| R/W   | R/W     | R/W R/W R/W R/W R/W R/W R/W |        |        |               |        |        |        |
| ADDR  |         |                             |        | FC     | 5H            |        |        |        |

PA7VENH—Port A Bit[7] Interrupt Request Enable Low Bit PA6CENH—Port A Bit[6] or Comparator Interrupt Request Enable Low Bit PAxENL—Port A Bit[x] Interrupt Request Enable Low Bit

## **IRQ2 Enable High and Low Bit Registers**

Table 43 describes the priority control for IRQ2. The IRQ2 Enable High and Low Bit registers (Table 44 and Table 45) form a priority encoded enabling for interrupts in the Interrupt Request 2 register. Priority is generated by setting bits in each register.

### Table 43. IRQ2 Enable and Priority Encoding

| IRQ2ENH[x] | IRQ2ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |

| BITS  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------|------|------|------|------|------|------|
| FIELD | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 |
| RESET | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  |      |      |      | FC   | DH   |      |      |      |

## Table 46. Interrupt Edge Select Register (IRQES)

IES*x*—Interrupt Edge Select *x* 

0 = An interrupt request is generated on the falling edge of the PAx input or PDx

1 = An interrupt request is generated on the rising edge of the PAx input PDx where x indicates the specific GPIO port pin number (0 through 7)

## **Shared Interrupt Select Register**

The Shared Interrupt Select (IRQSS) register (Table 47) determines the source of the PADxS interrupts. The Shared Interrupt Select register selects between Port A and alternate sources for the individual interrupts.

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.

Table 47. Shared Interrupt Select Register (IRQSS)

| BITS  | 7        | 6     | 5        | 4                   | 3  | 2 | 1 | 0 |
|-------|----------|-------|----------|---------------------|----|---|---|---|
| FIELD | Reserved | PA6CS | Reserved |                     |    |   |   |   |
| RESET | 0        | 0     | 0        | 0                   | 0  | 0 | 0 | 0 |
| R/W   | R/W      | R/W   | R/W      | R/W R/W R/W R/W R/W |    |   |   |   |
| ADDR  |          |       |          | FC                  | EH |   |   |   |

PA6CS—PA6/Comparator Selection

0 = PA6 is used for the interrupt for PA6CS interrupt request

1 = The Comparator is used for the interrupt for PA6CS interrupt request

Reserved-Must be 0

## Interrupt Control Register

The Interrupt Control (IRQCTL) register (Table 48) contains the master enable bit for all interrupts.

## **COMPARATOR COUNTER Mode**

In COMPARATOR COUNTER mode, the timer counts input transitions from the analog comparator output. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. In COMPARATOR COUNTER mode, the prescaler is disabled.

**Caution:** *The frequency of the comparator output signal must not exceed one-fourth the system clock frequency.* 

After reaching the Reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer Reload.

Follow the steps below for configuring a timer for COMPARATOR COUNTER mode and initiating the count:

- 1. Write to the Timer Control register to:
  - Disable the timer.
  - Configure the timer for COMPARATOR COUNTER mode.
  - Select either the rising edge or falling edge of the comparator output signal for the count. This also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This action only affects the first pass in COMPARATOR COUNTER mode. After the first timer Reload in COMPARATOR COUNTER mode, counting always begins at the reset value of 0001H. Generally, in COMPARATOR COUNTER mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer.

In COMPARATOR COUNTER mode, the number of comparator output transitions since the timer start is given by the following equation:

Comparator Output Transitions = Current Count Value – Start Value

### **ONE-SHOT Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **CONTINUOUS Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

### **COUNTER Mode**

If the timer is enabled the Timer Output signal is complemented after timer reload.

- 0 =Count occurs on the rising edge of the Timer Input signal
- 1 = Count occurs on the falling edge of the Timer Input signal

## **PWM SINGLE OUTPUT Mode**

0 = Timer Output is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon Reload.

1 = Timer Output is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon Reload.

### **CAPTURE Mode**

0 = Count is captured on the rising edge of the Timer Input signal

1 = Count is captured on the falling edge of the Timer Input signal

#### **COMPARE Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### GATED Mode

0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated on the falling edge of the Timer Input.

1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated on the rising edge of the Timer Input.

# Watchdog Timer

The Watchdog Timer (WDT) protects against corrupt or unreliable software, power faults, and other system-level problems which can place Z8 Encore! XP<sup>®</sup> F0823 Series devices into unsuitable operating states. The features of Watchdog Timer include:

- On-chip RC oscillator
- A selectable time-out response: reset or interrupt
- 24-bit programmable time-out value

## Operation

The WDT is a retriggerable one-shot timer that resets or interrupts Z8 Encore! XP F0823 Series devices when the WDT reaches its terminal count. The Watchdog Timer uses a dedicated on-chip RC oscillator as its clock source. The Watchdog Timer operates in only two modes: ON and OFF. Once enabled, it always counts and must be refreshed to prevent a time-out. Perform an enable by executing the WDT instruction or by setting the WDT\_AO Flash Option Bit. The WDT\_AO bit forces the Watchdog Timer to operate immediately upon reset, even if a WDT instruction has not been executed.

The Watchdog Timer is a 24-bit reloadable down counter that uses three 8-bit registers in the eZ8 CPU register space to set the reload value. The nominal WDT time-out period is described by the following equation:

WDT Time-out Period (ms) =  $\frac{\text{WDT Reload Value}}{10}$ 

where the WDT reload value is the decimal value of the 24-bit value given by {WDTU[7:0], WDTH[7:0], WDTL[7:0]} and the typical Watchdog Timer RC oscillator frequency is 10 kHz. The Watchdog Timer cannot be refreshed after it reaches 000002H. The WDT Reload Value must not be set to values below 000004H. Table 57 provides information about approximate time-out delays for the minimum and maximum WDT reload values.

#### Table 57. Watchdog Timer Approximate Time-Out Delays

| WDT Reload Value | WDT Reload Value | Approximate<br>(with 10 kHz typical W | e Time-Out Delay<br>VDT oscillator frequency) |
|------------------|------------------|---------------------------------------|-----------------------------------------------|
| (Hex)            | (Decimal)        | Typical                               | Description                                   |
| 000004           | 4                | 400 μs                                | Minimum time-out delay                        |
| FFFFF            | 16,777,215       | 28 minutes                            | Maximum time-out delay                        |

## **External Driver Enable**

The UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multi-transceiver bus, such as RS-485.

Driver Enable is an active High signal that envelopes the entire transmitted data frame including parity and Stop bits as displayed in Figure 14. The Driver Enable signal asserts when a byte is written to the UART Transmit Data register. The Driver Enable signal asserts at least one UART bit period and no greater than two UART bit periods before the Start bit is transmitted. This allows a setup time to enable the transceiver. The Driver Enable signal deasserts one system clock period after the final Stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, as well as the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the Transmit Data Register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The DEPOL bit in the UART Control Register 1 sets the polarity of the Driver Enable signal.

![](_page_7_Figure_5.jpeg)

![](_page_7_Figure_6.jpeg)

The Driver Enable to Start bit setup time is calculated as follows: (2)

$$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \le \text{DE to Start Bit Setup Time (s)} \le \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$

## **UART Interrupts**

The UART features separate interrupts for the transmitter and the receiver. In addition, when the UART primary functionality is disabled, the Baud Rate Generator can also function as a basic timer with interrupt capability.

received and the UART Receive Data register has not been read. If the RDA bit is reset to 0, reading the UART Receive Data register clears this bit.

0 = No overrun error occurred

1 = An overrun error occurred

FE—Framing Error

This bit indicates that a framing error (no Stop bit following data reception) was detected. Reading the UART Receive Data register clears this bit.

0 = No framing error occurred

1 = A framing error occurred

#### BRKD-Break Detect

This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and Stop bit(s) are all 0s this bit is set to 1. Reading the UART Receive Data register clears this bit.

0 = No break occurred

1 = A break occurred

TDRE—Transmitter Data Register Empty

This bit indicates that the UART Transmit Data register is empty and ready for additional data. Writing to the UART Transmit Data register resets this bit.

0 = Do not write to the UART Transmit Data register

1 = The UART Transmit Data register is ready to receive an additional byte to be transmitted

TXE—Transmitter Empty

This bit indicates that the transmit shift register is empty and character transmission is finished.

0 = Data is currently transmitting

1 = Transmission is complete

## $CTS \longrightarrow \overline{CTS}$ signal

When this bit is read it returns the level of the  $\overline{\text{CTS}}$  signal. This signal is active Low.

## **UART Status 1 Register**

This register contains multiprocessor control and status bits.

### Table 65. UART Status 1 Register (U0STAT1)

| BITS  | 7 | 6                   | 5 | 4  | 3  | 2 | 1 | 0 |
|-------|---|---------------------|---|----|----|---|---|---|
| FIELD |   | Reserved NEWFRM MPF |   |    |    |   |   |   |
| RESET | 0 | 0                   | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W   | R | R R R R R/W R/W R R |   |    |    |   |   | R |
| ADDR  |   |                     |   | F4 | 4H |   |   |   |

| 1 | 28 |
|---|----|

| BITS  | 7      | 6      | 5   | 4   | 3   | 2   | 1    | 0     |
|-------|--------|--------|-----|-----|-----|-----|------|-------|
| FIELD | INPSEL | INNSEL |     | REF | LVL |     | Rese | erved |
| RESET | 0      | 0      | 0   | 1   | 0   | 1   | 0    | 0     |
| R/W   | R/W    | R/W    | R/W | R/W | R/W | R/W | R/W  | R/W   |
| ADDR  |        |        |     | F9  | 0H  |     |      |       |

#### Table 76. Comparator Control Register (CMP0)

INPSEL—Signal Select for Positive Input

0 = GPIO pin used as positive comparator input

1 = temperature sensor used as positive comparator input

INNSEL—Signal Select for Negative Input

0 = internal reference disabled, GPIO pin used as negative comparator input

1 = internal reference enabled as negative comparator input

REFLVL—Internal Reference Voltage Level

Note:

This reference is independent of the ADC voltage reference.

0000 = 0.0 V 0001 = 0.2 V 0010 = 0.4 V 0011 = 0.6 V 0100 = 0.8 V 0101 = 1.0 V (Default) 0110 = 1.2 V 0111 = 1.4 V 1000 = 1.6 V 1001 = 1.8 V1010-1111 = Reserved

Reserved—R/W bits must be 0 during writes; 0 when read

Watchdog Timer can only be disabled by a Reset or Stop Mode Recovery. This setting is the default for unprogrammed (erased) Flash.

Reserved—R/W bits must be 1 during writes; 1 when read.

VBO AO-Voltage Brownout Protection Always ON

0 = Voltage Brownout Protection can be disabled in STOP mode to reduce total power consumption. For the block to be disabled, the power control register bit must also be written (see Power Control Register 0 on page 32).

1 = Voltage Brownout Protection is always enabled including during STOP mode. This setting is the default for unprogrammed (erased) Flash.

FRP—Flash Read Protect

0 = User program code is inaccessible. Limited control features are available through the On-Chip Debugger.

1 = User program code is accessible. All On-Chip Debugger commands are enabled. This setting is the default for unprogrammed (erased) Flash.

Reserved-Must be 1

FWP—Flash Write Protect

This Option Bit provides Flash Program Memory protection:

0 = Programming and erasure disabled for all of Flash Program Memory. Programming, Page Erase, and Mass Erase through User Code is disabled. Mass Erase is available using the On-Chip Debugger.

1 = Programming, Page Erase, and Mass Erase are enabled for all of Flash program memory.

## Flash Program Memory Address 0001H

### Table 88. Flash Options Bits at Program Memory Address 0001H

| BITS       | 7           | 6                    | 5            | 4        | 3        | 2   | 1   | 0   |
|------------|-------------|----------------------|--------------|----------|----------|-----|-----|-----|
| FIELD      |             | Reserved             |              | XTLDIS   | Reserved |     |     |     |
| RESET      | U           | U                    | U            | U        | U        | U   | U   | U   |
| R/W        | R/W         | R/W                  | R/W          | R/W      | R/W      | R/W | R/W | R/W |
| ADDR       |             | Program Memory 0001H |              |          |          |     |     |     |
| Noto: II - | Inchanged b | V Posot D/M          | - Dood/Mrite | <b>`</b> |          |     |     |     |

**Note:** U = Unchanged by Reset. R/W = Read/Write.

Reserved—R/W must be 1 during writes; 1 when read

XTLDIS—State of Crystal Oscillator at Reset

• Rotate and Shift

Tables 107 through Table 114 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as 'src', the destination operand is 'dst' and a condition code is 'cc'.

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| СР       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| CPX      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

## Table 107. Arithmetic Instructions

| Assembly        |                                                                                                                       | Addre       | ss Mode     | )<br>Oncode(s) | Flags      |              |               |         |   |   | Fatch  | Instr  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-------------|-------------|----------------|------------|--------------|---------------|---------|---|---|--------|--------|
| Mnemonic        | Symbolic Operation                                                                                                    | dst         | src         | (Hex)          | С          | Ζ            | s v           |         | D | н | Cycles | Cycles |
| HALT            | HALT Mode                                                                                                             |             |             | 7F             | _          | -            | -             | -       | - | - | 1      | 2      |
| INC dst         | dst ← dst + 1                                                                                                         | R           |             | 20             | _          | *            | *             | _       | _ | _ | 2      | 2      |
|                 |                                                                                                                       | IR          |             | 21             | -          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | r           |             | 0E-FE          | -          |              |               |         |   |   | 1      | 2      |
| INCW dst        | $dst \leftarrow dst + 1$                                                                                              | RR          |             | A0             | -          | *            | *             | *       | - | - | 2      | 5      |
|                 |                                                                                                                       | IRR         |             | A1             | -          |              |               |         |   |   | 2      | 6      |
| IRET            | $FLAGS \leftarrow @SP \\ SP \leftarrow SP + 1 \\ PC \leftarrow @SP \\ SP \leftarrow SP + 2 \\ IRQCTL[7] \leftarrow 1$ |             |             | BF             | *          | *            | *             | *       | * | * | 1      | 5      |
| JP dst          | $PC \gets dst$                                                                                                        | DA          |             | 8D             | _          | -            | _             | -       | - | - | 3      | 2      |
|                 |                                                                                                                       | IRR         |             | C4             |            |              |               |         |   |   | 2      | 3      |
| JP cc, dst      | if cc is true<br>PC $\leftarrow$ dst                                                                                  | DA          |             | 0D-FD          | -          | _            | _             | -       | - | - | 3      | 2      |
| JR dst          | $PC \leftarrow PC + X$                                                                                                | DA          |             | 8B             | -          | -            | _             | -       | - | _ | 2      | 2      |
| JR cc, dst      | if cc is true<br>PC $\leftarrow$ PC + X                                                                               | DA          |             | 0B-FB          | -          | -            | -             | -       | - | - | 2      | 2      |
| LD dst, rc      | $dst \gets src$                                                                                                       | r           | IM          | 0C-FC          | -          | -            | _             | _       | - | _ | 2      | 2      |
|                 |                                                                                                                       | r           | X(r)        | C7             | _          |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | X(r)        | r           | D7             | _          |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | r           | lr          | E3             | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | R           | R           | E4             | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | R           | IR          | E5             |            |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | R           | IM          | E6             | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | IR          | IM          | E7             | _          |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | lr          | r           | F3             | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | IR          | R           | F5             |            |              |               |         |   |   | 3      | 3      |
| Flags Notation: | * = Value is a function of<br>– = Unaffected<br>X = Undefined                                                         | f the resul | It of the c | operation.     | 0 =<br>1 = | = Re<br>= Se | eset<br>et to | to<br>1 | 0 |   |        |        |

## Table 115. eZ8 CPU Instruction Summary (Continued)

# **Opcode Maps**

A description of the opcode map data and the abbreviations are provided in Figure 26. Figure 27 and Figure 28 provide information about each of the eZ8 CPU instructions. Table 116 lists Opcode Map abbreviations.

![](_page_13_Figure_4.jpeg)

Figure 26. Opcode Map Cell Description

|                                               | V <sub>DD</sub><br>T <sub>A</sub> = -<br>(unless | = 2.7 V to<br>40 °C to +<br>otherwise | 3.6 V<br>105 °C<br>e stated) |        |                                                                                                                                                                   |  |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------|------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                     | Minimum                                          | Typical                               | Maximum                      | Units  | Notes                                                                                                                                                             |  |
| Flash Byte Read Time                          | 100                                              | -                                     | -                            | ns     |                                                                                                                                                                   |  |
| Flash Byte Program Time                       | 20                                               | -                                     | 40                           | μs     |                                                                                                                                                                   |  |
| Flash Page Erase Time                         | 10                                               | -                                     | -                            | ms     |                                                                                                                                                                   |  |
| Flash Mass Erase Time                         | 200                                              | -                                     | -                            | ms     |                                                                                                                                                                   |  |
| Writes to Single Address<br>Before Next Erase | -                                                | -                                     | 2                            |        |                                                                                                                                                                   |  |
| Flash Row Program Time                        | _                                                | -                                     | 8                            | ms     | Cumulative program time for<br>single row cannot exceed limit<br>before next erase. This<br>parameter is only an issue<br>when bypassing the Flash<br>Controller. |  |
| Data Retention                                | 100                                              | -                                     | -                            | years  | 25 °C                                                                                                                                                             |  |
| Endurance                                     | 10,000                                           | -                                     | -                            | cycles | Program/erase cycles                                                                                                                                              |  |

## Table 123. Flash Memory Electrical Characteristics and Timing

## Table 124. Watchdog Timer Electrical Characteristics and Timing

|                     |                          | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = -40 °C to +105 °C<br>(unless otherwise stated) |         |             |       |                                                                        |  |
|---------------------|--------------------------|-----------------------------------------------------------------------------------------------------|---------|-------------|-------|------------------------------------------------------------------------|--|
| Symbol              | Parameter                | Minimum                                                                                             | Typical | Maximum     | Units | Conditions                                                             |  |
| F <sub>WDT</sub>    | WDT Oscillator Frequency |                                                                                                     | 10      |             | kHz   |                                                                        |  |
| F <sub>WDT</sub>    | WDT Oscillator Error     |                                                                                                     |         | <u>+</u> 50 | %     |                                                                        |  |
| T <sub>WDTCAL</sub> | WDT Calibrated Timeout   | 0.98                                                                                                | 1       | 1.02        | S     | V <sub>DD</sub> = 3.3 V;<br>T <sub>A</sub> = 30 °C                     |  |
|                     |                          | 0.70                                                                                                | 1       | 1.30        | S     | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = 0 °C to 70 °C     |  |
|                     |                          | 0.50                                                                                                | 1       | 1.50        | S     | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = -40 °C to +105 °C |  |

![](_page_15_Figure_2.jpeg)

![](_page_15_Figure_3.jpeg)

| Table 127. GFIO FOIL IIIpul Tilling | Table | 127. | <b>GPIO</b> | Port | Input | Timing |
|-------------------------------------|-------|------|-------------|------|-------|--------|
|-------------------------------------|-------|------|-------------|------|-------|--------|

|                     |                                                                                                    | Dela    | y (ns)  |
|---------------------|----------------------------------------------------------------------------------------------------|---------|---------|
| Parameter           | Abbreviation                                                                                       | Minimum | Maximum |
| T <sub>S_PORT</sub> | Port Input Transition to XIN Rise Setup Time (Not pictured)                                        | 5       | _       |
| T <sub>H_PORT</sub> | XIN Rise to Port Input Transition Hold Time (Not pictured)                                         | 0       | _       |
| T <sub>SMR</sub>    | GPIO Port Pin Pulse Width to ensure Stop Mode Recovery (for GPIO Port Pins enabled as SMR sources) | 1 μs    |         |

![](_page_15_Figure_6.jpeg)

# Figure 42 displays the 28-pin Small Shrink Outline Package (SSOP) available for Z8 Encore! XP F0823 Series devices.

![](_page_16_Figure_2.jpeg)

|        |          | MILLIMETER | R     | INCH       |       |       |  |  |
|--------|----------|------------|-------|------------|-------|-------|--|--|
| SYMBOL | MIN      | NOM        | MAX   | MIN        | NOM   | MAX   |  |  |
| А      | 1.73     | 1.86       | 1.99  | 0.068      | 0.073 | 0.078 |  |  |
| A1     | 0.05     | 0.13       | 0.21  | 0.002      | 0.005 | 0.008 |  |  |
| A2     | 1.68     | 1.73       | 1.78  | 0.066      | 0.068 | 0.070 |  |  |
| В      | 0.25     |            | 0.38  | 0.010      |       | 0.015 |  |  |
| С      | 0.09     | -          | 0.20  | 0.004      | 0.006 | 0.008 |  |  |
| D      | 10.07    | 10.20      | 10.33 | 0.397      | 0.402 | 0.407 |  |  |
| E      | 5.20     | 5.30       | 5.38  | 0.205      | 0.209 | 0.212 |  |  |
| е      | 0.65 TYP |            |       | 0.0256 TYP |       |       |  |  |
| Н      | 7.65     | 7.80       | 7.90  | 0.301      | 0.307 | 0.311 |  |  |
| L      | 0.63     | 0.75       | 0.95  | 0.025      | 0.030 | 0.037 |  |  |

CONTROLLING DIMENSIONS: MM LEADS ARE COPLANAR WITHIN .004 INCHES.

Figure 42. 28-Pin Small Shrink Outline Package (SSOP)

| Number                                   | ٩          | 5     | ines | rrupts | lit Timers<br>WM | sit A/D Channels | tT with IrDA | cription            |  |
|------------------------------------------|------------|-------|------|--------|------------------|------------------|--------------|---------------------|--|
| Part                                     | Flas       | RAN   | 101  | Intel  | 16-E<br>w/P\     | 10-E             | UAF          | Des                 |  |
| Z8 Encore! XP with 8 KB Flash            |            |       |      |        |                  |                  |              |                     |  |
| Standard Temperatur                      | e: 0 °C to | 70 °C |      |        |                  |                  |              |                     |  |
| Z8F0813PB005SC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | PDIP 8-pin package  |  |
| Z8F0813QB005SC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | QFN 8-pin package   |  |
| Z8F0813SB005SC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | SOIC 8-pin package  |  |
| Z8F0813SH005SC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | SOIC 20-pin package |  |
| Z8F0813HH005SC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | SSOP 20-pin package |  |
| Z8F0813PH005SC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | PDIP 20-pin package |  |
| Z8F0813SJ005SC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | SOIC 28-pin package |  |
| Z8F0813HJ005SC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | SSOP 28-pin package |  |
| Z8F0813PJ005SC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | PDIP 28-pin package |  |
| Extended Temperature: -40 °C to 105 °C   |            |       |      |        |                  |                  |              |                     |  |
| Z8F0813PB005EC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | PDIP 8-pin package  |  |
| Z8F0813QB005EC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | QFN 8-pin package   |  |
| Z8F0813SB005EC                           | 8 KB       | 1 KB  | 6    | 12     | 2                | 0                | 1            | SOIC 8-pin package  |  |
| Z8F0813SH005EC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | SOIC 20-pin package |  |
| Z8F0813HH005EC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | SSOP 20-pin package |  |
| Z8F0813PH005EC                           | 8 KB       | 1 KB  | 16   | 18     | 2                | 0                | 1            | PDIP 20-pin package |  |
| Z8F0813SJ005EC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | SOIC 28-pin package |  |
| Z8F0813HJ005EC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | SSOP 28-pin package |  |
| Z8F0813PJ005EC                           | 8 KB       | 1 KB  | 24   | 18     | 2                | 0                | 1            | PDIP 28-pin package |  |
| Replace C with G for Lead-Free Packaging |            |       |      |        |                  |                  |              |                     |  |

## Part Number Suffix Designations

![](_page_18_Figure_3.jpeg)

Index

**COMPARE 84** compare - extended addressing 175 COMPARE mode 84 compare with carry 175 compare with carry - extended addressing 175 complement 177 complement carry flag 176 condition code 173 continuous conversion (ADC) 120 CONTINUOUS mode 84 control register definition, UART 104 Control Registers 13, 17 **COUNTER modes 84** CP 175 CPC 175 **CPCX 175** CPU and peripheral overview 4 CPU control instructions 176 **CPX 175** Customer Support 237

## D

DA 173, 175 data memory 15 DC characteristics 194 debugger, on-chip 151 **DEC 175** decimal adjust 175 decrement 175 decrement and jump non-zero 178 decrement word 175 **DECW 175** destination operand 174 device, port availability 35 DI 176 direct address 173 disable interrupts 176 **DJNZ 178** dst 174

## Ε

EI 176

electrical characteristics 193 ADC 201 flash memory and timing 200 GPIO input data sample timing 202 Watchdog Timer 200, 202 enable interrupt 176 ER 173 extended addressing register 173 extended addressing register 173 external pin reset 25 eZ8 CPU features 4 eZ8 CPU instruction classes 174 eZ8 CPU instruction notation 172 eZ8 CPU instruction set 171 eZ8 CPU instruction set 171

## F

FCTL register 137, 143, 144 features, Z8 Encore! 1 first opcode map 190 FLAGS 174 flags register 174 flash controller 4 option bit address space 144 option bit configuration - reset 141 program memory address 0000H 144 program memory address 0001H 145 flash memory 129 arrangement 130 byte programming 135 code protection 133 configurations 129 control register definitions 137, 143 controller bypass 136 electrical characteristics and timing 200 flash control register 137, 143, 144 flash option bits 134 flash status register 137 flow chart 132 frequency high and low byte registers 139 mass erase 135 operation 131 operation timing 133

228

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

236