



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0113sj005ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 07                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Receiving Data using the Interrupt Driven Method                                                                                                                                                                                                                                                                                                                                                                                                                              | . 97                                                                                                                                                                                                          |
| Clear To Sond (CTS) Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                 | . 98                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 99                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 101                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 101                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 103                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 100                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 104                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 104                                                                                                                                                                                                           |
| UART Status 0 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 105                                                                                                                                                                                                           |
| UART Status 1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 106                                                                                                                                                                                                           |
| UART Control 0 and Control 1 Registers                                                                                                                                                                                                                                                                                                                                                                                                                                        | 107                                                                                                                                                                                                           |
| UART Address Compare Register                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 109                                                                                                                                                                                                           |
| UART Baud Rate High and Low Byte Registers                                                                                                                                                                                                                                                                                                                                                                                                                                    | 110                                                                                                                                                                                                           |
| Infrared Encoder/Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 113                                                                                                                                                                                                           |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 113                                                                                                                                                                                                           |
| Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 113                                                                                                                                                                                                           |
| Transmitting IrDA Data                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 114                                                                                                                                                                                                           |
| Receiving IrDA Data                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 115                                                                                                                                                                                                           |
| Infrared Encoder/Decoder Control Register Definitions                                                                                                                                                                                                                                                                                                                                                                                                                         | 116                                                                                                                                                                                                           |
| Analog-to-Digital Converter                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 447                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 117                                                                                                                                                                                                           |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>117</b><br>117                                                                                                                                                                                             |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 117<br>117<br>118                                                                                                                                                                                             |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 117<br>117<br>118<br>118                                                                                                                                                                                      |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Operation                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> </ul>                                                                                                                                   |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Single-Shot Conversion                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>119</li> </ul>                                                                                                         |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion                                                                                                                                                                                                                                                                                                                                   | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> </ul>                                                                                                         |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts                                                                                                                                                                                                                                                                                                                | 117<br>117<br>118<br>118<br>119<br>119<br>120<br>121                                                                                                                                                          |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation                                                                                                                                                                                                                                                                           | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> </ul>                                                                               |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions                                                                                                                                                                                                                                  | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> </ul>                                                                  |
| Architecture       Operation         Operation       Data Format         Data Format       Automatic Powerdown         Single-Shot Conversion       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       Operation                                                                                                                          | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> </ul>                                        |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Single-Shot Conversion         Single-Shot Conversion       Continuous Conversion         Interrupts       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       ADC Control/Status Register 1                                                                                                       | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>124</li> </ul>                                        |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register                                                                                                                         | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> <li>124</li> <li>124</li> </ul>                           |
| Architecture       Operation         Data Format       Automatic Powerdown         Single-Shot Conversion       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       ADC Control/Status Register 1         ADC Data High Byte Register       ADC Data Low Bits Register                                                                     | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> <li>124</li> <li>125</li> </ul>              |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register         ADC Data Low Bits Register                                                                                      | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121<br>122<br>122<br>122<br>124<br>124<br>125<br>127                                                                                                         |
| Architecture       Operation         Data Format       Data Format         Automatic Powerdown       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       Calibration and Compensation         ADC Control Register Definitions       ADC Control Register 0         ADC Control/Status Register 1       ADC Data High Byte Register         ADC Data Low Bits Register       Operation                           | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121<br>122<br>122<br>122<br>122<br>124<br>124<br>125<br>127                                                                                                  |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register         ADC Data Low Bits Register         Comparator         Operation         Comparator Control Register Definitions | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>120</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> <li>124</li> <li>125</li> <li>127</li> <li>127</li> <li>127</li> </ul> |

Table 5 provides detailed information about the characteristics for each pin available on Z8 Encore!  $XP^{\text{(R)}}$  F0823 Series 8-pin devices.

**Note:** All six I/O pins on the 8-pin packages are 5 V-tolerant (unless the pull-up devices are enabled). The column in Table 4 below describes 5 V-tolerance for the 20- and 28-pin packages only.

| Symbol   |           | Reset                                 | Active<br>Low or<br>Active | Tristate          | Internal Pull-un        | Schmitt- | Open Drain             | 5 V             |
|----------|-----------|---------------------------------------|----------------------------|-------------------|-------------------------|----------|------------------------|-----------------|
| Mnemonic | Direction | Direction                             | High                       | Output            | or Pull-down            | Input    | Output                 | Tolerance       |
| AVDD     | N/A       | N/A                                   | N/A                        | N/A               | N/A                     | N/A      | N/A                    | N/A             |
| AVSS     | N/A       | N/A                                   | N/A                        | N/A               | N/A                     | N/A      | N/A                    | NA              |
| DBG      | I/O       | I                                     | N/A                        | Yes               | No                      | Yes      | Yes                    | Yes             |
| PA[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PA[7:2]<br>only |
| PB[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PB[7:6]<br>only |
| PC[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PC[7:3]<br>only |
| RESET    | I/O       | I/O<br>(d <u>efaults</u><br>to RESET) | Low (in<br>Reset<br>mode)  | Yes (PD0<br>only) | Always on for<br>RESET  | Yes      | Always on for<br>RESET | Yes             |
| VDD      | N/A       | N/A                                   | N/A                        | N/A               |                         |          | N/A                    | N/A             |
| VSS      | N/A       | N/A                                   | N/A                        | N/A               |                         |          | N/A                    | N/A             |

### Table 4. Pin Characteristics (20- and 28-pin Devices)

**Note:** *PB6 and PB7 are available only in the devices without ADC.* 

memory addresses returns FFH. Writing to these unimplemented Program Memory addresses produces no effect. Table 6 describes the Program Memory maps for the Z8 Encore! XP<sup>®</sup> F0823 Series products.

| Program Memory Address (Hex) | Function                 |
|------------------------------|--------------------------|
| Z8F0823 and Z8F0813 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0423 and Z8F0413 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0223 and Z8F0213 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-07FF                    | Program Memory           |
| Z8F0123 and Z8F0113 Products |                          |
| 0000–0001                    | Flash Option Bits        |

 Table 6. Z8 Encore! XP F0823 Series Program Memory Maps

| Address (Hex)          | Register Description      | Mnemonic      | Reset (Hex) | Page No |
|------------------------|---------------------------|---------------|-------------|---------|
| F0C                    | Timer 1 PWM High Byte     | T1PWMH        | 00          | 81      |
| F0D                    | Timer 1 PWM Low Byte      | T1PWML        | 00          | 82      |
| F0E                    | Timer 1 Control 0         | T1CTL0        | 00          | 82      |
| F0F                    | Timer 1 Control 1         | T1CTL1        | 00          | 80      |
| F10–F3F                | Reserved                  | —             | XX          |         |
| UART                   |                           |               |             |         |
| F40                    | UART0 Transmit Data       | U0TXD         | XX          | 104     |
|                        | UART0 Receive Data        | U0RXD         | XX          | 105     |
| F41                    | UART0 Status 0            | U0STAT0       | 0000011Xb   | 105     |
| F42                    | UART0 Control 0           | U0CTL0        | 00          | 107     |
| F43                    | UART0 Control 1           | U0CTL1        | 00          | 107     |
| F44                    | UART0 Status 1            | U0STAT1       | 00          | 106     |
| F45                    | UART0 Address Compare     | <b>U0ADDR</b> | 00          | 109     |
| F46                    | UART0 Baud Rate High Byte | U0BRH         | FF          | 110     |
| F47                    | UART0 Baud Rate Low Byte  | U0BRL         | FF          | 110     |
| F48–F6F                | Reserved                  | —             | XX          |         |
| Analog-to-Digit        | al Converter (ADC)        |               |             |         |
| F70                    | ADC Control 0             | ADCCTL0       | 00          | 122     |
| F71                    | ADC Control 1             | ADCCTL1       | 80          | 122     |
| F72                    | ADC Data High Byte        | ADCD_H        | XX          | 124     |
| F73                    | ADC Data Low Bits         | ADCD_L        | XX          | 124     |
| F74–F7F                | Reserved                  |               | XX          |         |
| Low Power Cor          | ntrol                     |               |             |         |
| F80                    | Power Control 0           | PWRCTL0       | 80          | 33      |
| F81                    | Reserved                  | —             | XX          |         |
| LED Controller         |                           |               |             |         |
| F82                    | LED Drive Enable          | LEDEN         | 00          | 51      |
| F83                    | LED Drive Level High Byte | LEDLVLH       | 00          | 51      |
| F84                    | LED Drive Level Low Byte  | LEDLVLL       | 00          | 52      |
| F85                    | Reserved                  | —             | XX          |         |
| <b>Oscillator Cont</b> | rol                       |               |             |         |
| F86                    | Oscillator Control        | OSCCTL        | A0          | 167     |
| F87–F8F                | Reserved                  |               | XX          |         |
| Comparator 0           |                           |               |             |         |
| F90                    | Comparator 0 Control      | CMP0          | 14          | 128     |

vector address. Following Stop Mode Recovery, the STOP bit in the Watchdog Timer Control Register is set to 1. Table 11 lists the Stop Mode Recovery sources and resulting actions. The section following the table provides more detailed information on each of the Stop Mode Recovery sources.

### Table 11. Stop Mode Recovery Sources and Resulting Action

| Operating Mode | Stop Mode Recovery Source                                                      | Action                                                               |
|----------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------|
| STOP mode      | Watchdog Timer time-out when configured for Reset                              | Stop Mode Recovery                                                   |
|                | Watchdog Timer time-out when configured for interrupt                          | Stop Mode Recovery followed by interrupt (if interrupts are enabled) |
|                | Data transition on any GPIO port pin<br>enabled as a Stop Mode Recovery source | Stop Mode Recovery                                                   |
|                | Assertion of external RESET Pin                                                | System Reset                                                         |
|                | Debug Pin driven Low                                                           | System Reset                                                         |

### Stop Mode Recovery Using Watchdog Timer Time-Out

If the Watchdog Timer times out during STOP mode, the device undergoes a Stop Mode Recovery sequence. In the Watchdog Timer Control register, the WDT and STOP bits are set to 1. If the Watchdog Timer is configured to generate an interrupt upon time-out and Z8 Encore! XP<sup>®</sup> F0823 Series device is configured to respond to interrupts, the eZ8 CPU services the Watchdog Timer interrupt request following the normal Stop Mode Recovery sequence.

### Stop Mode Recovery Using a GPIO Port Pin Transition

Each of the GPIO port pins can be configured as a Stop Mode Recovery input source. On any GPIO pin enabled as a Stop Mode Recovery source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery.

- **Note:** The SMR pulses shorter than specified does not trigger a recovery. When this happens, the STOP bit in the Reset Status (RSTSTAT) register is set to 1.
- **Caution:** In STOP mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the port transition only if the signal stays on the port pin through the end of the Stop Mode Recovery delay. As a result, short pulses on the port pin can initiate Stop Mode Recovery without being written to the Port Input Data register or without initiating an interrupt (if enabled for that pin).

# **Low-Power Modes**

Z8 Encore! XP<sup>®</sup> F0823 Series products contain power-saving features. The highest level of power reduction is provided by the STOP mode, in which nearly all device functions are powered down. The next lower level of power reduction is provided by the HALT mode, in which the CPU is powered down.

Further power savings can be implemented by disabling individual peripheral blocks while in ACTIVE mode (defined as being in neither STOP nor HALT mode).

## **STOP Mode**

Executing the eZ8 CPU's Stop instruction places the device into STOP mode, powering down all peripherals except the Voltage Brownout detector, and the Watchdog Timer. These two blocks may also be disabled for additional power savings. In STOP mode, the operating characteristics are:

- Primary crystal oscillator and internal precision oscillator are stopped; XIN and XOUT (if previously enabled) are disabled, and PA0/PA1 revert to the states programmed by the GPIO registers.
- System clock is stopped.
- eZ8 CPU is stopped.
- Program counter (PC) stops incrementing.
- Watchdog Timer's internal RC oscillator continues to operate if enabled by the Oscillator Control Register.
- If enabled, the Watchdog Timer logic continues to operate.
- If enabled for operation in STOP mode by the associated Flash Option Bit, the Voltage Brownout protection circuit continues to operate.
- All other on-chip peripherals are idle.

To minimize current in STOP mode, all GPIO pins that are configured as digital inputs must be driven to one of the supply rails ( $V_{CC}$  or GND). Additionally, any GPIOs configured as outputs must also be driven to one of the supply rails. The device can be brought out of STOP mode using Stop Mode Recovery. For more information on Stop Mode Recovery, see Reset and Stop Mode Recovery on page 21.

| Port     | Pin | Mnemonic          | Alternate Function<br>Description | Alternate<br>Function Select<br>Register AFS1 | Alternate<br>Function<br>Select<br>Register<br>AFS2 |
|----------|-----|-------------------|-----------------------------------|-----------------------------------------------|-----------------------------------------------------|
| Port A   | PA0 | TOIN              | Timer 0 Input                     | AFS1[0]: 0                                    | AFS2[0]: 0                                          |
|          |     | Reserved          |                                   | AFS1[0]: 0                                    | AFS2[0]: 1                                          |
| Port A F |     | Reserved          |                                   | AFS1[0]: 1                                    | AFS2[0]: 0                                          |
|          |     | TOOUT             | Timer 0 Output Complement         | AFS1[0]: 1                                    | AFS2[0]: 1                                          |
|          | PA1 | TOOUT             | Timer 0 Output                    | AFS1[1]: 0                                    | AFS2[1]: 0                                          |
|          |     | Reserved          |                                   | AFS1[1]: 0                                    | AFS2[1]: 1                                          |
|          |     | CLKIN             | External Clock Input              | AFS1[1]: 1                                    | AFS2[1]: 0                                          |
|          |     | Analog Functions* | ADC Analog Input/VREF             | AFS1[1]: 1                                    | AFS2[1]: 1                                          |
|          | PA2 | DE0               | UART 0 Driver Enable              | AFS1[2]: 0                                    | AFS2[2]: 0                                          |
| -        |     | RESET             | External Reset                    | AFS1[2]: 0                                    | AFS2[2]: 1                                          |
|          |     | T1OUT             | Timer 1 Output                    | AFS1[2]: 1                                    | AFS2[2]: 0                                          |
|          |     | Reserved          |                                   | AFS1[2]: 1                                    | AFS2[2]: 1                                          |
|          | PA3 | CTS0              | UART 0 Clear to Send              | AFS1[3]: 0                                    | AFS2[3]: 0                                          |
|          |     | COUT              | Comparator Output                 | AFS1[3]: 0                                    | AFS2[3]: 1                                          |
|          |     | T1IN              | Timer 1 Input                     | AFS1[3]: 1                                    | AFS2[3]: 0                                          |
|          | _   | Analog Functions* | ADC Analog Input                  | AFS1[3]: 1                                    | AFS2[3]: 1                                          |
|          | PA4 | RXD0              | UART 0 Receive Data               | AFS1[4]: 0                                    | AFS2[4]: 0                                          |
|          |     | Reserved          |                                   | AFS1[4]: 0                                    | AFS2[4]: 1                                          |
|          |     | Reserved          |                                   | AFS1[4]: 1                                    | AFS2[4]: 0                                          |
|          |     | Analog Functions* | ADC/Comparator Input (N)          | AFS1[4]: 1                                    | AFS2[4]: 1                                          |
|          | PA5 | TXD0              | UART 0 Transmit Data              | AFS1[5]: 0                                    | AFS2[5]: 0                                          |
|          |     | T10UT             | Timer 1 Output Complement         | AFS1[5]: 0                                    | AFS2[5]: 1                                          |
|          |     | Reserved          |                                   | AFS1[5]: 1                                    | AFS2[5]: 0                                          |
|          |     | Analog Functions* | ADC/Comparator Input (P)          | AFS1[5]: 1                                    | AFS2[5]: 1                                          |

### Table 16. Port Alternate Function Mapping (8-Pin Parts)

**Note:** \* Analog Functions include ADC inputs, ADC reference and comparator inputs. Also, alternate function selection as described in Port A–C Alternate Function Sub-Registers must be enabled.

\_

63

### Table 43. IRQ2 Enable and Priority Encoding (Continued)

| IRQ2ENH[x] | IRQ2ENL[ | c] Priority | Description |
|------------|----------|-------------|-------------|
| 1          | 1        | Level 3     | High        |

where x indicates the register bits from 0-7.

### Table 44. IRQ2 Enable High Bit Register (IRQ2ENH)

| BITS  | 7    | 6    | 5     | 4   | 3     | 2     | 1     | 0     |
|-------|------|------|-------|-----|-------|-------|-------|-------|
| FIELD |      | Rese | erved |     | C3ENH | C2ENH | C1ENH | C0ENH |
| RESET | 0    | 0    | 0     | 0   | 0     | 0     | 0     | 0     |
| R/W   | R/W  | R/W  | R/W   | R/W | R/W   | R/W   | R/W   | R/W   |
| ADDR  | FC7H |      |       |     |       |       |       |       |

Reserved—Must be 0

C3ENH—Port C3 Interrupt Request Enable High Bit C2ENH—Port C2 Interrupt Request Enable High Bit C1ENH—Port C1 Interrupt Request Enable High Bit C0ENH—Port C0 Interrupt Request Enable High Bit

### Table 45. IRQ2 Enable Low Bit Register (IRQ2ENL)

| BITS  | 7        | 6    | 5   | 4   | 3     | 2     | 1     | 0     |  |
|-------|----------|------|-----|-----|-------|-------|-------|-------|--|
| FIELD | Reserved |      |     |     | C3ENL | C2ENL | C1ENL | C0ENL |  |
| RESET | 0        | 0    | 0   | 0   | 0     | 0     | 0     | 0     |  |
| R/W   | R/W      | R/W  | R/W | R/W | R/W   | R/W   | R/W   | R/W   |  |
| ADDR  |          | FC8H |     |     |       |       |       |       |  |

Reserved-Must be 0

C3ENL—Port C3 Interrupt Request Enable Low Bit C2ENL—Port C2 Interrupt Request Enable Low Bit C1ENL—Port C1 Interrupt Request Enable Low Bit C0ENL—Port C0 Interrupt Request Enable Low Bit

## Interrupt Edge Select Register

The Interrupt Edge Select (IRQES) register (Table 46) determines whether an interrupt is generated for the rising edge or falling edge on the selected GPIO Port A or Port D input pin.

### WDT Reset in NORMAL Operation

If configured to generate a Reset when a time-out occurs, the Watchdog Timer forces the device into the System Reset state. The WDT status bit in the Watchdog Timer Control register is set to 1. For more information on System Reset, see Reset and Stop Mode Recovery on page 21.

### WDT Reset in STOP Mode

If configured to generate a Reset when a time-out occurs and the device is in STOP mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Watchdog Timer Control register are set to 1 following WDT time-out in STOP mode. For more information, see Reset and Stop Mode Recovery on page 21.

## Watchdog Timer Reload Unlock Sequence

Writing the unlock sequence to the Watchdog Timer Control Register (WDTCTL) address unlocks the three Watchdog Timer Reload Byte Registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers. The following sequence is required to unlock the Watchdog Timer Reload Byte Registers (WDTU, WDTH, and WDTL) for write access.

- 1. Write 55H to the Watchdog Timer Control register (WDTCTL).
- 2. Write AAH to the Watchdog Timer Control register (WDTCTL).
- 3. Write the Watchdog Timer Reload Upper Byte register (WDTU).
- 4. Write the Watchdog Timer Reload High Byte register (WDTH).
- 5. Write the Watchdog Timer Reload Low Byte register (WDTL).

All three Watchdog Timer Reload registers must be written in the order just listed. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur unless the sequence is restarted. The value in the Watchdog Timer Reload registers is loaded into the counter when the Watchdog Timer is first enabled and every time a WDT instruction is executed.

## Watchdog Timer Control Register Definitions

### Watchdog Timer Control Register

The Watchdog Timer Control (WDTCTL) register is a write-only control register. Writing the 55H, AAH unlock sequence to the WDTCTL register address unlocks the three

# Universal Asynchronous Receiver/Transmitter

The universal asynchronous receiver/transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. The features of UART include:

- 8-bit asynchronous data transfer
- Selectable even- and odd-parity generation and checking
- Option of one or two STOP bits
- Separate transmit and receive interrupts
- Framing, parity, overrun, and break detection
- Separate transmit and receive enables
- 16-bit baud rate generator (BRG)
- Selectable MULTIPROCESSOR (9-bit) mode with three configurable interrupt schemes
- BRG can be configured and used as a basic 16-bit timer
- Driver Enable output for external bus transceivers

### Architecture

The UART consists of three primary functional blocks: transmitter, receiver, and baud rate generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 10 displays the UART architecture.

in hardware, software or some combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, because it does not require access to the UART when it receives data directed to other devices on the multi-node network. The following three MULTIPROCESSOR modes are available in hardware:

- Interrupt on all address bytes
- Interrupt on matched address bytes and correctly framed data bytes
- Interrupt only on correctly framed data bytes

These modes are selected with MPMD[1:0] in the UART Control 1 Register. For all multiprocessor modes, bit MPEN of the UART Control 1 Register must be set to 1.

The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The interrupt service routine must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software clears MPMD[0]. Each new incoming byte interrupts the CPU. The software is responsible for determining the end of the frame. It checks for the end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the UART's address, MPMD[0] must be set to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's, the data in the new frame is processed as well.

The second scheme requires the following: set MPMD[1:0] to 10B and write the UART's address into the UART Address Compare register. This mode introduces additional hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts now occur on each successive data byte. When the first data byte in the frame is read, the NEWFRM bit of the UART Status 1 Register is asserted. All successive data bytes have NEWFRM=0. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continues and the NEWFRM bit is set for the first byte of the new frame. If there is no match, the UART ignores all incoming bytes until the next address match.

The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion.

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

- 5. When the conversion is complete, the ADC control logic performs the following operations:
  - 11-bit two's-complement result written to {ADCD\_H[7:0], ADCD\_L[7:5]}.
  - CEN resets to 0 to indicate the conversion is complete.
- 6. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically powered-down.

## **Continuous Conversion**

When configured for continuous conversion, the ADC continuously performs an analogto-digital conversion on the selected analog input. Each new data value over-writes the previous value stored in the ADC Data registers. An interrupt is generated after each conversion.

**Caution:** In CONTINUOUS mode, ADC updates are limited by the input signal bandwidth of the ADC and the latency of the ADC and its digital filter. Step changes at the input are not detected at the next output from the ADC. The response of the ADC (in all modes) is limited by the input signal bandwidth and the latency.

Follow the steps below for setting up the ADC and initiating continuous conversion:

- 1. Enable the acceptable analog input by configuring the general-purpose I/O pins for alternate function. This action disables the digital input and output driver.
- 2. Write the ADC Control/Status Register 1 to configure the ADC:
  - Write the REFSELH bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELH bit is contained in the ADC Control/Status Register 1.
- 3. Write to the ADC Control Register 0 to configure the ADC for continuous conversion. The bit fields in the ADC Control register can be written simultaneously:
  - Write to the ANAIN[3:0] field to select from the available analog input sources (different input pins available depending on the device).
  - Set CONT to 1 to select continuous conversion.
  - If the internal VREF must be output to a pin, set the REFEXT bit to 1. The internal voltage reference must be enabled in this case.
  - Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELL bit is contained in ADC Control Register 0.
  - Set CEN to 1 to start the conversions.

## Trim Bit Data Register

The Trim Bid Data (TRMDR) register contains the read or write data for access to the trim option bits.

Table 86. Trim Bit Data Register (TRMDR)

| BITS  | 7                     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----------------------|-----|-----|-----|-----|-----|-----|-----|
| FIELD | TRMDR - Trim Bit Data |     |     |     |     |     |     |     |
| RESET | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W   | R/W                   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| ADDR  | FF7H                  |     |     |     |     |     |     |     |

# **Flash Option Bit Address Space**

The first two bytes of Flash program memory at addresses 0000H and 0001H are reserved for the user-programmable Flash option bits.

## Flash Program Memory Address 0000H

 Table 87. Flash Option Bits at Program Memory Address 0000H

| BITS                                            | 7                    | 6      | 5        | 4   | 3      | 2   | 1        | 0   |
|-------------------------------------------------|----------------------|--------|----------|-----|--------|-----|----------|-----|
| FIELD                                           | WDT_RES              | WDT_AO | Reserved |     | VBO_AO | FRP | Reserved | FWP |
| RESET                                           | U                    | U      | U        | U   | U      | U   | U        | U   |
| R/W                                             | R/W                  | R/W    | R/W      | R/W | R/W    | R/W | R/W      | R/W |
| ADDR                                            | Program Memory 0000H |        |          |     |        |     |          |     |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                      |        |          |     |        |     |          |     |

WDT RES—Watchdog Timer Reset

0 = Watchdog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request.

1 = Watchdog Timer time-out causes a system reset. This setting is the default for unprogrammed (erased) Flash.

WDT\_AO—Watchdog Timer Always ON

0 = Watchdog Timer is automatically enabled upon application of system power. Watchdog Timer can not be disabled.

1 = Watchdog Timer is enabled upon execution of the WDT instruction. Once enabled, the



Figure 24. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (2)

## **DEBUG Mode**

The operating characteristics of the devices in DEBUG mode are:

- The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions
- The system clock operates unless in STOP mode
- All enabled on-chip peripherals operate unless in STOP mode
- Automatically exits HALT mode
- Constantly refreshes the Watchdog Timer, if enabled.

### **Entering DEBUG Mode**

The device enters DEBUG mode following the operations below:

- The device enters DEBUG mode after the eZ8 CPU executes a BRK (breakpoint) instruction
- If the DBG pin is held Low during the most recent clock cycle of System Reset, the part enters DEBUG mode upon exiting System Reset

**Note:** Holding the DBG pin Low for an additional 5000 (minimum) clock cycles after reset (making sure to account for any specified frequency error if using an internal oscillator) prevents a false interpretation of an Autobaud sequence (see OCD Auto-Baud Detector/Generator on page 154).

• If the PA2/RESET pin is held Low while a 32-bit key sequence is issued to the PA0/DBG pin, the DBG feature is unlocked. After releasing PA2/RESET, it is pulled high. At this

155

datastreams, the maximum recommended baud rate is the system clock frequency divided by eight. The maximum possible baud rate for asynchronous datastreams is the system clock frequency divided by four, but this theoretical maximum is possible only for low noise designs with clean signals. Table 98 lists minimum and recommended maximum baud rates for sample crystal frequencies.

| System Clock<br>Frequency (MHz) | Recommended<br>Maximum Baud<br>Rate (kbps) | Recommended<br>Standard PC<br>Baud Rate (bps) | Minimum Baud<br>Rate (kbps) |  |
|---------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|--|
| 5.5296                          | 1382.4                                     | 691,200                                       | 1.08                        |  |
| 0.032768 (32 kHz)               | 4.096                                      | 2400                                          | 0.064                       |  |

#### Table 98. OCD Baud-Rate Limits

If the OCD receives a Serial Break (nine or more continuous bits Low) the auto-baud detector/generator resets. Reconfigure the auto-baud detector/generator by sending 80H.

### **OCD Serial Errors**

The OCD detects any of the following error conditions on the DBG pin:

- Serial Break (a minimum of nine continuous bits Low)
- Framing Error (received Stop bit is Low)
- Transmit Collision (OCD and host simultaneous transmission detected by the OCD)

When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the auto-baud detector/generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break break back to the host only extends the length of the Serial Break if the host releases the Serial Break early.

The host transmits a Serial Break on the DBG pin when first connecting to the Z8 Encore! XP F0823 Series devices or when recovering from an error. A Serial Break from the host resets the auto-baud generator/detector but does not reset the OCD Control register. A Serial Break leaves the device in DEBUG mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host sends a Serial Break to the OCD even if the OCD is transmitting a character.

is not in DEBUG mode or if the Flash Read Protect Option bit is enabled, the data is discarded.

DBG  $\leftarrow$  0AH DBG  $\leftarrow$  Program Memory Address[15:8] DBG  $\leftarrow$  Program Memory Address[7:0] DBG  $\leftarrow$  Size[15:8] DBG  $\leftarrow$  Size[7:0] DBG  $\leftarrow$  1-65536 data bytes

• **Read Program Memory (0BH)**—The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1–65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode or if the Flash Read Protect Option Bit is enabled, this command returns FFH for the data.

```
DBG \leftarrow 0BH

DBG \leftarrow Program Memory Address[15:8]

DBG \leftarrow Program Memory Address[7:0]

DBG \leftarrow Size[15:8]

DBG \leftarrow Size[7:0]

DBG \rightarrow 1-65536 data bytes
```

• Write Data Memory (0CH)—The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG mode or if the Flash Read Protect Option Bit is enabled, the data is discarded.

```
DBG \leftarrow 0CH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

• **Read Data Memory (0DH)**—The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1 to 65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode, this command returns FFH for the data.

```
DBG \leftarrow 0DH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

| Table 108. | Bit Mani | pulation | Instructions |
|------------|----------|----------|--------------|
|            |          |          |              |

| Mnemonic | Operands    | Instruction                                          |
|----------|-------------|------------------------------------------------------|
| BCLR     | bit, dst    | Bit Clear                                            |
| BIT      | p, bit, dst | Bit Set or Clear                                     |
| BSET     | bit, dst    | Bit Set                                              |
| BSWAP    | dst         | Bit Swap                                             |
| CCF      | _           | Complement Carry Flag                                |
| RCF      | _           | Reset Carry Flag                                     |
| SCF      | _           | Set Carry Flag                                       |
| ТСМ      | dst, src    | Test Complement Under Mask                           |
| TCMX     | dst, src    | Test Complement Under Mask using Extended Addressing |
| ТМ       | dst, src    | Test Under Mask                                      |
| TMX      | dst, src    | Test Under Mask using Extended Addressing            |

Table 109. Block Transfer Instructions

| Mnemonic | Operands | Instruction                                                         |
|----------|----------|---------------------------------------------------------------------|
| LDCI     | dst, src | Load Constant to/from Program Memory and Auto-Increment Addresses   |
| LDEI     | dst, src | Load External Data to/from Data Memory and Auto-Increment Addresses |

### Table 110. CPU Control Instructions

| Mnemonic | Operands | Instruction           |
|----------|----------|-----------------------|
| ATM      | —        | Atomic Execution      |
| CCF      | —        | Complement Carry Flag |
| DI       | —        | Disable Interrupts    |
| EI       | —        | Enable Interrupts     |
| HALT     | —        | HALT Mode             |
| NOP      | —        | No Operation          |
| RCF      |          | Reset Carry Flag      |

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

192

## 237

# **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <u>http://www.zilog.com/kb</u>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.