



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 4x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-VDFN Exposed Pad                                        |
| Supplier Device Package    | 8-QFN (5x6)                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0123qb005ec |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 07                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Receiving Data using the Interrupt Driven Method                                                                                                                                                                                                                                                                                                                                                                                                                              | . 97                                                                                                                                                                                                          |
| Clear To Sond (CTS) Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                 | . 98                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 99                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 101                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 101                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 103                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 100                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 104                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 104                                                                                                                                                                                                           |
| UART Status 0 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 105                                                                                                                                                                                                           |
| UART Status 1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 106                                                                                                                                                                                                           |
| UART Control 0 and Control 1 Registers                                                                                                                                                                                                                                                                                                                                                                                                                                        | 107                                                                                                                                                                                                           |
| UART Address Compare Register                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 109                                                                                                                                                                                                           |
| UART Baud Rate High and Low Byte Registers                                                                                                                                                                                                                                                                                                                                                                                                                                    | 110                                                                                                                                                                                                           |
| Infrared Encoder/Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 113                                                                                                                                                                                                           |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 113                                                                                                                                                                                                           |
| Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 113                                                                                                                                                                                                           |
| Transmitting IrDA Data                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 114                                                                                                                                                                                                           |
| Receiving IrDA Data                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 115                                                                                                                                                                                                           |
| Infrared Encoder/Decoder Control Register Definitions                                                                                                                                                                                                                                                                                                                                                                                                                         | 116                                                                                                                                                                                                           |
| Analog-to-Digital Converter                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 447                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 117                                                                                                                                                                                                           |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>117</b><br>117                                                                                                                                                                                             |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 117<br>117<br>118                                                                                                                                                                                             |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 117<br>117<br>118<br>118                                                                                                                                                                                      |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Operation                                                                                                                                                                                                                                                                                                                                                                  | <ul><li>117</li><li>117</li><li>118</li><li>118</li><li>119</li></ul>                                                                                                                                         |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Single-Shot Conversion                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>119</li> </ul>                                                                                                         |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion                                                                                                                                                                                                                                                                                                                                   | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> </ul>                                                                                                         |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts                                                                                                                                                                                                                                                                                                                | 117<br>117<br>118<br>118<br>119<br>119<br>120<br>121                                                                                                                                                          |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation                                                                                                                                                                                                                                                                           | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> </ul>                                                                               |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions                                                                                                                                                                                                                                  | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> </ul>                                                                  |
| Architecture       Operation         Operation       Data Format         Data Format       Automatic Powerdown         Single-Shot Conversion       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       Operation                                                                                                                          | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> </ul>                                        |
| Architecture       Operation         Operation       Data Format         Automatic Powerdown       Single-Shot Conversion         Single-Shot Conversion       Continuous Conversion         Interrupts       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       ADC Control/Status Register 1                                                                                                       | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>124</li> </ul>                                        |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register                                                                                                                         | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121<br>122<br>122<br>122<br>124<br>124                                                                                                                       |
| Architecture       Operation         Data Format       Automatic Powerdown         Single-Shot Conversion       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       ADC Control Register Definitions         ADC Control Register 0       ADC Control/Status Register 1         ADC Data High Byte Register       ADC Data Low Bits Register                                                                     | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>122</li> <li>124</li> <li>125</li> </ul>              |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register         ADC Data Low Bits Register                                                                                      | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121<br>122<br>122<br>122<br>124<br>124<br>125<br>127                                                                                                         |
| Architecture       Operation         Data Format       Data Format         Automatic Powerdown       Single-Shot Conversion         Continuous Conversion       Interrupts         Calibration and Compensation       Calibration and Compensation         ADC Control Register Definitions       ADC Control Register 0         ADC Control/Status Register 1       ADC Data High Byte Register         ADC Data Low Bits Register       Operation                           | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121<br>122<br>122<br>122<br>122<br>124<br>125<br>127<br>127                                                                                                  |
| Architecture         Operation         Data Format         Automatic Powerdown         Single-Shot Conversion         Continuous Conversion         Interrupts         Calibration and Compensation         ADC Control Register Definitions         ADC Control Register 0         ADC Control/Status Register 1         ADC Data High Byte Register         ADC Data Low Bits Register         Comparator         Operation         Comparator Control Register Definitions | <ul> <li>117</li> <li>117</li> <li>118</li> <li>118</li> <li>119</li> <li>120</li> <li>121</li> <li>121</li> <li>122</li> <li>122</li> <li>124</li> <li>125</li> <li>127</li> <li>127</li> <li>127</li> </ul> |

# **Address Space**

The eZ8 CPU can access three distinct address spaces:

- The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral, and general-purpose I/O port control registers.
- The Program Memory contains addresses for all memory locations having executable code and/or data.
- The Data Memory contains addresses for all memory locations that contain data only.

These three address spaces are covered briefly in the following subsections. For more detailed information regarding the eZ8 CPU and its address space, refer to eZ8 CPU Core User Manual (UM0128) available for download at www.zilog.com.

# **Register File**

The Register File address space in the Z8 Encore! XP<sup>®</sup> MCU is 4 KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as sources are read, and registers defined as destinations are written. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 4 KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256 B control register section are reserved (unavailable). Reading from a reserved Register File address returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results.

The on-chip RAM always begins at address 000H in the Register File address space. Z8 Encore! XP F0823 Series devices contain 256 B-1 KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.

# **Program Memory**

The eZ8 CPU supports 64 KB of Program Memory address space. Z8 Encore! XP F0823 Series devices contain 1 KB to 8 KB of on-chip Flash memory in the Program Memory address space. Reading from Program Memory addresses outside the available Flash

# **GPIO Interrupts**

Many of the GPIO port pins are used as interrupt sources. Some port pins are configured to generate an interrupt request on either the rising edge or falling edge of the pin input signal. Other port pin interrupt sources generate an interrupt when any edge occurs (both rising and falling). For more information about interrupts using the GPIO pins, see Interrupt Controller on page 53.

# **GPIO Control Register Definitions**

Four registers for each Port provide access to GPIO control, input data, and output data. Table 17 lists these Port registers. Use the Port A–D Address and Control registers together to provide access to sub-registers for Port configuration and control.

| Port Register     |                                                              |
|-------------------|--------------------------------------------------------------|
| Mnemonic          | Port Register Name                                           |
| PxADDR            | Port A–C Address Register (Selects sub-registers)            |
| PxCTL             | Port A–C Control Register (Provides access to sub-registers) |
| PxIN              | Port A–C Input Data Register                                 |
| PxOUT             | Port A–C Output Data Register                                |
| Port Sub-Register |                                                              |
| Mnemonic          | Port Register Name                                           |
| PxDD              | Data Direction                                               |
| PxAF              | Alternate Function                                           |
| PxOC              | Output Control (Open-Drain)                                  |
| PxHDE             | High Drive Enable                                            |
| PxSMRE            | Stop Mode Recovery Source Enable                             |
| PxPUE             | Pull-up Enable                                               |
| PxAFS1            | Alternate Function Set 1                                     |
| PxAFS2            | Alternate Function Set 2                                     |

#### Table 17. GPIO Port Registers and Sub-Registers

#### Table 43. IRQ2 Enable and Priority Encoding (Continued)

| IRQ2ENH[x] | IRQ2ENL[ | c] Priority | Description |
|------------|----------|-------------|-------------|
| 1          | 1        | Level 3     | High        |

where x indicates the register bits from 0–7.

#### Table 44. IRQ2 Enable High Bit Register (IRQ2ENH)

| BITS  | 7   | 6    | 5     | 4   | 3     | 2     | 1     | 0     |
|-------|-----|------|-------|-----|-------|-------|-------|-------|
| FIELD |     | Rese | erved |     | C3ENH | C2ENH | C1ENH | C0ENH |
| RESET | 0   | 0    | 0     | 0   | 0     | 0     | 0     | 0     |
| R/W   | R/W | R/W  | R/W   | R/W | R/W   | R/W   | R/W   | R/W   |
| ADDR  |     |      |       | FC  | 7H    |       |       |       |

Reserved—Must be 0

C3ENH—Port C3 Interrupt Request Enable High Bit C2ENH—Port C2 Interrupt Request Enable High Bit C1ENH—Port C1 Interrupt Request Enable High Bit C0ENH—Port C0 Interrupt Request Enable High Bit

#### Table 45. IRQ2 Enable Low Bit Register (IRQ2ENL)

| BITS  | 7        | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|-------|----------|-----|-----|-----|-------|-------|-------|-------|
| FIELD | Reserved |     |     |     | C3ENL | C2ENL | C1ENL | C0ENL |
| RESET | 0        | 0   | 0   | 0   | 0     | 0     | 0     | 0     |
| R/W   | R/W      | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| ADDR  |          |     |     | FC  | 8H    |       |       |       |

Reserved-Must be 0

C3ENL—Port C3 Interrupt Request Enable Low Bit C2ENL—Port C2 Interrupt Request Enable Low Bit C1ENL—Port C1 Interrupt Request Enable Low Bit C0ENL—Port C0 Interrupt Request Enable Low Bit

### Interrupt Edge Select Register

The Interrupt Edge Select (IRQES) register (Table 46) determines whether an interrupt is generated for the rising edge or falling edge on the selected GPIO Port A or Port D input pin.

#### **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT mode, the timer outputs a PWM output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H.

If the TPOL bit in the Timer Control register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the Reload value and is reset to 0001H.

Follow the steps below for configuring a timer for PWM Single Output mode and initiating the PWM operation:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for PWM mode
  - Set the prescale value
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value.
- 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 6. Configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

 $PWM Period (s) = \frac{Reload Value \times Prescale}{System Clock Frequency (Hz)}$ 

generated and the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is set to indicate the timer interrupt is because of an input capture event.

If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is cleared to indicate the timer interrupt is not caused by an input capture event.

Follow the steps below for configuring a timer for CAPTURE RESTART mode and initiating the count:

- 1. Write to the Timer Control register to:
  - Disable the timer.
  - Configure the timer for CAPTURE RESTART mode. Setting the mode also involves writing to TMODEHI bit in TxCTL1 register.
  - Set the prescale value.
  - Set the Capture edge (rising or falling) for the Timer Input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Clear the Timer PWM High and Low Byte registers to 0000H. This allows the software to determine if interrupts were generated by either a Capture or a Reload event. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a Reload.
- 5. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input Capture and Reload events. If appropriate, configure the timer interrupt to be generated only at the input Capture event or the Reload event by setting TICONFIG field of the TxCTL1 register.
- 6. Configure the associated GPIO port pin for the Timer Input alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

In CAPTURE mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

Capture Elapsed Time (s) = 
$$\frac{(Capture Value - Start Value) \times Prescale}{System Clock Frequency (Hz)}$$

#### COMPARE Mode

In COMPARE mode, the timer counts up to the 16-bit maximum Compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Compare value, the timer generates an interrupt and counting continues (the

- 0x = Timer Interrupt occurs on all defined Reload, Compare and Input Events
- 10 = Timer Interrupt only on defined Input Capture/Deassertion Events
- 11 = Timer Interrupt only on defined Reload/Compare Events

Reserved-Must be 0

#### PWMD—PWM Delay value

This field is a programmable delay to control the number of system clock cycles delay before the Timer Output and the Timer Output Complement are forced to their active state.

000 = No delay 001 = 2 cycles delay 010 = 4 cycles delay 011 = 8 cycles delay 100 = 16 cycles delay 101 = 32 cycles delay 110 = 64 cycles delay111 = 128 cycles delay

INPCAP—Input Capture Event

This bit indicates if the most recent timer interrupt is caused by a Timer Input Capture Event.

0 = Previous timer interrupt is not a result of Timer Input Capture Event

1 = Previous timer interrupt is a result of Timer Input Capture Event

#### Timer 0–1 Control Register 1

The Timer 0–1 Control (TxCTL1) registers enable/disable the timers, set the prescaler value, and determine the timer operating mode.

| BITS  | 7   | 6          | 5          | 4   | 3   | 2   | 1   | 0   |
|-------|-----|------------|------------|-----|-----|-----|-----|-----|
| FIELD | TEN | TPOL       | PRES TMODE |     |     |     |     |     |
| RESET | 0   | 0          | 0          | 0   | 0   | 0   | 0   | 0   |
| R/W   | R/W | R/W        | R/W        | R/W | R/W | R/W | R/W | R/W |
| ADDR  |     | F07H, F0FH |            |     |     |     |     |     |

Table 56. Timer 0–1 Control Register 1 (TxCTL1)

TEN—Timer Enable

0 = Timer is disabled

1 = Timer enabled to count

TPOL—Timer Input/Output Polarity

Operation of this bit is a function of the current operating mode of the timer

### Watchdog Timer Refresh

When first enabled, the WDT is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the down counter to be reloaded with the WDT Reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation.

When Z8 Encore! XP<sup>®</sup> F0823 Series devices are operating in DEBUG Mode (using the OCD), the Watchdog Timer is continuously refreshed to prevent any Watchdog Timer time-outs.

### Watchdog Timer Time-Out Response

The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a system reset. The WDT\_RES Flash Option Bit determines the time-out response of the Watchdog Timer. For information on programming of the WDT\_RES Flash Option Bit, see Flash Option Bits on page 141.

### WDT Interrupt in Normal Operation

If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Watchdog Timer Control register. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its Reload Value.

The Reset Status Register (see Reset Status Register on page 28) must be read before clearing the WDT interrupt. This read clears the WDT time-out Flag and prevents further WDT interrupts for immediately occurring.

### WDT Interrupt in STOP Mode

If configured to generate an interrupt when a time-out occurs and Z8 Encore! XP F0823 Series are in STOP mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Watchdog Timer Control register are set to 1 following a WDT time-out in STOP mode. For more information on Stop Mode Recovery, see Reset and Stop Mode Recovery on page 21.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address.

### Table 59. Watchdog Timer Reload Upper Byte Register (WDTU)

| BITS     | 7              | 6            | 5             | 4              | 3             | 2            | 1    | 0    |  |  |
|----------|----------------|--------------|---------------|----------------|---------------|--------------|------|------|--|--|
| FIELD    | WDTU           |              |               |                |               |              |      |      |  |  |
| RESET    |                | 00H          |               |                |               |              |      |      |  |  |
| R/W      | R/W*           | R/W*         | R/W*          | R/W*           | R/W*          | R/W*         | R/W* | R/W* |  |  |
| ADDR     | FF1H           |              |               |                |               |              |      |      |  |  |
| R/W*—Rea | ad returns the | e current WD | T count value | . Write sets t | ne appropriat | e Reload Val | ue.  |      |  |  |

WDTU—WDT Reload Upper Byte Most significant byte (MSB), Bits[23:16], of the 24-bit WDT reload value.

### Table 60. Watchdog Timer Reload High Byte Register (WDTH)

| BITS     | 7                                                                                       | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
|----------|-----------------------------------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| FIELD    | WDTH                                                                                    |      |      |      |      |      |      |      |  |  |
| RESET    |                                                                                         | 04H  |      |      |      |      |      |      |  |  |
| R/W      | R/W*                                                                                    | R/W* | R/W* | R/W* | R/W* | R/W* | R/W* | R/W* |  |  |
| ADDR     | FF2H                                                                                    |      |      |      |      |      |      |      |  |  |
| R/W*—Rea | R/W*—Read returns the current WDT count value. Write sets the appropriate Reload Value. |      |      |      |      |      |      |      |  |  |

WDTH—WDT Reload High Byte

Middle byte, Bits[15:8], of the 24-bit WDT reload value.

### Table 61. Watchdog Timer Reload Low Byte Register (WDTL)

| BITS     | 7              | 6             | 5            | 4             | 3             | 2             | 1    | 0    |  |  |
|----------|----------------|---------------|--------------|---------------|---------------|---------------|------|------|--|--|
| FIELD    | WDTL           |               |              |               |               |               |      |      |  |  |
| RESET    |                | 00H           |              |               |               |               |      |      |  |  |
| R/W      | R/W*           | R/W*          | R/W*         | R/W*          | R/W*          | R/W*          | R/W* | R/W* |  |  |
| ADDR     | FF3H           |               |              |               |               |               |      |      |  |  |
| R/W*—Rea | ad returns the | e current WDT | count value. | Write sets th | e appropriate | e Reload Valu | e.   |      |  |  |

WDTL—WDT Reload Low

Least significant byte (LSB), Bits[7:0], of the 24-bit WDT reload value.

(BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

When the UART is disabled, the Baud Rate Generator functions as a basic 16-bit timer with interrupt on time-out. Follow the steps below to configure the Baud Rate Generator as a timer with interrupt on time-out:

- 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 register to 0.
- 2. Load the acceptable 16-bit count value into the UART Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the UART Control 1 register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval (s) = System Clock Period (s)  $\times$  BRG[15:0]

# **UART Control Register Definitions**

The UART control registers support the UART and the associated Infrared Encoder/ Decoders. For more information on the infrared operation, see Infrared Encoder/Decoder on page 113.

### **UART Transmit Data Register**

Data bytes written to the UART Transmit Data register (Table 62) are shifted out on the TXDx pin. The Write-only UART Transmit Data register shares a Register File address with the read-only UART Receive Data register.

Table 62. UART Transmit Data Register (U0TXD)

| BITS  | 7 | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|---|------|---|---|---|---|---|---|--|--|--|
| FIELD |   | TXD  |   |   |   |   |   |   |  |  |  |
| RESET | Х | Х    | Х | Х | Х | Х | Х | Х |  |  |  |
| R/W   | W | W    | W | W | W | W | W | W |  |  |  |
| ADDR  |   | F40H |   |   |   |   |   |   |  |  |  |

TXD—Transmit Data

UART transmitter data byte to be shifted out through the TXDx pin.

Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

### 118



Figure 19. Analog-to-Digital Converter Block Diagram

# Operation

### **Data Format**

The output of the ADC is an 11-bit, signed, two's complement digital value. The output generally ranges from 0 to +1023, but offset errors can cause small negative values.

The ADC registers return 13 bits of data, but the two LSBs are intended for compensation use only. When the compensation routine is performed on the 13 bit raw ADC value, two

### **ADC Control/Status Register 1**

The second ADC Control register contains the voltage reference level selection bit.

#### Table 73. ADC Control/Status Register 1 (ADCCTL1)

| BITS  | 7       | 6    | 5        | 4   | 3   | 2   | 1   | 0   |  |
|-------|---------|------|----------|-----|-----|-----|-----|-----|--|
| FIELD | REFSELH |      | Reserved |     |     |     |     |     |  |
| RESET | 1       | 0    | 0        | 0   | 0   | 0   | 0   | 0   |  |
| R/W   | R/W     | R/W  | R/W      | R/W | R/W | R/W | R/W | R/W |  |
| ADDR  |         | F71H |          |     |     |     |     |     |  |

REFSELH—Voltage Reference Level Select High Bit; in conjunction with the Low bit (REFSELL) in ADC Control Register 0, this determines the level of the internal voltage reference; the following details the effects of {REFSELH, REFSELL}; this reference is independent of the Comparator reference

00= Internal Reference Disabled, reference comes from external pin

01= Internal Reference set to 1.0 V

10= Internal Reference set to 2.0 V (default)

### ADC Data High Byte Register

The ADC Data High Byte register contains the upper eight bits of the ADC output. The output is an 11-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data High Byte register is read-only. Reading the ADC Data High Byte register latches data in the ADC Low Bits register.

Table 74. ADC Data High Byte Register (ADCD\_H)

| BITS  | 7     | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|-------|------|---|---|---|---|---|---|--|--|--|
| FIELD | ADCDH |      |   |   |   |   |   |   |  |  |  |
| RESET | Х     | Х    | Х | Х | Х | Х | Х | Х |  |  |  |
| R/W   | R     | R    | R | R | R | R | R | R |  |  |  |
| ADDR  |       | F72H |   |   |   |   |   |   |  |  |  |

#### ADCDH—ADC Data High Byte

This byte contains the upper eight bits of the ADC output. These bits are not valid during a single-shot conversion. During a continuous conversion, the most recent conversion output is held in this register. These bits are undefined after a Reset.

Reserved— Altering this register may result in incorrect device operation.

### Trim Bit Address 0002H

### Table 91. Trim Option Bits at 0002H (TIPO)

| BITS                                            | 7                             | 6 | 5 | 4  | 3 | 2 | 1 | 0 |  |  |  |
|-------------------------------------------------|-------------------------------|---|---|----|---|---|---|---|--|--|--|
| FIELD                                           | IPO_TRIM                      |   |   |    |   |   |   |   |  |  |  |
| RESET                                           | U                             |   |   |    |   |   |   |   |  |  |  |
| R/W                                             |                               |   |   | R/ | W |   |   |   |  |  |  |
| ADDR                                            | Information Page Memory 0022H |   |   |    |   |   |   |   |  |  |  |
| Note: U = Unchanged by Reset, R/W = Read/Write. |                               |   |   |    |   |   |   |   |  |  |  |

IPO\_TRIM—Internal Precision Oscillator Trim Byte Contains trimming bits for Internal Precision Oscillator.

### Trim Bit Address 0003H—Reserved

### Trim Bit Address 0004H—Reserved

# **Zilog Calibration Data**

### **ADC Calibration Data**

### Table 92. ADC Calibration Bits

| BITS      | 7                                               | 6   | 5   | 4    | 3    | 2   | 1   | 0   |  |  |
|-----------|-------------------------------------------------|-----|-----|------|------|-----|-----|-----|--|--|
| FIELD     |                                                 |     |     | ADC_ | _CAL |     |     |     |  |  |
| RESET     | U                                               | U   | U   | U    | U    | U   | U   | U   |  |  |
| R/W       | R/W                                             | R/W | R/W | R/W  | R/W  | R/W | R/W | R/W |  |  |
| ADDR      | Information Page Memory 0060H–007DH             |     |     |      |      |     |     |     |  |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |     |     |      |      |     |     |     |  |  |

ADC CAL—Analog-to-Digital Converter Calibration Values

Contains factory calibrated values for ADC gain and offset compensation. Each of the ten supported modes has one byte of offset calibration and two bytes of gain calibration. These values are read by the software to compensate ADC measurements as detailed in

### Watchdog Timer Failure

In the event of a Watchdog Timer oscillator failure, a similar non-maskable interrupt-like event is issued. This event does not trigger an attendant clock switch-over, but alerts the CPU of the failure. After a Watchdog Timer failure, it is no longer possible to detect a primary oscillator failure. The failure detection circuitry does not function if the Watchdog Timer is used as the primary oscillator or if the Watchdog Timer oscillator has been disabled. For either of these cases, it is necessary to disable the detection circuitry by deasserting the WDFEN bit of the OSCCTL register.

The Watchdog Timer oscillator failure detection circuit counts system clocks while searching for a Watchdog Timer clock. The logic counts 8004 system clock cycles before determining that a failure has occurred. The system clock rate determines the speed at which the Watchdog Timer failure can be detected. A very slow system clock results in very slow detection times.

**Caution:** It is possible to disable the clock failure detection circuitry as well as all functioning clock sources. In this case, the Z8 Encore! XP F0823 Series device ceases functioning and can only be recovered by Power-On Reset.

# **Oscillator Control Register Definitions**

The following section provides the bit definitions for the Oscillator Control register.

### **Oscillator Control Register**

The Oscillator Control register (OSCCTL) enables/disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry and selects the primary oscillator, which becomes the system clock.

The Oscillator Control register must be unlocked before writing. Writing the two step sequence E7H followed by 18H to the Oscillator Control Register unlocks it. The register is locked at successful completion of a register write to the OSCCTL.

| BITS  | 7     | 6        | 5     | 4     | 3     | 2   | 1      | 0   |  |  |
|-------|-------|----------|-------|-------|-------|-----|--------|-----|--|--|
| FIELD | INTEN | Reserved | WDTEN | POFEN | WDFEN |     | SCKSEL |     |  |  |
| RESET | 1     | 0        | 1     | 0     | 0     | 0   | 0      | 0   |  |  |
| R/W   | R/W   | R/W      | R/W   | R/W   | R/W   | R/W | R/W    | R/W |  |  |
| ADDR  | F86H  |          |       |       |       |     |        |     |  |  |

Table 102. Oscillator Control Register (OSCCTL)

# **Assembly Language Syntax**

For proper instruction execution, eZ8 CPU assembly language syntax requires that the operands be written as 'destination, source'. After assembly, the object code usually has the operands in the order 'source, destination', but ordering is opcode-dependent. The following instruction examples illustrate the format of some basic assembly instructions and the resulting object code produced by the assembler. You must follow this binary format if you prefer manual program coding or intend to implement your own assembler.

#### Example 1

If the contents of Registers 43H and 08H are added and the result is stored in 43H, the assembly syntax and resulting object code is:

#### Table 103. Assembly Language Syntax Example 1

| Assembly Language Code | ADD | 43н, | 08H | (ADD | dst, | src) |
|------------------------|-----|------|-----|------|------|------|
| Object Code            | 04  | 08   | 43  | (OPC | src, | dst) |

#### Example 2

In general, when an instruction format requires an 8-bit register address, that address can specify any register location in the range 0–255 or, using Escaped Mode Addressing, a Working Register R0–R15. If the contents of Register 43H and Working Register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code is:

### Table 104. Assembly Language Syntax Example 2

| Assembly Language Code | ADD | 43H, | R8 | (ADD dst, sr | C) |
|------------------------|-----|------|----|--------------|----|
| Object Code            | 04  | E8   | 43 | (OPC src, ds | t) |

See the device-specific Product Specification to determine the exact register file range available. The register file size varies, depending on the device type.

# eZ8 CPU Instruction Notation

In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags, and address modes are represented by a notational shorthand that is described in Table 105.

| Assembly        |                                                                                                                       | Addre       | ss Mode     | )<br>Oncode(s) | Fla        | igs          |               |         |   |   | Fetch  | Instr. |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-------------|-------------|----------------|------------|--------------|---------------|---------|---|---|--------|--------|
| Mnemonic        | Symbolic Operation                                                                                                    | dst         | src         | (Hex)          | С          | Ζ            | S             | v       | D | Н | Cycles | Cycles |
| HALT            | HALT Mode                                                                                                             |             |             | 7F             | -          | -            | -             | -       | - | - | 1      | 2      |
| INC dst         | dst ← dst + 1                                                                                                         | R           |             | 20             | _          | *            | *             | _       | _ | _ | 2      | 2      |
|                 |                                                                                                                       | IR          |             | 21             | -          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | r           |             | 0E-FE          | _          |              |               |         |   |   | 1      | 2      |
| INCW dst        | $dst \leftarrow dst + 1$                                                                                              | RR          |             | A0             | -          | *            | *             | *       | - | - | 2      | 5      |
|                 |                                                                                                                       | IRR         |             | A1             | -          |              |               |         |   |   | 2      | 6      |
| IRET            | $FLAGS \leftarrow @SP \\ SP \leftarrow SP + 1 \\ PC \leftarrow @SP \\ SP \leftarrow SP + 2 \\ IRQCTL[7] \leftarrow 1$ |             |             | BF             | *          | *            | *             | *       | * | * | 1      | 5      |
| JP dst          | $PC \gets dst$                                                                                                        | DA          |             | 8D             | -          | -            | -             | -       | - | - | 3      | 2      |
|                 |                                                                                                                       | IRR         |             | C4             | _          |              |               |         |   |   | 2      | 3      |
| JP cc, dst      | if cc is true<br>PC $\leftarrow$ dst                                                                                  | DA          |             | 0D-FD          | -          | _            | _             | -       | - | - | 3      | 2      |
| JR dst          | $PC \leftarrow PC + X$                                                                                                | DA          |             | 8B             | -          | -            | -             | -       | - | _ | 2      | 2      |
| JR cc, dst      | if cc is true<br>PC $\leftarrow$ PC + X                                                                               | DA          |             | 0B-FB          | -          | -            | -             | -       | - | - | 2      | 2      |
| LD dst, rc      | $dst \gets src$                                                                                                       | r           | IM          | 0C-FC          | -          | -            | _             | _       | - | _ | 2      | 2      |
|                 |                                                                                                                       | r           | X(r)        | C7             | _          |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | X(r)        | r           | D7             | _          |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | r           | lr          | E3             | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | R           | R           | E4             | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | R           | IR          | E5             |            |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | R           | IM          | E6             | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | IR          | IM          | E7             | _          |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | lr          | r           | F3             | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | IR          | R           | F5             | _          |              |               |         |   |   | 3      | 3      |
| Flags Notation: | * = Value is a function of<br>– = Unaffected<br>X = Undefined                                                         | f the resul | It of the c | operation.     | 0 =<br>1 = | = Re<br>= Se | eset<br>et to | to<br>1 | 0 |   |        |        |

### Table 115. eZ8 CPU Instruction Summary (Continued)

### Table 117. Absolute Maximum Ratings (Continued)

| Parameter                                                      | Minimum Maximum | Units | Notes |
|----------------------------------------------------------------|-----------------|-------|-------|
| Maximum current into $V_{\text{DD}}$ or out of $V_{\text{SS}}$ | 125             | mA    |       |
|                                                                |                 |       |       |

Operating temperature is specified in DC Characteristics.

- This voltage applies to all pins except the following: V<sub>DD</sub>, AV<sub>DD</sub>, pins supporting analog input (Port B[5:0], Port C[2:0]) and pins supporting the crystal oscillator (PA0 and PA1). On the 8-pin packages, this applies to all pins but V<sub>DD</sub>.
- This voltage applies to pins on the 20/28 pin packages supporting analog input (Port B[5:0], Port C[2:0]) and pins supporting the crystal oscillator (PA0 and PA1).

# **DC Characteristics**

Table 118 lists the DC characteristics of the Z8 Encore!  $XP^{\ensuremath{\mathbb{R}}}$  F0823 Series products. All voltages are referenced to V<sub>SS</sub>, the primary system ground.

#### Table 118. DC Characteristics

|                  |                              | T <sub>A</sub> = -40 °C to +105 °C<br>(unless otherwise specified) |         |                      |       |                                                                                                                                                              |
|------------------|------------------------------|--------------------------------------------------------------------|---------|----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                    | Minimum                                                            | Typical | Maximum              | Units | Conditions                                                                                                                                                   |
| V <sub>DD</sub>  | Supply Voltage               | 2.7                                                                | -       | 3.6                  | V     |                                                                                                                                                              |
| V <sub>IL1</sub> | Low Level Input<br>Voltage   | -0.3                                                               | -       | 0.3*V <sub>DD</sub>  | V     |                                                                                                                                                              |
| V <sub>IH1</sub> | High Level Input<br>Voltage  | 0.7*V <sub>DD</sub>                                                | _       | 5.5                  | V     | For all input pins without analog<br>or oscillator function. For all<br>signal pins on the 8-pin devices.<br>Programmable pull-ups must<br>also be disabled. |
| V <sub>IH2</sub> | High Level Input<br>Voltage  | 0.7*V <sub>DD</sub>                                                | _       | V <sub>DD</sub> +0.3 | V     | For those pins with analog or<br>oscillator function (20-/28-pin<br>devices only), or when<br>programmable pull-ups are<br>enabled.                          |
| V <sub>OL1</sub> | Low Level Output<br>Voltage  | -                                                                  | -       | 0.4                  | V     | I <sub>OL</sub> = 2 mA; V <sub>DD</sub> = 3.0 V<br>High Output Drive disabled.                                                                               |
| V <sub>OH1</sub> | High Level Output<br>Voltage | 2.4                                                                | -       | -                    | V     | I <sub>OH</sub> = -2 mA; V <sub>DD</sub> = 3.0 V<br>High Output Drive disabled.                                                                              |
| V <sub>OL2</sub> | Low Level Output<br>Voltage  | -                                                                  | -       | 0.6                  | V     | I <sub>OL</sub> = 20 mA; V <sub>DD</sub> = 3.3 V<br>High Output Drive enabled.                                                                               |

|                                               | V <sub>DD</sub><br>T <sub>A</sub> = -<br>(unless | = 2.7 V to<br>40 °C to +<br>otherwise | 3.6 V<br>105 °C<br>e stated) |        |                                                                                                                                                                   |  |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------|------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                     | Minimum                                          | Typical                               | Maximum                      | Units  | Notes                                                                                                                                                             |  |
| Flash Byte Read Time                          | 100                                              | -                                     | -                            | ns     |                                                                                                                                                                   |  |
| Flash Byte Program Time                       | 20                                               | -                                     | 40                           | μs     |                                                                                                                                                                   |  |
| Flash Page Erase Time                         | 10                                               | -                                     | -                            | ms     |                                                                                                                                                                   |  |
| Flash Mass Erase Time                         | 200                                              | -                                     | -                            | ms     |                                                                                                                                                                   |  |
| Writes to Single Address<br>Before Next Erase | -                                                | -                                     | 2                            |        |                                                                                                                                                                   |  |
| Flash Row Program Time                        | _                                                | -                                     | 8                            | ms     | Cumulative program time for<br>single row cannot exceed limit<br>before next erase. This<br>parameter is only an issue<br>when bypassing the Flash<br>Controller. |  |
| Data Retention                                | 100                                              | -                                     | -                            | years  | 25 °C                                                                                                                                                             |  |
| Endurance                                     | 10,000                                           | -                                     | -                            | cycles | Program/erase cycles                                                                                                                                              |  |

### Table 123. Flash Memory Electrical Characteristics and Timing

### Table 124. Watchdog Timer Electrical Characteristics and Timing

|                     |                          | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = -40 °C to +105 °C<br>(unless otherwise stated) |         |             |       |                                                                        |
|---------------------|--------------------------|-----------------------------------------------------------------------------------------------------|---------|-------------|-------|------------------------------------------------------------------------|
| Symbol              | Parameter                | Minimum                                                                                             | Typical | Maximum     | Units | Conditions                                                             |
| F <sub>WDT</sub>    | WDT Oscillator Frequency |                                                                                                     | 10      |             | kHz   |                                                                        |
| F <sub>WDT</sub>    | WDT Oscillator Error     |                                                                                                     |         | <u>+</u> 50 | %     |                                                                        |
| T <sub>WDTCAL</sub> | WDT Calibrated Timeout   | 0.98                                                                                                | 1       | 1.02        | S     | V <sub>DD</sub> = 3.3 V;<br>T <sub>A</sub> = 30 °C                     |
|                     |                          | 0.70                                                                                                | 1       | 1.30        | S     | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = 0 °C to 70 °C     |
|                     |                          | 0.50                                                                                                | 1       | 1.50        | S     | V <sub>DD</sub> = 2.7 V to 3.6 V<br>T <sub>A</sub> = -40 °C to +105 °C |

Figure 35 displays the 8-pin Small Outline Integrated Circuit package (SOIC) available for the Z8 Encore! XP F0823 Series devices.



e



| CVUDOL | MILLIN | IETER | INCH  |       |  |  |
|--------|--------|-------|-------|-------|--|--|
| STMBUL | MIN    | MAX   | MIN   | MAX   |  |  |
| А      | 1.55   | 1.73  | 0.061 | 0.068 |  |  |
| A1     | 0.10   | 0.25  | 0.004 | 0.010 |  |  |
| A2     | 1.40   | 1.55  | 0.055 | 0.061 |  |  |
| В      | 0.36   | 0.48  | 0.014 | 0.019 |  |  |
| С      | 0.18   | 0.25  | 0.007 | 0.010 |  |  |
| D      | 4.80   | 4.98  | 0.189 | 0.196 |  |  |
| E      | 3.81   | 3.99  | 0.150 | 0.157 |  |  |
| е      | 1.27   | BSC   | .050  | BSC   |  |  |
| Н      | 5.84   | 6.15  | 0.230 | 0.242 |  |  |
| h      | 0.25   | 0.40  | 0.010 | 0.016 |  |  |
| L      | 0.46   | 0.81  | 0.018 | 0.032 |  |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



A1 SEATING PLANE

Figure 35. 8-Pin Small Outline Integrated Circuit Package (SOIC)



Figure 38 displays the 20-pin Small Outline Integrated Circuit Package (SOIC) available for Z8 Encore! XP F0823 Series devices.

Figure 38. 20-Pin Small Outline Integrated Circuit Package (SOIC)

Figure 39 displays the 20-pin Small Shrink Outline Package (SSOP) available for Z8 Encore! XP F0823 Series devices.



Figure 39. 20-Pin Small Shrink Outline Package (SSOP)