



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0213ph005ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address (Hex)          | Register Description      | Mnemonic      | Reset (Hex) | Page No |
|------------------------|---------------------------|---------------|-------------|---------|
| F0C                    | Timer 1 PWM High Byte     | T1PWMH        | 00          | 81      |
| F0D                    | Timer 1 PWM Low Byte      | T1PWML        | 00          | 82      |
| F0E                    | Timer 1 Control 0         | T1CTL0        | 00          | 82      |
| F0F                    | Timer 1 Control 1         | T1CTL1        | 00          | 80      |
| F10–F3F                | Reserved                  | —             | XX          |         |
| UART                   |                           |               |             |         |
| F40                    | UART0 Transmit Data       | U0TXD         | XX          | 104     |
|                        | UART0 Receive Data        | U0RXD         | XX          | 105     |
| F41                    | UART0 Status 0            | U0STAT0       | 0000011Xb   | 105     |
| F42                    | UART0 Control 0           | U0CTL0        | 00          | 107     |
| F43                    | UART0 Control 1           | U0CTL1        | 00          | 107     |
| F44                    | UART0 Status 1            | U0STAT1       | 00          | 106     |
| F45                    | UART0 Address Compare     | <b>U0ADDR</b> | 00          | 109     |
| F46                    | UART0 Baud Rate High Byte | U0BRH         | FF          | 110     |
| F47                    | UART0 Baud Rate Low Byte  | U0BRL         | FF          | 110     |
| F48–F6F                | Reserved                  | —             | XX          |         |
| Analog-to-Digit        | al Converter (ADC)        |               |             |         |
| F70                    | ADC Control 0             | ADCCTL0       | 00          | 122     |
| F71                    | ADC Control 1             | ADCCTL1       | 80          | 122     |
| F72                    | ADC Data High Byte        | ADCD_H        | XX          | 124     |
| F73                    | ADC Data Low Bits         | ADCD_L        | XX          | 124     |
| F74–F7F                | Reserved                  |               | XX          |         |
| Low Power Cor          | ntrol                     |               |             |         |
| F80                    | Power Control 0           | PWRCTL0       | 80          | 33      |
| F81                    | Reserved                  | —             | XX          |         |
| LED Controller         |                           |               |             |         |
| F82                    | LED Drive Enable          | LEDEN         | 00          | 51      |
| F83                    | LED Drive Level High Byte | LEDLVLH       | 00          | 51      |
| F84                    | LED Drive Level Low Byte  | LEDLVLL       | 00          | 52      |
| F85                    | Reserved                  | —             | XX          |         |
| <b>Oscillator Cont</b> | rol                       |               |             |         |
| F86                    | Oscillator Control        | OSCCTL        | A0          | 167     |
| F87–F8F                | Reserved                  |               | XX          |         |
| Comparator 0           |                           |               |             |         |
| F90                    | Comparator 0 Control      | CMP0          | 14          | 128     |

vector address. Following Stop Mode Recovery, the STOP bit in the Watchdog Timer Control Register is set to 1. Table 11 lists the Stop Mode Recovery sources and resulting actions. The section following the table provides more detailed information on each of the Stop Mode Recovery sources.

#### Table 11. Stop Mode Recovery Sources and Resulting Action

| Operating Mode | Stop Mode Recovery Source                                                      | Action                                                               |
|----------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------|
| STOP mode      | Watchdog Timer time-out when configured for Reset                              | Stop Mode Recovery                                                   |
|                | Watchdog Timer time-out when configured for interrupt                          | Stop Mode Recovery followed by interrupt (if interrupts are enabled) |
|                | Data transition on any GPIO port pin<br>enabled as a Stop Mode Recovery source | Stop Mode Recovery                                                   |
|                | Assertion of external RESET Pin                                                | System Reset                                                         |
|                | Debug Pin driven Low                                                           | System Reset                                                         |

### Stop Mode Recovery Using Watchdog Timer Time-Out

If the Watchdog Timer times out during STOP mode, the device undergoes a Stop Mode Recovery sequence. In the Watchdog Timer Control register, the WDT and STOP bits are set to 1. If the Watchdog Timer is configured to generate an interrupt upon time-out and Z8 Encore! XP<sup>®</sup> F0823 Series device is configured to respond to interrupts, the eZ8 CPU services the Watchdog Timer interrupt request following the normal Stop Mode Recovery sequence.

### Stop Mode Recovery Using a GPIO Port Pin Transition

Each of the GPIO port pins can be configured as a Stop Mode Recovery input source. On any GPIO pin enabled as a Stop Mode Recovery source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery.

- **Note:** The SMR pulses shorter than specified does not trigger a recovery. When this happens, the STOP bit in the Reset Status (RSTSTAT) register is set to 1.
- **Caution:** In STOP mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the port transition only if the signal stays on the port pin through the end of the Stop Mode Recovery delay. As a result, short pulses on the port pin can initiate Stop Mode Recovery without being written to the Port Input Data register or without initiating an interrupt (if enabled for that pin).

tions as a GPIO pin. If it is not present, the debug feature is disabled until/unless another reset event occurs. For more details, see On-Chip Debugger on page 151.

## **Crystal Oscillator Override**

For systems using a crystal oscillator, PA0 and PA1 are used to connect the crystal. When the crystal oscillator is enabled (see Oscillator Control Register Definitions on page 167), the GPIO settings are overridden and PA0 and PA1 are disabled.

## **5 V Tolerance**

All six I/O pins on the 8-pin devices are 5 V-tolerant, unless the programmable pull-ups are enabled. If the pull-ups are enabled and inputs higher than  $V_{DD}$  are applied to these parts, excessive current flows through those pull-up devices and can damage the chip.

**Note:** In the 20- and 28-pin versions of this device, any pin which shares functionality with an ADC, crystal or comparator port is not 5 V-tolerant, including PA[1:0], PB[5:0], and PC[2:0]. All other signal pins are 5 V-tolerant, and can safely handle inputs higher than  $V_{DD}$  even with the pull-ups enabled.

## **External Clock Setup**

For systems using an external TTL drive, PB3 is the clock source for 20- and 28-pin devices. In this case, configure PB3 for alternate function CLKIN. Write the Oscillator Control Register (see Oscillator Control Register Definitions on page 167) such that the external oscillator is selected as the system clock. For 8-pin devices use PA1 instead of PB3.

|          | Program<br>Memory |                                                                            |
|----------|-------------------|----------------------------------------------------------------------------|
| Priority | Vector Address    | Interrupt or Trap Source                                                   |
| Highest  | 0002H             | Reset (not an interrupt)                                                   |
|          | 0004H             | Watchdog Timer (see Watchdog Timer on page 87)                             |
|          | 003AH             | Primary Oscillator Fail Trap (not an interrupt)                            |
|          | 003CH             | Watchdog Timer Oscillator Fail Trap (not an interrupt)                     |
|          | 0006H             | Illegal Instruction Trap (not an interrupt)                                |
|          | 0008H             | Reserved                                                                   |
|          | 000AH             | Timer 1                                                                    |
|          | 000CH             | Timer 0                                                                    |
|          | 000EH             | UART 0 receiver                                                            |
|          | 0010H             | UART 0 transmitter                                                         |
|          | 0012H             | Reserved                                                                   |
|          | 0014H             | Reserved                                                                   |
|          | 0016H             | ADC                                                                        |
|          | 0018H             | Port A Pin 7, selectable rising or falling input edge                      |
|          | 001AH             | Port A Pin 6, selectable rising or falling input edge or Comparator Output |
|          | 001CH             | Port A Pin 5, selectable rising or falling input edge                      |
|          | 001EH             | Port A Pin 4, selectable rising or falling input edge                      |
|          | 0020H             | Port A Pin 3 or Port D Pin 3, selectable rising or falling input edge      |
|          | 0022H             | Port A Pin 2 or Port D Pin 2, selectable rising or falling input edge      |
|          | 0024H             | Port A Pin 1, selectable rising or falling input edge                      |
|          | 0026H             | Port A Pin 0, selectable rising or falling input edge                      |
|          | 0028H             | Reserved                                                                   |
|          | 002AH             | Reserved                                                                   |
|          | 002CH             | Reserved                                                                   |
|          | 002EH             | Reserved                                                                   |
|          | 0030H             | Port C Pin 3, both input edges                                             |
|          | 0032H             | Port C Pin 2, both input edges                                             |
|          | 0034H             | Port C Pin 1, both input edges                                             |

### Table 33. Trap and Interrupt Vectors in Order of Priority

## **Interrupt Control Register Definitions**

For all interrupts other than the Watchdog Timer interrupt, the Primary Oscillator Fail Trap, and the Watchdog Timer Oscillator Fail Trap, the interrupt control registers enable individual interrupts, set interrupt priorities, and indicate interrupt requests.

### **Interrupt Request 0 Register**

The Interrupt Request 0 (IRQ0) register (Table 34) stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the Interrupt Request 0 register to determine if any interrupt requests are pending.

| BITS  | 7        | 6   | 5   | 4     | 3     | 2        | 1        | 0    |
|-------|----------|-----|-----|-------|-------|----------|----------|------|
| FIELD | Reserved | T1I | тоі | U0RXI | U0TXI | Reserved | Reserved | ADCI |
| RESET | 0        | 0   | 0   | 0     | 0     | 0        | 0        | 0    |
| R/W   | R/W      | R/W | R/W | R/W   | R/W   | R/W      | R/W      | R/W  |
| ADDR  |          |     |     | FC    | 0H    |          |          |      |

Table 34. Interrupt Request 0 Register (IRQ0)

Reserved—Must be 0

T1I—Timer 1 Interrupt Request

- 0 = No interrupt request is pending for Timer 1
- 1 = An interrupt request from Timer 1 is awaiting service

T0I—Timer 0 Interrupt Request

- 0 = No interrupt request is pending for Timer 0
- 1 = An interrupt request from Timer 0 is awaiting service

U0RXI-UART 0 Receiver Interrupt Request

- 0 = No interrupt request is pending for the UART 0 receiver
- 1 = An interrupt request from the UART 0 receiver is awaiting service

U0TXI-UART 0 Transmitter Interrupt Request

- 0 = No interrupt request is pending for the UART 0 transmitter
- 1 = An interrupt request from the UART 0 transmitter is awaiting service

ADCI—ADC Interrupt Request

- 0 = No interrupt request is pending for the ADC
- 1 = An interrupt request from the ADC is awaiting service

Reserved—Must be 0

T1ENH—Timer 1 Interrupt Request Enable High Bit T0ENH—Timer 0 Interrupt Request Enable High Bit U0RENH—UART 0 Receive Interrupt Request Enable High Bit U0TENH—UART 0 Transmit Interrupt Request Enable High Bit ADCENH—ADC Interrupt Request Enable High Bit

#### Table 39. IRQ0 Enable Low Bit Register (IRQ0ENL)

| BITS  | 7        | 6     | 5     | 4             | 3             | 2        | 1        | 0      |
|-------|----------|-------|-------|---------------|---------------|----------|----------|--------|
| FIELD | Reserved | T1ENL | T0ENL | <b>U0RENL</b> | <b>U0TENL</b> | Reserved | Reserved | ADCENL |
| RESET | 0        | 0     | 0     | 0             | 0             | 0        | 0        | 0      |
| R/W   | R        | R/W   | R/W   | R/W           | R/W           | R        | R        | R/W    |
| ADDR  |          |       |       | FC            | 2H            |          |          |        |

Reserved—0 when read

T1ENL—Timer 1 Interrupt Request Enable Low Bit T0ENL—Timer 0 Interrupt Request Enable Low Bit U0RENL—UART 0 Receive Interrupt Request Enable Low Bit U0TENL—UART 0 Transmit Interrupt Request Enable Low Bit ADCENL—ADC Interrupt Request Enable Low Bit

### **IRQ1 Enable High and Low Bit Registers**

Table 40 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit registers (Table 41 and Table 42) form a priority encoded enabling for interrupts in the Interrupt Request 1 register. Priority is generated by setting bits in each register.

| IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

Table 40. IRQ1 Enable and Priority Encoding

where x indicates the register bits from 0–7.

timer value is not reset to 0001H). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) upon Compare.

If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting. Follow the steps below to configure a timer for COMPARE mode and to initiate the count:

- 1. Write to the Timer Control register to:
  - Disable the timer.
  - Configure the timer for Compare mode.
  - Set the prescale value.
  - Set the initial logic level (High or Low) for the Timer Output alternate function, if appropriate.
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the Compare value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer and initiate counting.

In COMPARE mode, the system clock always provides the timer input. The Compare time can be calculated by the following equation:

COMPARE Mode Time (s) = (Compare Value – Start Value) × Prescale System Clock Frequency (Hz)

#### GATED Mode

In GATED mode, the timer counts only when the Timer Input signal is in its active state (asserted), as determined by the TPOL bit in the Timer Control register. When the Timer Input signal is asserted, counting begins. A timer interrupt is generated when the Timer Input signal is deasserted or a timer Reload occurs. To determine if a Timer Input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit.

The timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. When reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes (assuming the Timer Input signal remains asserted). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reset.

| BITS  | 7   | 6         | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------|-----|-----------|-----|-----|-----|-----|-----|-----|--|--|
| FIELD |     | COMP_ADDR |     |     |     |     |     |     |  |  |
| RESET | 0   | 0         | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W   | R/W | R/W       | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR  |     | F45H      |     |     |     |     |     |     |  |  |

#### Table 68. UART Address Compare Register (U0ADDR)

COMP ADDR—Compare Address

This 8-bit value is compared to incoming address bytes.

## UART Baud Rate High and Low Byte Registers

The UART Baud Rate High and Low Byte registers (Table 69 and Table 70) combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART.

#### Table 69. UART Baud Rate High Byte Register (U0BRH)

| BITS  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| FIELD |     | BRH |     |     |     |     |     |     |  |
| RESET | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |
| R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR  |     |     |     | F4  | 6H  |     |     |     |  |

#### Table 70. UART Baud Rate Low Byte Register (U0BRL)

| BITS  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| FIELD |     | BRL |     |     |     |     |     |     |  |  |
| RESET | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |  |
| R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR  |     |     |     | F4  | 7H  |     |     |     |  |  |

The UART data rate is calculated using the following equation:

UART Baud Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

For a given UART data rate, calculate the integer baud rate divisor value using the following equation:

UART Baud Rate Divisor Value (BRG) = Round  $\left(\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Data Rate (bits/s)}}\right)$ 

#### **Software Compensation Procedure**

The value read from the ADC high and low byte registers are uncompensated. The user mode software must apply gain and offset correction to this uncompensated value for maximum accuracy. The following formula yields the compensated value:

 $ADC_{comp} = (ADC_{uncomp} - OFFCAL) + ((ADC_{uncomp} - OFFCAL) * GAINCAL)/2^{16}$ 

where GAINCAL is the gain calibration byte, OFFCAL is the offset calibration byte and  $ADC_{uncomp}$  is the uncompensated value read from the ADC. The OFFCAL value is in two's complement format, as are the compensated and uncompensated ADC values.

- Note: The offset compensation is performed first, followed by the gain compensation. One bit of resolution is lost because of rounding on both the offset and gain computations. As a result the ADC registers read back 13 bits: 1 sign bit, two calibration bits lost to rounding and 10 data bits. Also note that in the second term, the multiplication must be performed before the division by 2<sup>16</sup>. Otherwise, the second term evaluates to zero incorrectly.
- **Caution:** Although the ADC can be used without the gain and offset compensation, it does exhibit non-unity gain. Designing the ADC with sub-unity gain reduces noise across the ADC range but requires the ADC results to be scaled by a factor of 8/7.

## **ADC Control Register Definitions**

The following sections define the ADC control registers.

### **ADC Control Register 0**

The ADC Control register selects the analog input channel and initiates the analog-to-digital conversion.

| BITS  | 7   | 6       | 5      | 4    | 3          | 2   | 1   | 0   |
|-------|-----|---------|--------|------|------------|-----|-----|-----|
| FIELD | CEN | REFSELL | REFEXT | CONT | ANAIN[3:0] |     |     |     |
| RESET | 0   | 0       | 0      | 0    | 0          | 0   | 0   | 0   |
| R/W   | R/W | R/W     | R/W    | R/W  | R/W        | R/W | R/W | R/W |
| ADDR  |     |         |        | F7   | 0H         |     |     |     |

Table 72. ADC Control Register 0 (ADCCTL0)

CEN—Conversion Enable

0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears this bit to 0 when a conversion is complete.

1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete.

| 1 | 28 |
|---|----|

| BITS  | 7      | 6      | 5   | 4   | 3    | 2     | 1 | 0 |
|-------|--------|--------|-----|-----|------|-------|---|---|
| FIELD | INPSEL | INNSEL |     | REF | Rese | erved |   |   |
| RESET | 0      | 0      | 0   | 1   | 0    | 1     | 0 | 0 |
| R/W   | R/W    | R/W    | R/W | R/W | R/W  | R/W   |   |   |
| ADDR  |        |        |     | F9  | 0H   |       |   |   |

#### Table 76. Comparator Control Register (CMP0)

INPSEL—Signal Select for Positive Input

0 = GPIO pin used as positive comparator input

1 = temperature sensor used as positive comparator input

INNSEL—Signal Select for Negative Input

0 = internal reference disabled, GPIO pin used as negative comparator input

1 = internal reference enabled as negative comparator input

REFLVL—Internal Reference Voltage Level

Note:

This reference is independent of the ADC voltage reference.

0000 = 0.0 V 0001 = 0.2 V 0010 = 0.4 V 0011 = 0.6 V 0100 = 0.8 V 0101 = 1.0 V (Default) 0110 = 1.2 V 0111 = 1.4 V 1000 = 1.6 V 1001 = 1.8 V1010-1111 = Reserved

Reserved—R/W bits must be 0 during writes; 0 when read



Note:

- *This bit only enables the crystal oscillator. Its selection as system clock must be done manually.* 
  - $0 = Crystal \ oscillator \ is \ enabled \ during \ reset, \ resulting \ in \ longer \ reset \ timing$
  - *I* = *Crystal oscillator is disabled during reset, resulting in shorter reset timing*
- *¥* Warning: Programming the XTLDIS bit to zero on 8-pin versions of this device prevents any further communication via the debug pin. This is due to the fact that the XIN and DBG functions are shared on pin 2 of this package. Do not program this bit to zero on 8-pin devices unless no further debugging or Flash programming is required.

## **Trim Bit Address Space**

All available Trim bit addresses and their functions are listed in Table 89 through Table 91.

## Trim Bit Address 0000H—Reserved

| Table 89. | Trim | Options | Bits | at Address | 0000H |
|-----------|------|---------|------|------------|-------|
|           |      |         |      |            |       |

| BITS      | 7                                               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-----------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| FIELD     | Reserved                                        |     |     |     |     |     |     |     |  |  |
| RESET     | U                                               | U   | U   | U   | U   | U   | U   | U   |  |  |
| R/W       | R/W                                             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR      | Information Page Memory 0020H                   |     |     |     |     |     |     |     |  |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |     |     |     |     |     |     |     |  |  |

Reserved—Altering this register may result in incorrect device operation.

### Trim Bit Address 0001H—Reserved

#### Table 90. Trim Option Bits at 0001H

| BITS                                            | 7                             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------------------------------------------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|--|
| FIELD                                           | Reserved                      |     |     |     |     |     |     |     |  |
| RESET                                           | U                             | U   | U   | U   | U   | U   | U   | U   |  |
| R/W                                             | R/W                           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR                                            | Information Page Memory 0021H |     |     |     |     |     |     |     |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                               |     |     |     |     |     |     |     |  |

Reserved— Altering this register may result in incorrect device operation.

### Trim Bit Address 0002H

#### Table 91. Trim Option Bits at 0002H (TIPO)

| BITS      | 7                                             | 6 | 5 | 4  | 3 | 2 | 1 | 0 |  |  |
|-----------|-----------------------------------------------|---|---|----|---|---|---|---|--|--|
| FIELD     | IPO_TRIM                                      |   |   |    |   |   |   |   |  |  |
| RESET     |                                               | U |   |    |   |   |   |   |  |  |
| R/W       |                                               |   |   | R/ | Ŵ |   |   |   |  |  |
| ADDR      | Information Page Memory 0022H                 |   |   |    |   |   |   |   |  |  |
| Note: U = | te: U = Unchanged by Reset, R/W = Read/Write. |   |   |    |   |   |   |   |  |  |

IPO\_TRIM—Internal Precision Oscillator Trim Byte Contains trimming bits for Internal Precision Oscillator.

### Trim Bit Address 0003H—Reserved

### Trim Bit Address 0004H—Reserved

## **Zilog Calibration Data**

## **ADC Calibration Data**

#### Table 92. ADC Calibration Bits

| BITS      | 7                                               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|
| FIELD     | ADC_CAL                                         |     |     |     |     |     |     |     |  |
| RESET     |                                                 |     |     |     |     |     |     |     |  |
| R/W       | R/W                                             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR      | Information Page Memory 0060H–007DH             |     |     |     |     |     |     |     |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |     |     |     |     |     |     |     |  |

ADC CAL—Analog-to-Digital Converter Calibration Values

Contains factory calibrated values for ADC gain and offset compensation. Each of the ten supported modes has one byte of offset calibration and two bytes of gain calibration. These values are read by the software to compensate ADC measurements as detailed in

datastreams, the maximum recommended baud rate is the system clock frequency divided by eight. The maximum possible baud rate for asynchronous datastreams is the system clock frequency divided by four, but this theoretical maximum is possible only for low noise designs with clean signals. Table 98 lists minimum and recommended maximum baud rates for sample crystal frequencies.

| System Clock<br>Frequency (MHz) | Recommended<br>Maximum Baud<br>Rate (kbps) | Recommended<br>Standard PC<br>Baud Rate (bps) | Minimum Baud<br>Rate (kbps) |
|---------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|
| 5.5296                          | 1382.4                                     | 691,200                                       | 1.08                        |
| 0.032768 (32 kHz)               | 4.096                                      | 2400                                          | 0.064                       |

#### Table 98. OCD Baud-Rate Limits

If the OCD receives a Serial Break (nine or more continuous bits Low) the auto-baud detector/generator resets. Reconfigure the auto-baud detector/generator by sending 80H.

### **OCD Serial Errors**

The OCD detects any of the following error conditions on the DBG pin:

- Serial Break (a minimum of nine continuous bits Low)
- Framing Error (received Stop bit is Low)
- Transmit Collision (OCD and host simultaneous transmission detected by the OCD)

When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the auto-baud detector/generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break break back to the host only extends the length of the Serial Break if the host releases the Serial Break early.

The host transmits a Serial Break on the DBG pin when first connecting to the Z8 Encore! XP F0823 Series devices or when recovering from an error. A Serial Break from the host resets the auto-baud generator/detector but does not reset the OCD Control register. A Serial Break leaves the device in DEBUG mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host sends a Serial Break to the OCD even if the OCD is transmitting a character.

INTEN—Internal Precision Oscillator Enable

1 = Internal precision oscillator is enabled

0 = Internal precision oscillator is disabled

Reserved—R/W bits must be 0 during writes; 0 when read

WDTEN—Watchdog Timer Oscillator Enable

1 = Watchdog Timer oscillator is enabled

0 = Watchdog Timer oscillator is disabled

POFEN—Primary Oscillator Failure Detection Enable

1 = Failure detection and recovery of primary oscillator is enabled

0 = Failure detection and recovery of primary oscillator is disabled

WDFEN—Watchdog Timer Oscillator Failure Detection Enable

1 = Failure detection of Watchdog Timer oscillator is enabled

0 = Failure detection of Watchdog Timer oscillator is disabled

SCKSEL—System Clock Oscillator Select

000 = Internal precision oscillator functions as system clock at 5.53 MHz

001 = Internal precision oscillator functions as system clock at 32 kHz

010 = Reserved

011 = Watchdog Timer oscillator functions as system clock

100 = External clock signal on PB3 functions as system clock

101 = Reserved

110 = Reserved

111 = Reserved

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

• Rotate and Shift

Tables 107 through Table 114 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as 'src', the destination operand is 'dst' and a condition code is 'cc'.

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| CP       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| CPX      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

#### **Table 107. Arithmetic Instructions**

| Part Number              | Flash      | RAM               | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |
|--------------------------|------------|-------------------|-----------|------------|------------------------|---------------------|----------------|---------------------|
| Z8 Encore! XP with 2     | KB Flash   | , <b>10-Bit</b> A | Analog    | g-to-D     | igital C               | onve                | erter          |                     |
| Standard Temperatur      | e: 0 °C to | 70 °C             |           |            |                        |                     |                |                     |
| Z8F0223PB005SC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |
| Z8F0223QB005SC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |
| Z8F0223SB005SC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |
| Z8F0223SH005SC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |
| Z8F0223HH005SC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |
| Z8F0223PH005SC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |
| Z8F0223SJ005SC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |
| Z8F0223HJ005SC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |
| Z8F0223PJ005SC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |
| Extended Temperatur      | re: -40 °C | to 105 °C         | 2         |            |                        |                     |                |                     |
| Z8F0223PB005EC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |
| Z8F0223QB005EC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |
| Z8F0223SB005EC           | 2 KB       | 512 B             | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |
| Z8F0223SH005EC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |
| Z8F0223HH005EC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |
| Z8F0223PH005EC           | 2 KB       | 512 B             | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |
| Z8F0223SJ005EC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |
| Z8F0223HJ005EC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |
| Z8F0223PJ005EC           | 2 KB       | 512 B             | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |
| Replace C with G for Lea | d-Free Pac | kaging            |           |            |                        |                     |                |                     |

| Part Number              | Flash                                    | RAM         | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |  |
|--------------------------|------------------------------------------|-------------|-----------|------------|------------------------|---------------------|----------------|---------------------|--|
| Z8 Encore! XP with 1     | KB Flash                                 | n, 10-Bit A | Analog    | g-to-D     | igital C               | onve                | erter          |                     |  |
| Standard Temperatur      | e: 0 °C to                               | 70 °C       |           |            |                        |                     |                |                     |  |
| Z8F0123PB005SC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |
| Z8F0123QB005SC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |
| Z8F0123SB005SC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |
| Z8F0123SH005SC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |
| Z8F0123HH005SC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |
| Z8F0123PH005SC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |
| Z8F0123SJ005SC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |
| Z8F0123HJ005SC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |
| Z8F0123PJ005SC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |
| Extended Temperatur      | re: -40 °C                               | to 105 °C   | )         |            |                        |                     |                |                     |  |
| Z8F0123PB005EC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |
| Z8F0123QB005EC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |
| Z8F0123SB005EC           | 1 KB                                     | 256 B       | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |
| Z8F0123SH005EC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |
| Z8F0123HH005EC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |
| Z8F0123PH005EC           | 1 KB                                     | 256 B       | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |
| Z8F0123SJ005EC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |
| Z8F0123HJ005EC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |
| Z8F0123PJ005EC           | 1 KB                                     | 256 B       | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |
| Replace C with G for Lea | Replace C with G for Lead-Free Packaging |             |           |            |                        |                     |                |                     |  |

### Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

# Index

## Symbols

# 174 % 174 @ 174

## **Numerics**

10-bit ADC 4 40-lead plastic dual-inline package 214, 215

## Α

absolute maximum ratings 193 AC characteristics 197 ADC 175 architecture 117 automatic power-down 118 block diagram 118 continuous conversion 120 control register 122, 124 control register definitions 122 data high byte register 124 data low bits register 125 electrical characteristics and timing 201 operation 118 single-shot conversion 119 ADCCTL register 122, 124 ADCDH register 124 ADCDL register 125 ADCX 175 ADD 175 add - extended addressing 175 add with carry 175 add with carry - extended addressing 175 additional symbols 174 address space 13 ADDX 175 analog signals 10 analog-to-digital converter (ADC) 117 AND 177

ANDX 177 arithmetic instructions 175 assembly language programming 171 assembly language syntax 172

## В

B 174 b 173 baud rate generator, UART 103 **BCLR 176** binary number suffix 174 **BIT 176** bit 173 clear 176 manipulation instructions 176 set 176 set or clear 176 swap 176 test and jump 178 test and jump if non-zero 178 test and jump if zero 178 bit jump and test if non-zero 178 bit swap 178 block diagram 3 block transfer instructions 176 **BRK 178 BSET 176** BSWAP 176, 178 **BTJ 178 BTJNZ 178 BTJZ 178** 

## С

CALL procedure 178 CAPTURE mode 84, 85 CAPTURE/COMPARE mode 85 cc 173 CCF 176 characteristics, electrical 193 clear 177 CLR 177 COM 177

Index

**COMPARE 84** compare - extended addressing 175 COMPARE mode 84 compare with carry 175 compare with carry - extended addressing 175 complement 177 complement carry flag 176 condition code 173 continuous conversion (ADC) 120 CONTINUOUS mode 84 control register definition, UART 104 Control Registers 13, 17 **COUNTER modes 84** CP 175 **CPC 175 CPCX 175** CPU and peripheral overview 4 CPU control instructions 176 **CPX 175** Customer Support 237

## D

DA 173, 175 data memory 15 DC characteristics 194 debugger, on-chip 151 **DEC 175** decimal adjust 175 decrement 175 decrement and jump non-zero 178 decrement word 175 **DECW 175** destination operand 174 device, port availability 35 DI 176 direct address 173 disable interrupts 176 **DJNZ 178** dst 174

## Ε

EI 176

electrical characteristics 193 ADC 201 flash memory and timing 200 GPIO input data sample timing 202 Watchdog Timer 200, 202 enable interrupt 176 ER 173 extended addressing register 173 extended addressing register 173 external pin reset 25 eZ8 CPU features 4 eZ8 CPU instruction classes 174 eZ8 CPU instruction notation 172 eZ8 CPU instruction set 171 eZ8 CPU instruction set 171

## F

FCTL register 137, 143, 144 features, Z8 Encore! 1 first opcode map 190 FLAGS 174 flags register 174 flash controller 4 option bit address space 144 option bit configuration - reset 141 program memory address 0000H 144 program memory address 0001H 145 flash memory 129 arrangement 130 byte programming 135 code protection 133 configurations 129 control register definitions 137, 143 controller bypass 136 electrical characteristics and timing 200 flash control register 137, 143, 144 flash option bits 134 flash status register 137 flow chart 132 frequency high and low byte registers 139 mass erase 135 operation 131 operation timing 133