



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                             |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0213sb005sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 5 provides detailed information about the characteristics for each pin available on Z8 Encore!  $XP^{\text{(R)}}$  F0823 Series 8-pin devices.

**Note:** All six I/O pins on the 8-pin packages are 5 V-tolerant (unless the pull-up devices are enabled). The column in Table 4 below describes 5 V-tolerance for the 20- and 28-pin packages only.

| Symbol   |           | Reset                                 | Active<br>Low or<br>Active | Tristate          | Internal Pull-un        | Schmitt- | Open Drain             | 5 V             |
|----------|-----------|---------------------------------------|----------------------------|-------------------|-------------------------|----------|------------------------|-----------------|
| Mnemonic | Direction | Direction                             | High                       | Output            | or Pull-down            | Input    | Output                 | Tolerance       |
| AVDD     | N/A       | N/A                                   | N/A                        | N/A               | N/A                     | N/A      | N/A                    | N/A             |
| AVSS     | N/A       | N/A                                   | N/A                        | N/A               | N/A                     | N/A      | N/A                    | NA              |
| DBG      | I/O       | I                                     | N/A                        | Yes               | No                      | Yes      | Yes                    | Yes             |
| PA[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PA[7:2]<br>only |
| PB[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PB[7:6]<br>only |
| PC[7:0]  | I/O       | I                                     | N/A                        | Yes               | Programmable<br>Pull-up | Yes      | Yes,<br>Programmable   | PC[7:3]<br>only |
| RESET    | I/O       | I/O<br>(d <u>efaults</u><br>to RESET) | Low (in<br>Reset<br>mode)  | Yes (PD0<br>only) | Always on for<br>RESET  | Yes      | Always on for<br>RESET | Yes             |
| VDD      | N/A       | N/A                                   | N/A                        | N/A               |                         |          | N/A                    | N/A             |
| VSS      | N/A       | N/A                                   | N/A                        | N/A               |                         |          | N/A                    | N/A             |

#### Table 4. Pin Characteristics (20- and 28-pin Devices)

**Note:** *PB6 and PB7 are available only in the devices without ADC.* 

### 13

# **Address Space**

The eZ8 CPU can access three distinct address spaces:

- The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral, and general-purpose I/O port control registers.
- The Program Memory contains addresses for all memory locations having executable code and/or data.
- The Data Memory contains addresses for all memory locations that contain data only.

These three address spaces are covered briefly in the following subsections. For more detailed information regarding the eZ8 CPU and its address space, refer to eZ8 CPU Core User Manual (UM0128) available for download at www.zilog.com.

# **Register File**

The Register File address space in the Z8 Encore! XP<sup>®</sup> MCU is 4 KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as sources are read, and registers defined as destinations are written. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 4 KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256 B control register section are reserved (unavailable). Reading from a reserved Register File address returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results.

The on-chip RAM always begins at address 000H in the Register File address space. Z8 Encore! XP F0823 Series devices contain 256 B-1 KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.

# **Program Memory**

The eZ8 CPU supports 64 KB of Program Memory address space. Z8 Encore! XP F0823 Series devices contain 1 KB to 8 KB of on-chip Flash memory in the Program Memory address space. Reading from Program Memory addresses outside the available Flash

| al Conditions                             |
|-------------------------------------------|
| dolov bogina ofter supply veltage execute |

| Table 10 | Reset Sources | and Resulting | Reset Type |
|----------|---------------|---------------|------------|
|          |               | and Resulting |            |

| Operating Mode       | Reset Source                                      | Special Conditions                                                                                             |  |  |
|----------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| NORMAL or HALT modes | Power-On Reset/Voltage<br>Brownout                | Reset delay begins after supply voltage exceeds POR level.                                                     |  |  |
|                      | Watchdog Timer time-out when configured for Reset | None.                                                                                                          |  |  |
|                      | RESET pin assertion                               | All reset pulses less than three system clocks in width are ignored.                                           |  |  |
|                      | OCD initiated Reset<br>(OCDCTL[0] set to 1)       | System Reset, except the OCD is unaffected by the reset.                                                       |  |  |
| STOP mode            | Power-On Reset/Voltage<br>Brownout                | Reset delay begins after supply voltage exceeds POR level.                                                     |  |  |
|                      | RESET pin assertion                               | All reset pulses less than the specified analog delay are ignored. See Electrical Characteristics on page 193. |  |  |
|                      | DBG pin driven Low                                | None.                                                                                                          |  |  |

### **Power-On Reset**

Each device in the Z8 Encore! XP F0823 Series contains an internal POR circuit. The POR circuit monitors the supply voltage and holds the device in the Reset state until the supply voltage reaches a safe operating level. After the supply voltage exceeds the POR voltage threshold ( $V_{POR}$ ), the device is held in the Reset state until the POR Counter has timed out. If the crystal oscillator is enabled by the option bits, this time-out is longer.

After the Z8 Encore! XP F0823 Series device exits the POR state, the eZ8 CPU fetches the Reset vector. Following the POR, the POR status bit in Watchdog Timer Control (WDTCTL) register is set to 1.

Figure 5 displays POR operation. For the POR threshold voltage ( $V_{POR}$ ), see Electrical Characteristics on page 193.

| PS024314-0308 |  |
|---------------|--|

| Port       | Pin | Mnemonic | Alternate Function Description | Alternate Function<br>Set Register AFS1 |
|------------|-----|----------|--------------------------------|-----------------------------------------|
| Port B     | PB0 | Reserved |                                | AFS1[0]: 0                              |
|            |     | ANA0     | ADC Analog Input               | AFS1[0]: 1                              |
|            | PB1 | Reserved |                                | AFS1[1]: 0                              |
|            |     | ANA1     | ADC Analog Input               | AFS1[1]: 1                              |
|            | PB2 | Reserved |                                | AFS1[2]: 0                              |
|            |     | ANA2     | ADC Analog Input               | AFS1[2]: 1                              |
| -<br> <br> | PB3 | CLKIN    | External Clock Input           | AFS1[3]: 0                              |
|            |     | ANA3     | ADC Analog Input               | AFS1[3]: 1                              |
|            | PB4 | Reserved |                                | AFS1[4]: 0                              |
|            |     | ANA7     | ADC Analog Input               | AFS1[4]: 1                              |
|            | PB5 | Reserved |                                | AFS1[5]: 0                              |
|            |     | VREF*    | ADC Voltage Reference          | AFS1[5]: 1                              |
|            | PB6 | Reserved |                                | AFS1[6]: 0                              |
|            |     | Reserved |                                | AFS1[6]: 1                              |
|            | PB7 | Reserved |                                | AFS1[7]: 0                              |
|            |     | Reserved |                                | AFS1[7]: 1                              |

**Note:** Because there are at most two choices of alternate function for any pin of Port B, the Alternate Function Set register AFS2 is implemented but not used to select the function. Also, alternate function selection as described in Port A–C Alternate Function Sub-Registers must also be enabled.

\* VREF is available on PB5 in 28-pin products only.

# Port A–C Address Registers

The Port A–C Address registers select the GPIO Port functionality accessible through the Port A–C Control registers. The Port A–C Address and Control registers combine to provide access to all GPIO Port controls (Table 18).

### Table 18. Port A–C GPIO Address Registers (PxADDR)

| BITS  | 7                           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------------------------|---|---|---|---|---|---|---|
| FIELD | PADDR[7:0]                  |   |   |   |   |   |   |   |
| RESET | 00H                         |   |   |   |   |   |   |   |
| R/W   | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |   |
| ADDR  | FD0H, FD4H, FD8H            |   |   |   |   |   |   |   |

PADDR[7:0]—Port Address

The Port Address selects one of the sub-registers accessible through the Port Control register.

| PADDR[7:0] | Port Control Sub-register Accessible Using the Port A–C Control Registers      |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental Port reconfiguration. |
| 01H        | Data Direction.                                                                |
| 02H        | Alternate Function.                                                            |
| 03H        | Output Control (Open-Drain).                                                   |
| 04H        | High Drive Enable.                                                             |
| 05H        | Stop Mode Recovery Source Enable.                                              |
| 06H        | Pull-up Enable.                                                                |
| 07H        | Alternate Function Set 1.                                                      |
| 08H        | Alternate Function Set 2.                                                      |
| 09H–FFH    | No function.                                                                   |

# Port A–C Control Registers

The Port A–C Control registers set the GPIO port operation. The value in the corresponding Port A–C Address register determines which sub-register is read from or written to by a Port A–C Control register transaction (Table 19).

Reserved—Must be 0

T1ENH—Timer 1 Interrupt Request Enable High Bit T0ENH—Timer 0 Interrupt Request Enable High Bit U0RENH—UART 0 Receive Interrupt Request Enable High Bit U0TENH—UART 0 Transmit Interrupt Request Enable High Bit ADCENH—ADC Interrupt Request Enable High Bit

#### Table 39. IRQ0 Enable Low Bit Register (IRQ0ENL)

| BITS  | 7        | 6     | 5     | 4             | 3             | 2        | 1        | 0      |
|-------|----------|-------|-------|---------------|---------------|----------|----------|--------|
| FIELD | Reserved | T1ENL | T0ENL | <b>U0RENL</b> | <b>U0TENL</b> | Reserved | Reserved | ADCENL |
| RESET | 0        | 0     | 0     | 0             | 0             | 0        | 0        | 0      |
| R/W   | R        | R/W   | R/W   | R/W           | R/W           | R        | R        | R/W    |
| ADDR  | FC2H     |       |       |               |               |          |          |        |

Reserved—0 when read

T1ENL—Timer 1 Interrupt Request Enable Low Bit T0ENL—Timer 0 Interrupt Request Enable Low Bit U0RENL—UART 0 Receive Interrupt Request Enable Low Bit U0TENL—UART 0 Transmit Interrupt Request Enable Low Bit ADCENL—ADC Interrupt Request Enable Low Bit

### **IRQ1 Enable High and Low Bit Registers**

Table 40 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit registers (Table 41 and Table 42) form a priority encoded enabling for interrupts in the Interrupt Request 1 register. Priority is generated by setting bits in each register.

| IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

Table 40. IRQ1 Enable and Priority Encoding

where x indicates the register bits from 0–7.

# **Timer Control Register Definitions**

## Timer 0–1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) registers (Table 49 and Table 50) contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TxL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from the TxL reads the register directly.

Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value.

| BITS  | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|--|--|
| FIELD | TH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |   |   |   |   |   |   |  |  |
| RESET | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| R/W   | R/W         R/W |   |   |   |   |   |   |   |  |  |
| ADDR  | F00H, F08H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |   |   |   |   |   |   |  |  |

Table 49. Timer 0–1 High Byte Register (TxH)

### Table 50. Timer 0–1 Low Byte Register (TxL)

| BITS  | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-------|------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| FIELD | TL         |     |     |     |     |     |     |     |  |  |  |
| RESET | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 1   |  |  |  |
| R/W   | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| ADDR  | F01H, F09H |     |     |     |     |     |     |     |  |  |  |

TH and TL—Timer High and Low Bytes

These 2 bytes, {TH[7:0], TL[7:0]}, contain the current 16-bit timer count value

### **Timer Reload High and Low Byte Registers**

The Timer 0–1 Reload High and Low Byte (TxRH and TxRL) registers (Table 51 and Table 52) store a 16-bit Reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte register are stored in a temporary holding register. When a write to the Timer Reload Low Byte register occurs, the temporary holding register value is written to the Timer High Byte register. This operation allows simultaneous updates of the 16-bit Timer Reload value.

#### **ONE-SHOT Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **CONTINUOUS Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **COUNTER Mode**

If the timer is enabled the Timer Output signal is complemented after timer reload.

- 0 =Count occurs on the rising edge of the Timer Input signal
- 1 = Count occurs on the falling edge of the Timer Input signal

#### **PWM SINGLE OUTPUT Mode**

0 = Timer Output is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon Reload.

1 = Timer Output is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon Reload.

#### **CAPTURE Mode**

0 = Count is captured on the rising edge of the Timer Input signal

1 = Count is captured on the falling edge of the Timer Input signal

#### **COMPARE Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### GATED Mode

0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated on the falling edge of the Timer Input.

1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated on the rising edge of the Timer Input.

#### WDT Reset in NORMAL Operation

If configured to generate a Reset when a time-out occurs, the Watchdog Timer forces the device into the System Reset state. The WDT status bit in the Watchdog Timer Control register is set to 1. For more information on System Reset, see Reset and Stop Mode Recovery on page 21.

#### WDT Reset in STOP Mode

If configured to generate a Reset when a time-out occurs and the device is in STOP mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Watchdog Timer Control register are set to 1 following WDT time-out in STOP mode. For more information, see Reset and Stop Mode Recovery on page 21.

### Watchdog Timer Reload Unlock Sequence

Writing the unlock sequence to the Watchdog Timer Control Register (WDTCTL) address unlocks the three Watchdog Timer Reload Byte Registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers. The following sequence is required to unlock the Watchdog Timer Reload Byte Registers (WDTU, WDTH, and WDTL) for write access.

- 1. Write 55H to the Watchdog Timer Control register (WDTCTL).
- 2. Write AAH to the Watchdog Timer Control register (WDTCTL).
- 3. Write the Watchdog Timer Reload Upper Byte register (WDTU).
- 4. Write the Watchdog Timer Reload High Byte register (WDTH).
- 5. Write the Watchdog Timer Reload Low Byte register (WDTL).

All three Watchdog Timer Reload registers must be written in the order just listed. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur unless the sequence is restarted. The value in the Watchdog Timer Reload registers is loaded into the counter when the Watchdog Timer is first enabled and every time a WDT instruction is executed.

# Watchdog Timer Control Register Definitions

#### Watchdog Timer Control Register

The Watchdog Timer Control (WDTCTL) register is a write-only control register. Writing the 55H, AAH unlock sequence to the WDTCTL register address unlocks the three



Figure 11. UART Asynchronous Data Format without Parity



Figure 12. UART Asynchronous Data Format with Parity

#### Transmitting Data using the Polled Method

Follow the steps below to transmit data using the polled method of operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Write to the UART Control 1 register, if MULTIPROCESSOR mode is appropriate, to enable MULTIPROCESSOR (9-bit) mode functions.
- 4. Set the Multiprocessor Mode Select (MPEN) bit to enable MULTIPROCESSOR mode.
- 5. Write to the UART Control 0 register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Set the parity enable bit (PEN), if parity is appropriate and MULTIPROCESSOR mode is not enabled, and select either even or odd parity (PSEL).
  - Set or clear the CTSE bit to enable or disable control from the remote receiver using the CTS pin.

155

datastreams, the maximum recommended baud rate is the system clock frequency divided by eight. The maximum possible baud rate for asynchronous datastreams is the system clock frequency divided by four, but this theoretical maximum is possible only for low noise designs with clean signals. Table 98 lists minimum and recommended maximum baud rates for sample crystal frequencies.

| System Clock<br>Frequency (MHz) | Recommended<br>Maximum Baud<br>Rate (kbps) | Recommended<br>Standard PC<br>Baud Rate (bps) | Minimum Baud<br>Rate (kbps) |  |  |
|---------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|--|--|
| 5.5296                          | 1382.4                                     | 691,200                                       | 1.08                        |  |  |
| 0.032768 (32 kHz)               | 4.096                                      | 2400                                          | 0.064                       |  |  |

#### Table 98. OCD Baud-Rate Limits

If the OCD receives a Serial Break (nine or more continuous bits Low) the auto-baud detector/generator resets. Reconfigure the auto-baud detector/generator by sending 80H.

### **OCD Serial Errors**

The OCD detects any of the following error conditions on the DBG pin:

- Serial Break (a minimum of nine continuous bits Low)
- Framing Error (received Stop bit is Low)
- Transmit Collision (OCD and host simultaneous transmission detected by the OCD)

When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the auto-baud detector/generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break break back to the host only extends the length of the Serial Break if the host releases the Serial Break early.

The host transmits a Serial Break on the DBG pin when first connecting to the Z8 Encore! XP F0823 Series devices or when recovering from an error. A Serial Break from the host resets the auto-baud generator/detector but does not reset the OCD Control register. A Serial Break leaves the device in DEBUG mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host sends a Serial Break to the OCD even if the OCD is transmitting a character.

168

INTEN—Internal Precision Oscillator Enable

1 = Internal precision oscillator is enabled

0 = Internal precision oscillator is disabled

Reserved—R/W bits must be 0 during writes; 0 when read

WDTEN—Watchdog Timer Oscillator Enable

1 = Watchdog Timer oscillator is enabled

0 = Watchdog Timer oscillator is disabled

POFEN—Primary Oscillator Failure Detection Enable

1 = Failure detection and recovery of primary oscillator is enabled

0 = Failure detection and recovery of primary oscillator is disabled

WDFEN—Watchdog Timer Oscillator Failure Detection Enable

1 = Failure detection of Watchdog Timer oscillator is enabled

0 = Failure detection of Watchdog Timer oscillator is disabled

SCKSEL—System Clock Oscillator Select

000 = Internal precision oscillator functions as system clock at 5.53 MHz

001 = Internal precision oscillator functions as system clock at 32 kHz

010 = Reserved

011 = Watchdog Timer oscillator functions as system clock

100 = External clock signal on PB3 functions as system clock

101 = Reserved

110 = Reserved

111 = Reserved

## Table 105. Notational Shorthand

| Notation | Description                    | Operand | Range                                                                                                                        |
|----------|--------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------|
| b        | Bit                            | b       | b represents a value from 0 to 7 (000B to 111B).                                                                             |
| СС       | Condition Code                 | —       | See Condition Codes overview in the eZ8 CPU User Manual.                                                                     |
| DA       | Direct Address                 | Addrs   | Addrs represents a number in the range of 0000H to FFFFH.                                                                    |
| ER       | Extended Addressing Register   |         | Reg represents a number in the range of 000H to FFFH.                                                                        |
| IM       | Immediate Data                 | #Data   | Data is a number between 00H to FFH.                                                                                         |
| lr       | Indirect Working Register      | @Rn     | n = 0–15.                                                                                                                    |
| IR       | Indirect Register              | @Reg    | Reg. represents a number in the range of 00H to FFH.                                                                         |
| Irr      | Indirect Working Register Pair | @RRp    | p = 0, 2, 4, 6, 8, 10, 12, or 14.                                                                                            |
| IRR      | Indirect Register Pair         | @Reg    | Reg represents an even number in the range 00H to FEH                                                                        |
| р        | Polarity                       | р       | Polarity is a single bit binary value of either 0B or 1B.                                                                    |
| r        | Working Register               | Rn      | n = 0–15.                                                                                                                    |
| R        | Register                       | Reg     | Reg. represents a number in the range of 00H to FFH.                                                                         |
| RA       | Relative Address               | Х       | X represents an index in the range of +127 to –<br>128 which is an offset relative to the address of<br>the next instruction |
| rr       | Working Register Pair          | RRp     | p = 0, 2, 4, 6, 8, 10, 12, or 14.                                                                                            |
| RR       | Register Pair                  | Reg     | Reg. represents an even number in the range of 00H to FEH.                                                                   |
| Vector   | Vector Address                 | Vector  | Vector represents a number in the range of 00H to FFH.                                                                       |
| X        | Indexed                        | #Index  | The register or register pair to be indexed is offset<br>by the signed Index value (#Index) in a +127 to<br>-128 range.      |

179

| Table 114. Rotate and Shift Instructions | (Continued) |
|------------------------------------------|-------------|
|------------------------------------------|-------------|

| Mnemonic | Operands | Instruction            |  |  |  |  |  |
|----------|----------|------------------------|--|--|--|--|--|
| SRA      | dst      | Shift Right Arithmetic |  |  |  |  |  |
| SRL      | dst      | Shift Right Logical    |  |  |  |  |  |
| SWAP     | dst      | Swap Nibbles           |  |  |  |  |  |

# eZ8 CPU Instruction Summary

Table 115 summarizes the eZ8 CPU instructions. The table identifies the addressing modes employed by the instruction, the effect upon the Flags register, the number of CPU clock cycles required for the instruction fetch, and the number of CPU clock cycles required for the instruction.

| Assombly        |                                                                                                                            | Addre | ss Mode | Oncode(s) | Flags |              |               |         |   | Fetch | Inetr  |        |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|-------|---------|-----------|-------|--------------|---------------|---------|---|-------|--------|--------|
| Mnemonic        | Symbolic Operation                                                                                                         | dst   | src     | (Hex)     | С     | z            | S             | v       | D | Н     | Cycles | Cycles |
| ADC dst, src    | $dst \gets dst + src + C$                                                                                                  | r     | r       | 12        | *     | *            | *             | *       | 0 | *     | 2      | 3      |
|                 |                                                                                                                            | r     | lr      | 13        | -     |              |               |         |   |       | 2      | 4      |
|                 |                                                                                                                            | R     | R       | 14        | -     |              |               |         |   |       | 3      | 3      |
|                 |                                                                                                                            | R     | IR      | 15        | -     |              |               |         |   |       | 3      | 4      |
|                 |                                                                                                                            | R     | IM      | 16        | _     |              |               |         |   |       | 3      | 3      |
|                 |                                                                                                                            | IR    | IM      | 17        | -     |              |               |         |   |       | 3      | 4      |
| ADCX dst, src   | $dst \gets dst + src + C$                                                                                                  | ER    | ER      | 18        | *     | *            | *             | *       | 0 | *     | 4      | 3      |
|                 |                                                                                                                            | ER    | IM      | 19        | -     |              |               |         |   |       | 4      | 3      |
| ADD dst, src    | $dst \gets dst + src$                                                                                                      | r     | r       | 02        | *     | *            | *             | *       | 0 | *     | 2      | 3      |
|                 |                                                                                                                            | r     | lr      | 03        | -     |              |               |         |   |       | 2      | 4      |
|                 |                                                                                                                            | R     | R       | 04        | -     |              |               |         |   |       | 3      | 3      |
|                 |                                                                                                                            | R     | IR      | 05        | -     |              |               |         |   |       | 3      | 4      |
|                 |                                                                                                                            | R     | IM      | 06        | -     |              |               |         |   |       | 3      | 3      |
|                 |                                                                                                                            | IR    | IM      | 07        | -     |              |               |         |   |       | 3      | 4      |
| ADDX dst, src   | $dst \gets dst + src$                                                                                                      | ER    | ER      | 08        | *     | *            | *             | *       | 0 | *     | 4      | 3      |
|                 |                                                                                                                            | ER    | IM      | 09        | -     |              |               |         |   |       | 4      | 3      |
| Flags Notation: | <ul> <li>* = Value is a function of the result of the operation.</li> <li>- = Unaffected</li> <li>X = Undefined</li> </ul> |       |         |           |       | = Re<br>= Se | eset<br>et to | to<br>1 | 0 |       |        |        |

#### Table 115. eZ8 CPU Instruction Summary



Figure 28. Second Opcode Map after 1FH

# **Ordering Information**

| Number                    | Ę          | 5          | ines   | rrupts | 8it Timers<br>WM | sit A/D Channels | <b>XT with IrDA</b> | cription            |
|---------------------------|------------|------------|--------|--------|------------------|------------------|---------------------|---------------------|
| Рац                       | Flas       | RAN        | 101    | Inte   | 16-E<br>w/P\     | 10-E             | UAF                 | Des                 |
| Z8 Encore! XP with 8      | KB Flash   | , 10-Bit / | Analog | j-to-D | igital C         | onve             | erter               |                     |
| Standard Temperature      | e: 0 °C to | 70 °C      |        |        |                  |                  |                     |                     |
| Z8F0823PB005SC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | PDIP 8-pin package  |
| Z8F0823QB005SC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | QFN 8-pin package   |
| Z8F0823SB005SC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | SOIC 8-pin package  |
| Z8F0823SH005SC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SOIC 20-pin package |
| Z8F0823HH005SC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SSOP 20-pin package |
| Z8F0823PH005SC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | PDIP 20-pin package |
| Z8F0823SJ005SC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SOIC 28-pin package |
| Z8F0823HJ005SC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SSOP 28-pin package |
| Z8F0823PJ005SC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | PDIP 28-pin package |
| Extended Temperatur       | e: -40 °C  | to 105 °C  | 0      |        |                  |                  |                     |                     |
| Z8F0823PB005EC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | PDIP 8-pin package  |
| Z8F0823QB005EC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | QFN 8-pin package   |
| Z8F0823SB005EC            | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | SOIC 8-pin package  |
| Z8F0823SH005EC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SOIC 20-pin package |
| Z8F0823HH005EC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SSOP 20-pin package |
| Z8F0823PH005EC            | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | PDIP 20-pin package |
| Z8F0823SJ005EC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SOIC 28-pin package |
| Z8F0823HJ005EC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SSOP 28-pin package |
| Z8F0823PJ005EC            | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | PDIP 28-pin package |
| Replace C with G for Lead | d-Free Pac | kaging     |        |        |                  |                  |                     |                     |

### Part Number Suffix Designations



timing 205 OCD commands execute instruction (12H) 161 read data memory (0DH) 160 read OCD control register (05H) 158 read OCD revision (00H) 158 read OCD status register (02H) 158 read program counter (07H) 159 read program memory (0BH) 160 read program memory CRC (0EH) 161 read register (09H) 159 read runtime counter (03H) 158 step instruction (10H) 161 stuff instruction (11H) 161 write data memory (0CH) 160 write OCD control register (04H) 158 write program counter (06H) 159 write program memory (0AH) 159 write register (08H) 159 on-chip debugger (OCD) 151 on-chip debugger signals 10 ONE-SHOT mode 84 opcode map abbreviations 189 cell description 188 first 190 second after 1FH 191 Operational Description 21, 31, 35, 53, 67, 87, 93, 113, 117, 127, 129, 141, 151, 165, 169 OR 177 ordering information 217 **ORX 178** 

status register 163

# Ρ

p 173 packaging 20-pin PDIP 211, 212 20-pin SSOP 212, 215 28-pin PDIP 213 28-pin SOIC 214 8-pin PDIP 209 8-pin SOIC 210

PDIP 214, 215 part selection guide 2 PC 174 PDIP 214, 215 peripheral AC and DC electrical characteristics 199 pin characteristics 10 Pin Descriptions 7 polarity 173 POP 177 pop using extended addressing 177 **POPX 177** port availability. device 35 port input timing (GPIO) 203 port output timing, GPIO 204 power supply signals 10 power-down, automatic (ADC) 118 Power-on and Voltage Brownout electrical characteristics and timing 199 Power-On Reset (POR) 23 program control instructions 178 program counter 174 program memory 13 **PUSH 177** push using extended addressing 177 PUSHX 177 PWM mode 84, 85 PxADDR register 44

# R

PxCTL register 45

R 173 r 173 RA register address 173 RCF 176 receive IrDA data 115 receiving UART data-interrupt-driven method 98 receiving UART data-polled method 97 register 173 ADC control (ADCCTL) 122, 124