



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 22                                                        |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0223pj005ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

|                  | Revision |                                                                                                                                                                                                                   |                                      |
|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Date             | Level    | Description                                                                                                                                                                                                       | Page No                              |
| March<br>2008    | 14       | Changed title to Z8 Encore! XP F0823 Series and the contents to match the title.                                                                                                                                  | All                                  |
| December<br>2007 | 13       | Updated title from Z8 Encore! 8K and 4K Series to Z8<br>Encore! XP Z8F0823 Series. Updated Figure 3, Table<br>15, Table 35, Table 59 through Table 61, Table 119,<br>and Part Number Suffix Designations section. | 8, 39,<br>59, 91,<br>196, and<br>226 |
| August<br>2007   | 12       | Updated Table 1, Table 16, and Program Memory section.                                                                                                                                                            | 2, 42,<br>and 13                     |
| June 2007        | 11       | Updated to combine Z8 Encore! 8K and Z8 Encore! 4K Series.                                                                                                                                                        | All                                  |
| December<br>2006 | 10       | Updated Ordering Information chapter.                                                                                                                                                                             | 217                                  |

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

| Operation                                               | 152 |
|---------------------------------------------------------|-----|
| OCD Interface                                           | 152 |
|                                                         | 153 |
| OCD Data Format                                         | 154 |
|                                                         | 154 |
| OCD Unlock Sequence (8-Pin Devices Only)                | 156 |
| Breakpoints                                             | 156 |
| Runtime Counter                                         | 156 |
| On-Chip Debugger Commands                               | 157 |
| On-Chip Debugger Control Register Definitions           | 161 |
| OCD Control Register                                    | 161 |
| OCD Status Register                                     | 163 |
| Oscillator Control                                      | 165 |
| Operation                                               | 165 |
|                                                         | 165 |
|                                                         | 166 |
|                                                         | 167 |
|                                                         | 169 |
| Operation                                               | 169 |
| eZ8 CPU Instruction Set                                 | 171 |
| Assembly Language Programming Introduction              | 171 |
| Assembly Language Syntax                                | 172 |
| eZ8 CPU Instruction Notation                            | 172 |
| eZ8 CPU Instruction Classes                             | 174 |
| eZ8 CPU Instruction Summary                             | 179 |
| Opcode Maps                                             | 188 |
| Electrical Characteristics                              | 193 |
| Absolute Maximum Ratings                                | 193 |
| DC Characteristics                                      | 194 |
| AC Characteristics                                      | 197 |
| On-Chip Peripheral AC and DC Electrical Characteristics | 199 |
| General Purpose I/O Port Input Data Sample Timing       | 202 |
|                                                         | 204 |
|                                                         | 205 |
| Packaging                                               | 209 |
|                                                         |     |

Table of Contents

Note:

\*Analog input alternate functions (ANA) are not available on the Z8F0x13 devices.

# **Signal Descriptions**

Table 3 lists the Z8 Encore! XP<sup>®</sup> F0823 Series signals. To determine the signals available for the specific package styles, see Pin Configurations on page 7.

#### Table 3. Signal Descriptions

| Signal Mnemonic                                      | I/O                             | Description                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General-Purpose I/C                                  | ) Ports                         | A–D                                                                                                                                                                                                                                                                                                     |
| PA[7:0]                                              | I/O                             | Port A. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |
| PB[7:0]                                              | I/O                             | Port B. These pins are used for general-purpose I/O. PB6 and PB7 are available only in those devices without an ADC.                                                                                                                                                                                    |
| PC[7:0]                                              | I/O                             | Port C. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |
| Note: PB6 and PB7 are<br>replaced by AV <sub>D</sub> | e only av<br><sub>D</sub> and A | /ailable in 28-pin packages without ADC. In 28-pin packages with ADC, they are $V_{\mathrm{SS}}.$                                                                                                                                                                                                       |
| UART Controllers                                     |                                 |                                                                                                                                                                                                                                                                                                         |
| TXD0                                                 | 0                               | Transmit Data. This signal is the transmit output from the UART and IrDA.                                                                                                                                                                                                                               |
| RXD0                                                 |                                 | Receive Data. This signal is the receive input for the UART and IrDA.                                                                                                                                                                                                                                   |
| CTS0                                                 | I                               | Clear To Send. This signal is the flow control input for the UART.                                                                                                                                                                                                                                      |
| DE                                                   | 0                               | Driver Enable. This signal allows automatic control of external RS-485 drivers. This signal is approximately the inverse of the TXE (Transmit Empty) bit in the UART Status 0 register. The DE signal can be used to ensure the external RS-485 driver is enabled when data is transmitted by the UART. |
| Timers                                               |                                 |                                                                                                                                                                                                                                                                                                         |
| T0OUT/T1OUT                                          | 0                               | Timer Output 0–1. These signals are output from the timers.                                                                                                                                                                                                                                             |
| T0OUT/T1OUT                                          | 0                               | Timer Complement Output 0–1. These signals are output from the timers in PWM Dual Output mode.                                                                                                                                                                                                          |
| T0IN/T1IN                                            | I                               | Timer Input 0–1. These signals are used as the <u>capture</u> , gating and counter inputs. The T0IN signal is multiplexed T0OUT signals.                                                                                                                                                                |
| Comparator                                           |                                 |                                                                                                                                                                                                                                                                                                         |
| CINP/CINN                                            |                                 | Comparator Inputs. These signals are the positive and negative inputs to the comparator.                                                                                                                                                                                                                |
| COUT                                                 | 0                               | Comparator Output. This is the output of the comparator.                                                                                                                                                                                                                                                |

#### **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT mode, the timer outputs a PWM output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H.

If the TPOL bit in the Timer Control register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the Reload value and is reset to 0001H.

Follow the steps below for configuring a timer for PWM Single Output mode and initiating the PWM operation:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for PWM mode
  - Set the prescale value
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value.
- 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 6. Configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

 $PWM Period (s) = \frac{Reload Value \times Prescale}{System Clock Frequency (Hz)}$ 

timer value is not reset to 0001H). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) upon Compare.

If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting. Follow the steps below to configure a timer for COMPARE mode and to initiate the count:

- 1. Write to the Timer Control register to:
  - Disable the timer.
  - Configure the timer for Compare mode.
  - Set the prescale value.
  - Set the initial logic level (High or Low) for the Timer Output alternate function, if appropriate.
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the Compare value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer and initiate counting.

In COMPARE mode, the system clock always provides the timer input. The Compare time can be calculated by the following equation:

COMPARE Mode Time (s) = (Compare Value – Start Value) × Prescale System Clock Frequency (Hz)

#### GATED Mode

In GATED mode, the timer counts only when the Timer Input signal is in its active state (asserted), as determined by the TPOL bit in the Timer Control register. When the Timer Input signal is asserted, counting begins. A timer interrupt is generated when the Timer Input signal is deasserted or a timer Reload occurs. To determine if a Timer Input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit.

The timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. When reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes (assuming the Timer Input signal remains asserted). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reset.

## **Timer Control Register Definitions**

## Timer 0–1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) registers (Table 49 and Table 50) contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TxL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from the TxL reads the register directly.

Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value.

| BITS  | 7   | 6   | 5   | 4     | 3    | 2   | 1   | 0   |  |  |  |
|-------|-----|-----|-----|-------|------|-----|-----|-----|--|--|--|
| FIELD | TH  |     |     |       |      |     |     |     |  |  |  |
| RESET | 0   | 0   | 0   | 0     | 0    | 0   | 0   | 0   |  |  |  |
| R/W   | R/W | R/W | R/W | R/W   | R/W  | R/W | R/W | R/W |  |  |  |
| ADDR  |     |     |     | F00H, | F08H |     |     |     |  |  |  |

Table 49. Timer 0–1 High Byte Register (TxH)

### Table 50. Timer 0–1 Low Byte Register (TxL)

| BITS  | 7   | 6   | 5   | 4     | 3    | 2   | 1   | 0   |  |  |  |  |
|-------|-----|-----|-----|-------|------|-----|-----|-----|--|--|--|--|
| FIELD | TL  |     |     |       |      |     |     |     |  |  |  |  |
| RESET | 0   | 0   | 0   | 0     | 0    | 0   | 0   | 1   |  |  |  |  |
| R/W   | R/W | R/W | R/W | R/W   | R/W  | R/W | R/W | R/W |  |  |  |  |
| ADDR  |     |     |     | F01H, | F09H |     |     |     |  |  |  |  |

TH and TL—Timer High and Low Bytes

These 2 bytes, {TH[7:0], TL[7:0]}, contain the current 16-bit timer count value

## **Timer Reload High and Low Byte Registers**

The Timer 0–1 Reload High and Low Byte (TxRH and TxRL) registers (Table 51 and Table 52) store a 16-bit Reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte register are stored in a temporary holding register. When a write to the Timer Reload Low Byte register occurs, the temporary holding register value is written to the Timer High Byte register. This operation allows simultaneous updates of the 16-bit Timer Reload value.

# Universal Asynchronous Receiver/Transmitter

The universal asynchronous receiver/transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. The features of UART include:

- 8-bit asynchronous data transfer
- Selectable even- and odd-parity generation and checking
- Option of one or two STOP bits
- Separate transmit and receive interrupts
- Framing, parity, overrun, and break detection
- Separate transmit and receive enables
- 16-bit baud rate generator (BRG)
- Selectable MULTIPROCESSOR (9-bit) mode with three configurable interrupt schemes
- BRG can be configured and used as a basic 16-bit timer
- Driver Enable output for external bus transceivers

### Architecture

The UART consists of three primary functional blocks: transmitter, receiver, and baud rate generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 10 displays the UART architecture.



Figure 11. UART Asynchronous Data Format without Parity



Figure 12. UART Asynchronous Data Format with Parity

#### Transmitting Data using the Polled Method

Follow the steps below to transmit data using the polled method of operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Write to the UART Control 1 register, if MULTIPROCESSOR mode is appropriate, to enable MULTIPROCESSOR (9-bit) mode functions.
- 4. Set the Multiprocessor Mode Select (MPEN) bit to enable MULTIPROCESSOR mode.
- 5. Write to the UART Control 0 register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Set the parity enable bit (PEN), if parity is appropriate and MULTIPROCESSOR mode is not enabled, and select either even or odd parity (PSEL).
  - Set or clear the CTSE bit to enable or disable control from the remote receiver using the CTS pin.

0 = Send a 0 in the multiprocessor bit location of the data stream (data byte)

1 = Send a 1 in the multiprocessor bit location of the data stream (address byte)

DEPOL—Driver Enable Polarity

0 = DE signal is Active High

1 = DE signal is Active Low

BRGCTL—Baud Rate Control

This bit causes an alternate UART behavior depending on the value of the REN bit in the UART Control 0 Register.

When the UART receiver is **not** enabled (REN=0), this bit determines whether the Baud Rate Generator issues interrupts.

0 = Reads from the Baud Rate High and Low Byte registers return the BRG Reload Value. 1 = The Baud Rate Generator generates a receive interrupt when it counts down to 0. Reads from the Baud Rate High and Low Byte registers return the current BRG count value.

When the UART receiver is enabled (REN=1), this bit allows reads from the Baud Rate Registers to return the BRG count value instead of the Reload Value.

0 = Reads from the Baud Rate High and Low Byte registers return the BRG Reload Value.

1 = Reads from the Baud Rate High and Low Byte registers return the current BRG count value. Unlike the Timers, there is no mechanism to latch the Low Byte when the High Byte is read.

RDAIRQ—Receive Data Interrupt Enable

0 = Received data and receiver errors generates an interrupt request to the Interrupt Controller.

1 = Received data does not generate an interrupt request to the Interrupt Controller. Only receiver errors generate an interrupt request.

IREN—Infrared Encoder/Decoder Enable

0 = Infrared Encoder/Decoder is disabled. UART operates normally.

1 = Infrared Encoder/Decoder is enabled. The UART transmits and receives data through the Infrared Encoder/Decoder.

## **UART Address Compare Register**

The UART Address Compare register stores the multi-node network address of the UART. When the MPMD[1] bit of UART Control Register 0 is set, all incoming address bytes are compared to the value stored in the Address Compare register. Receive interrupts and RDA assertions only occur in the event of a match. Endec, and passed to the UART. Communication is half-duplex, which means simultaneous data transmission and reception is not allowed.

The baud rate is set by the UART's baud rate generator and supports IrDA standard baud rates from 9600 baud to 115.2 kbaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the Infrared Endec. The Infrared Endec data rate is calculated using the following equation:

Infrared Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

## **Transmitting IrDA Data**

The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16 clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains low for the full 16 clock period. If the data to be transmitted is 0, the transmitter first outputs a 7 clock low period, followed by a 3 clock high pulse. Finally, a 6 clock low pulse is output to complete the full 16 clock data period. Figure 17 displays IrDA data transmission. When the Infrared Endec is enabled, the UART's TXD signal is internal to Z8 Encore! XP<sup>®</sup> F0823 Series products while the IR\_TXD signal is output through the TXD pin.



Figure 17. Infrared Data Transmission

## Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

132



Figure 21. Flash Controller Operation Flowchart

| 150 |
|-----|
|-----|

| Info Page<br>Address | Memory<br>Address | Usage                                        |
|----------------------|-------------------|----------------------------------------------|
| 5C                   | FE5C              | Randomized Lot ID Byte 23                    |
| 5D                   | FE5D              | Randomized Lot ID Byte 22                    |
| 5E                   | FE5E              | Randomized Lot ID Byte 21                    |
| 5F                   | FE5F              | Randomized Lot ID Byte 20                    |
| 61                   | FE61              | Randomized Lot ID Byte 19                    |
| 62                   | FE62              | Randomized Lot ID Byte 18                    |
| 64                   | FE64              | Randomized Lot ID Byte 17                    |
| 65                   | FE65              | Randomized Lot ID Byte 16                    |
| 67                   | FE67              | Randomized Lot ID Byte 15                    |
| 68                   | FE68              | Randomized Lot ID Byte 14                    |
| 6A                   | FE6A              | Randomized Lot ID Byte 13                    |
| 6B                   | FE6B              | Randomized Lot ID Byte 12                    |
| 6D                   | FE6D              | Randomized Lot ID Byte 11                    |
| 6E                   | FE6E              | Randomized Lot ID Byte 10                    |
| 70                   | FE70              | Randomized Lot ID Byte 9                     |
| 71                   | FE71              | Randomized Lot ID Byte 8                     |
| 73                   | FE73              | Randomized Lot ID Byte 7                     |
| 74                   | FE74              | Randomized Lot ID Byte 6                     |
| 76                   | FE76              | Randomized Lot ID Byte 5                     |
| 77                   | FE77              | Randomized Lot ID Byte 4                     |
| 79                   | FE79              | Randomized Lot ID Byte 3                     |
| 7A                   | FE7A              | Randomized Lot ID Byte 2                     |
| 7C                   | FE7C              | Randomized Lot ID Byte 1                     |
| 7D                   | FE7D              | Randomized Lot ID Byte 0 (least significant) |

## Table 97. Randomized Lot ID Locations (Continued)



Figure 24. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (2)

## **DEBUG Mode**

The operating characteristics of the devices in DEBUG mode are:

- The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions
- The system clock operates unless in STOP mode
- All enabled on-chip peripherals operate unless in STOP mode
- Automatically exits HALT mode
- Constantly refreshes the Watchdog Timer, if enabled.

#### **Entering DEBUG Mode**

The device enters DEBUG mode following the operations below:

- The device enters DEBUG mode after the eZ8 CPU executes a BRK (breakpoint) instruction
- If the DBG pin is held Low during the most recent clock cycle of System Reset, the part enters DEBUG mode upon exiting System Reset

**Note:** Holding the DBG pin Low for an additional 5000 (minimum) clock cycles after reset (making sure to account for any specified frequency error if using an internal oscillator) prevents a false interpretation of an Autobaud sequence (see OCD Auto-Baud Detector/Generator on page 154).

• If the PA2/RESET pin is held Low while a 32-bit key sequence is issued to the PA0/DBG pin, the DBG feature is unlocked. After releasing PA2/RESET, it is pulled high. At this

• **Read Program Memory CRC (0EH)**—The Read Program Memory Cyclic Redundancy Check (CRC) command computes and returns the CRC of Program Memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

```
DBG \leftarrow 0EH
DBG \rightarrow CRC[15:8]
DBG \rightarrow CRC[7:0]
```

• Step Instruction (10H)—The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  10H

• Stuff Instruction (11H)—The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG \leftarrow 11H
DBG \leftarrow opcode[7:0]
```

• Execute Instruction (12H)—The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the opcode. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, this command reads and discards one byte.

```
DBG \leftarrow 12H
DBG \leftarrow 1-5 byte opcode
```

## **On-Chip Debugger Control Register Definitions**

## **OCD Control Register**

The OCD Control register controls the state of the OCD. This register is used to enter or exit DEBUG mode and to enable the BRK instruction. It also resets Z8 Encore!  $XP^{\mbox{\ensuremath{\mathbb{R}}}}$  F0823 Series device.

| Accembly             |                                                                                           | Addre     | ss Mode     |                      | Fla        | gs           |               |           |   |   | Fatab             | Inote  |
|----------------------|-------------------------------------------------------------------------------------------|-----------|-------------|----------------------|------------|--------------|---------------|-----------|---|---|-------------------|--------|
| Assembly<br>Mnemonic | Symbolic Operation                                                                        | dst       | src         | - Opcode(s)<br>(Hex) | С          | z            | s             | v         | D | н | - Fetch<br>Cycles | Cycles |
| AND dst, src         | $dst \gets dst \ AND \ src$                                                               | r         | r           | 52                   | _          | *            | *             | 0         | _ | _ | 2                 | 3      |
|                      |                                                                                           | r         | lr          | 53                   | -          |              |               |           |   |   | 2                 | 4      |
|                      |                                                                                           | R         | R           | 54                   | -          |              |               |           |   |   | 3                 | 3      |
|                      |                                                                                           | R         | IR          | 55                   | -          |              |               |           |   |   | 3                 | 4      |
|                      |                                                                                           | R         | IM          | 56                   | -          |              |               |           |   |   | 3                 | 3      |
|                      |                                                                                           | IR        | IM          | 57                   | -          |              |               |           |   |   | 3                 | 4      |
| ANDX dst, src        | $dst \gets dst \ AND \ src$                                                               | ER        | ER          | 58                   | _          | *            | *             | 0         | _ | _ | 4                 | 3      |
|                      |                                                                                           | ER        | IM          | 59                   | _          |              |               |           |   |   | 4                 | 3      |
| ATM                  | Block all interrupt and<br>DMA requests during<br>execution of the next 3<br>instructions |           |             | 2F                   | -          | _            | -             | -         | _ | - | 1                 | 2      |
| BCLR bit, dst        | dst[bit] ← 0                                                                              | r         |             | E2                   | _          | _            | _             | _         | _ | _ | 2                 | 2      |
| BIT p, bit, dst      | dst[bit] ← p                                                                              | r         |             | E2                   | _          | -            | -             | 0         | _ | _ | 2                 | 2      |
| BRK                  | Debugger Break                                                                            |           |             | 00                   | _          | _            | -             | _         | _ | _ | 1                 | 1      |
| BSET bit, dst        | dst[bit] ← 1                                                                              | r         |             | E2                   | _          | -            | -             | 0         | _ | _ | 2                 | 2      |
| BSWAP dst            | dst[7:0] ← dst[0:7]                                                                       | R         |             | D5                   | Х          | *            | *             | 0         | _ | _ | 2                 | 2      |
| BTJ p, bit, src, dst | if src[bit] = p<br>PC $\leftarrow$ PC + X                                                 |           | r           | F6                   | _          | _            | _             | _         | _ | _ | 3                 | 3      |
|                      |                                                                                           |           | lr          | F7                   | -          |              |               |           |   |   | 3                 | 4      |
| BTJNZ bit, src, dst  | if src[bit] = 1                                                                           |           | r           | F6                   | -          | -            | -             | -         | - | _ | 3                 | 3      |
|                      | $PC \leftarrow PC + X$                                                                    |           | lr          | F7                   | -          |              |               |           |   |   | 3                 | 4      |
| BTJZ bit, src, dst   | if src[bit] = 0                                                                           |           | r           | F6                   | _          | _            | _             | _         | _ | _ | 3                 | 3      |
|                      | $PC \leftarrow PC + X$                                                                    |           | lr          | F7                   | -          |              |               |           |   |   | 3                 | 4      |
| CALL dst             | $SP \leftarrow SP - 2$                                                                    | IRR       |             | D4                   | _          | _            | _             | _         | _ | _ | 2                 | 6      |
|                      | @SP ← PC<br>PC ← dst                                                                      | DA        |             | D6                   | -          |              |               |           |   |   | 3                 | 3      |
| CCF                  | C ← ~C                                                                                    |           |             | EF                   | *          | _            | _             | _         | _ |   | 1                 | 2      |
| CLR dst              | dst ← 00H                                                                                 | R         |             | B0                   | _          | _            | _             | _         | _ | _ | 2                 | 2      |
|                      |                                                                                           | IR        |             | B1                   | -          |              |               |           |   |   | 2                 | 3      |
| Flags Notation:      | * = Value is a function of<br>– = Unaffected<br>X = Undefined                             | the resul | It of the o | peration.            | 0 =<br>1 = | = Re<br>= Se | eset<br>et to | : to<br>1 | 0 |   |                   |        |

## Table 115. eZ8 CPU Instruction Summary (Continued)

| • · · · · · · · · · · |                                                                 | Address Mode |             | Flags                |            |              |               |         |   | E. ( ) | luctu             |                  |
|-----------------------|-----------------------------------------------------------------|--------------|-------------|----------------------|------------|--------------|---------------|---------|---|--------|-------------------|------------------|
| Assembly<br>Mnemonic  | Symbolic Operation                                              | dst          | src         | - Opcode(s)<br>(Hex) | С          | z            | S             | v       | D | Н      | - Fetch<br>Cycles | Instr.<br>Cycles |
| RR dst                |                                                                 | R            |             | E0                   | *          | *            | *             | *       | - | _      | 2                 | 2                |
|                       | ► D7 D6 D5 D4 D3 D2 D1 D0 ► C                                   | IR           |             | E1                   |            |              |               |         |   |        | 2                 | 3                |
| RRC dst               |                                                                 | R            |             | C0                   | *          | *            | *             | *       | _ | _      | 2                 | 2                |
|                       | ► D7 D6 D5 D4 D3 D2 D1 D0 ► C<br>dst                            | IR           |             | C1                   | -          |              |               |         |   |        | 2                 | 3                |
| SBC dst, src          | dst ← dst – src - C                                             | r            | r           | 32                   | *          | *            | *             | *       | 1 | *      | 2                 | 3                |
|                       |                                                                 | r            | lr          | 33                   | -          |              |               |         |   |        | 2                 | 4                |
|                       |                                                                 | R            | R           | 34                   | -          |              |               |         |   |        | 3                 | 3                |
|                       |                                                                 | R            | IR          | 35                   | -          |              |               |         |   |        | 3                 | 4                |
|                       |                                                                 | R            | IM          | 36                   | -          |              |               |         |   |        | 3                 | 3                |
|                       |                                                                 | IR           | IM          | 37                   | -          |              |               |         |   |        | 3                 | 4                |
| SBCX dst, src         | $dst \gets dst - src - C$                                       | ER           | ER          | 38                   | *          | *            | *             | *       | 1 | *      | 4                 | 3                |
|                       |                                                                 | ER           | IM          | 39                   | -          |              |               |         |   |        | 4                 | 3                |
| SCF                   | C ← 1                                                           |              |             | DF                   | 1          | _            | _             | _       | _ | _      | 1                 | 2                |
| SRA dst               |                                                                 | R            |             | D0                   | *          | *            | *             | 0       | _ | _      | 2                 | 2                |
|                       | <u>D7D6D5D4D3D2D1D0</u> →<br>dst                                | IR           |             | D1                   | -          |              |               |         |   |        | 2                 | 3                |
| SRL dst               | 0 - D7 D6 D5 D4 D3 D2 D1 D0 D C                                 | R            |             | 1F C0                | *          | *            | 0             | *       | _ | _      | 3                 | 2                |
|                       | dst                                                             | IR           |             | 1F C1                | _          |              |               |         |   |        | 3                 | 3                |
| SRP src               | $RP \leftarrow src$                                             |              | IM          | 01                   | -          | _            | _             | _       | - | -      | 2                 | 2                |
| STOP                  | STOP Mode                                                       |              |             | 6F                   | -          | _            | -             | _       | - | _      | 1                 | 2                |
| SUB dst, src          | $dst \gets dst - src$                                           | r            | r           | 22                   | *          | *            | *             | *       | 1 | *      | 2                 | 3                |
|                       |                                                                 | r            | lr          | 23                   | -          |              |               |         |   |        | 2                 | 4                |
|                       |                                                                 | R            | R           | 24                   | -          |              |               |         |   |        | 3                 | 3                |
|                       |                                                                 | R            | IR          | 25                   | -          |              |               |         |   |        | 3                 | 4                |
|                       |                                                                 | R            | IM          | 26                   | -          |              |               |         |   |        | 3                 | 3                |
|                       |                                                                 | IR           | IM          | 27                   | -          |              |               |         |   |        | 3                 | 4                |
| Flags Notation:       | * = Value is a function of t<br>– = Unaffected<br>X = Undefined | he resu      | It of the o | peration.            | 0 =<br>1 = | = Re<br>= Se | eset<br>et to | to<br>1 | 0 |        |                   |                  |

## Table 115. eZ8 CPU Instruction Summary (Continued)

# **Electrical Characteristics**

The data in this chapter is pre-qualification and pre-characterization and is subject to change. Additional electrical characteristics may be found in the individual chapters.

## **Absolute Maximum Ratings**

Stresses greater than those listed in Table 117 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, tie unused inputs to one of the supply voltages ( $V_{DD}$  or  $V_{SS}$ ).

| Parameter                                                      | Minimum | Maximum | Units | Notes |
|----------------------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                                 | -40     | +105    | °C    |       |
| Storage temperature                                            | -65     | +150    | °C    |       |
| Voltage on any pin with respect to V <sub>SS</sub>             | -0.3    | +5.5    | V     | 1     |
|                                                                | -0.3    | +3.9    | V     | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$               | -0.3    | +3.6    | V     |       |
| Maximum current on input and/or inactive output pin            | -5      | +5      | μA    |       |
| Maximum output current from active output pin                  | -25     | +25     | mA    |       |
| 8-pin Packages Maximum Ratings at 0 °C to 70 °C                |         |         |       |       |
| Total power dissipation                                        |         | 220     | mW    |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$               |         | 60      | mA    |       |
| 20-pin Packages Maximum Ratings at 0 °C to 70 °C               |         |         |       |       |
| Total power dissipation                                        |         | 430     | mW    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |         | 120     | mA    |       |
| 28-pin Packages Maximum Ratings at 0 °C to 70 °C               |         |         |       |       |
| Total power dissipation                                        |         | 450     | mW    |       |

#### Table 117. Absolute Maximum Ratings

#### 197

### Table 119. Power Consumption (Continued)

|                    | V <sub>DD</sub> = 2.7 V to 3.6 V |                             |                      |                      |       |                        |
|--------------------|----------------------------------|-----------------------------|----------------------|----------------------|-------|------------------------|
|                    |                                  |                             | Maximum <sup>2</sup> | Maximum <sup>3</sup> |       |                        |
| Symbol             | Parameter                        | <b>Typical</b> <sup>1</sup> | Std Temp             | Ext Temp             | Units | Conditions             |
| I <sub>DD</sub> BG | Band Gap Supply                  | 320                         | 480                  | 500                  | μA    | For 20-/28-pin devices |
|                    | Current                          |                             |                      |                      |       | For 8-pin devices      |
| Notes              |                                  | \/ = 3 3 \/ and             | 4 + 30 %             |                      | •     |                        |

1. Typical conditions are defined as  $V_{DD}$  = 3.3 V and +30 °C. 2. Standard temperature is defined as  $T_A$  = 0 °C to +70 °C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

3. Extended temperature is defined as T<sub>A</sub> = -40 °C to +105 °C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

4. For this block to operate, the bandgap circuit is automatically turned on and must be added to the total supply current. This bandgap current is only added once, regardless of how many peripherals are using it.

## **AC Characteristics**

The section provides information about the AC characteristics and timing. All AC timing information assumes a standard load of 50 pF on all outputs.

|                                                                                                                                                                |                        | V <sub>DD</sub> = 2.7<br>T <sub>A</sub> = -40 °C<br>(unless c<br>stat | V to 3.6 V<br>to +105 °C<br>otherwise<br>ted) |       |                                           |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|-----------------------------------------------|-------|-------------------------------------------|--|--|--|--|--|
| Symbol                                                                                                                                                         | Parameter              | Minimum                                                               | Maximum                                       | Units | Conditions                                |  |  |  |  |  |
| F <sub>SYSCLK</sub>                                                                                                                                            | System Clock Frequency | -                                                                     | 20.0 <sup>1</sup>                             | MHz   | Read-only from Flash memory               |  |  |  |  |  |
|                                                                                                                                                                |                        | 0.032768                                                              | 20.0 <sup>1</sup>                             | MHz   | Program or erasure of the<br>Flash memory |  |  |  |  |  |
| T <sub>XIN</sub>                                                                                                                                               | System Clock Period    | 50                                                                    | -                                             | ns    | T <sub>CLK</sub> = 1/F <sub>syscik</sub>  |  |  |  |  |  |
| T <sub>XINH</sub>                                                                                                                                              | System Clock High Time | 20                                                                    | 30                                            | ns    | T <sub>CLK</sub> = 50 ns                  |  |  |  |  |  |
| T <sub>XINL</sub>                                                                                                                                              | System Clock Low Time  | 20                                                                    | 30                                            | ns    | T <sub>CLK</sub> = 50 ns                  |  |  |  |  |  |
| T <sub>XINR</sub>                                                                                                                                              | System Clock Rise Time | _                                                                     | 3                                             | ns    | T <sub>CLK</sub> = 50 ns                  |  |  |  |  |  |
| T <sub>XINF</sub>                                                                                                                                              | System Clock Fall Time | _                                                                     | 3                                             | ns    | T <sub>CLK</sub> = 50 ns                  |  |  |  |  |  |
| <sup>1</sup> System Clock Frequency is limited by the Internal Precision Oscillator on the Z8 Encore! XP <sup>®</sup> F0823 Series. See Table 121 on page 198. |                        |                                                                       |                                               |       |                                           |  |  |  |  |  |

#### **Table 120. AC Characteristics**

#### 209

# Packaging

Figure 34 displays the 8-pin Plastic Dual Inline Package (PDIP) available for the Z8 Encore!  $XP^{\textcircled{R}}$  F0823 Series devices.



Figure 34. 8-Pin Plastic Dual Inline Package (PDIP)

| Part Number                                                       | Flash | RAM  | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |  |  |  |  |  |
|-------------------------------------------------------------------|-------|------|-----------|------------|------------------------|---------------------|----------------|---------------------|--|--|--|--|--|
| Z8 Encore! XP with 4 KB Flash, 10-Bit Analog-to-Digital Converter |       |      |           |            |                        |                     |                |                     |  |  |  |  |  |
| Standard Temperature: 0 °C to 70 °C                               |       |      |           |            |                        |                     |                |                     |  |  |  |  |  |
| Z8F0423PB005SC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |  |  |
| Z8F0423QB005SC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |  |  |
| Z8F0423SB005SC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |  |  |
| Z8F0423SH005SC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |  |  |
| Z8F0423HH005SC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |  |  |
| Z8F0423PH005SC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |  |  |
| Z8F0423SJ005SC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |  |  |
| Z8F0423HJ005SC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |  |  |
| Z8F0423PJ005SC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |  |  |
| Extended Temperature: -40 °C to 105 °C                            |       |      |           |            |                        |                     |                |                     |  |  |  |  |  |
| Z8F0423PB005EC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |  |  |
| Z8F0423QB005EC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |  |  |
| Z8F0423SB005EC                                                    | 4 KB  | 1 KB | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |  |  |
| Z8F0423SH005EC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |  |  |
| Z8F0423HH005EC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |  |  |
| Z8F0423PH005EC                                                    | 4 KB  | 1 KB | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |  |  |
| Z8F0423SJ005EC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |  |  |
| Z8F0423HJ005EC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |  |  |
| Z8F0423PJ005EC                                                    | 4 KB  | 1 KB | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |  |  |
| Replace C with G for Lead-Free Packaging                          |       |      |           |            |                        |                     |                |                     |  |  |  |  |  |

219