



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 22                                                        |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0223sj005ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

| Ordering Information            | 217 |
|---------------------------------|-----|
| Part Number Suffix Designations | 226 |
| Index                           | 227 |
| Customer Support                | 237 |



Figure 5. Power-On Reset Operation

# Voltage Brownout Reset

The devices in the Z8 Encore! XP F0823 Series provide low VBO protection. The VBO circuit senses when the supply voltage drops to an unsafe level (below the VBO threshold voltage) and forces the device into the Reset state. While the supply voltage remains below the POR voltage threshold ( $V_{POR}$ ), the VBO block holds the device in the Reset.

After the supply voltage again exceeds the Power-On Reset voltage threshold, the device progresses through a full System Reset sequence, as described in the POR section. Following POR, the POR status bit in the Reset Status (RSTSTAT) register is set to 1. Figure 6 displays Voltage Brownout operation. For the VBO and POR threshold voltages ( $V_{VBO}$  and  $V_{POR}$ ), see Electrical Characteristics on page 193.

The VBO circuit can be either enabled or disabled during STOP mode. Operation during STOP mode is set by the VBO\_AO Flash Option bit. For information on configuring VBO\_AO, see Flash Option Bits on page 141.

## Note:

This register is only reset during a Power-On Reset sequence. Other System Reset events do not affect it.

| BITS  | 7        | 6    | 5     | 4   | 3        | 2   | 1    | 0        |
|-------|----------|------|-------|-----|----------|-----|------|----------|
| FIELD | Reserved | Rese | erved | VBO | Reserved | ADC | COMP | Reserved |
| RESET | 1        | 0    | 0     | 0   | 0        | 0   | 0    | 0        |
| R/W   | R/W      | R/W  | R/W   | R/W | R/W      | R/W | R/W  | R/W      |
| ADDR  |          |      |       | F8  | 0H       |     |      |          |

Reserved—Must be 1

Reserved-Must be 0

VBO—Voltage Brownout Detector Disable

This bit and the VBO\_AO Flash option bit must both enable the VBO for the VBO to be active.

0 = VBO enabled

1 = VBO disabled

ADC—Analog-to-Digital Converter Disable

0 = Analog-to-Digital Converter enabled

1 = Analog-to-Digital Converter disabled

COMP—Comparator Disable

0 =Comparator is enabled

1 =Comparator is disabled

Reserved-Must be 0

#### Table 30. LED Drive Enable (LEDEN)

| BITS  | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|-------|-----|-----|-----|------|--------|-----|-----|-----|
| FIELD |     |     |     | LEDE | N[7:0] |     |     |     |
| RESET | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
| R/W   | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| ADDR  |     |     |     | F8   | 2H     |     |     |     |

LEDEN[7:0]—LED Drive Enable

These bits determine which Port C pins are connected to an internal current sink.

0 = Tristate the Port C pin.

1= Connect controlled current sink to the Port C pin.

#### LED Drive Level High Register

The LED Drive Level registers contain two control bits for each Port C pin (Table 31). These two bits select between four programmable drive levels. Each pin is individually programmable.

#### Table 31. LED Drive Level High Register (LEDLVLH)

| BITS  | 7   | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------|-----|--------------|-----|-----|-----|-----|-----|-----|--|
| FIELD |     | LEDLVLH[7:0] |     |     |     |     |     |     |  |
| RESET | 0   | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W   | R/W | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR  |     |              |     | F8  | 3H  |     |     |     |  |

LEDLVLH[7:0]—LED Level High Bit

{LEDLVLH, LEDLVLL} select one of four programmable current drive levels for each Port C pin.

00 = 3 mA01 = 7 mA10 = 13 mA

10 10 mA11 = 20 mA

# LED Drive Level Low Register

The LED Drive Level registers contain two control bits for each Port C pin (Table 32). These two bits select between four programmable drive levels. Each pin is individually programmable.

| BITS  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------|------|------|------|------|------|------|
| FIELD | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 |
| RESET | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  |      |      |      | FC   | DH   |      |      |      |

#### Table 46. Interrupt Edge Select Register (IRQES)

IES*x*—Interrupt Edge Select *x* 

0 = An interrupt request is generated on the falling edge of the PAx input or PDx

1 = An interrupt request is generated on the rising edge of the PAx input PDx where x indicates the specific GPIO port pin number (0 through 7)

## **Shared Interrupt Select Register**

The Shared Interrupt Select (IRQSS) register (Table 47) determines the source of the PADxS interrupts. The Shared Interrupt Select register selects between Port A and alternate sources for the individual interrupts.

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.

Table 47. Shared Interrupt Select Register (IRQSS)

| BITS  | 7        | 6     | 5   | 4        | 3   | 2   | 1   | 0   |  |
|-------|----------|-------|-----|----------|-----|-----|-----|-----|--|
| FIELD | Reserved | PA6CS |     | Reserved |     |     |     |     |  |
| RESET | 0        | 0     | 0   | 0        | 0   | 0   | 0   | 0   |  |
| R/W   | R/W      | R/W   | R/W | R/W      | R/W | R/W | R/W | R/W |  |
| ADDR  |          |       |     | FC       | EH  |     |     |     |  |

PA6CS—PA6/Comparator Selection

0 = PA6 is used for the interrupt for PA6CS interrupt request

1 = The Comparator is used for the interrupt for PA6CS interrupt request

Reserved-Must be 0

### Interrupt Control Register

The Interrupt Control (IRQCTL) register (Table 48) contains the master enable bit for all interrupts.

- 0x = Timer Interrupt occurs on all defined Reload, Compare and Input Events
- 10 = Timer Interrupt only on defined Input Capture/Deassertion Events
- 11 = Timer Interrupt only on defined Reload/Compare Events

Reserved-Must be 0

#### PWMD—PWM Delay value

This field is a programmable delay to control the number of system clock cycles delay before the Timer Output and the Timer Output Complement are forced to their active state.

000 = No delay 001 = 2 cycles delay 010 = 4 cycles delay 011 = 8 cycles delay 100 = 16 cycles delay 101 = 32 cycles delay 110 = 64 cycles delay111 = 128 cycles delay

INPCAP—Input Capture Event

This bit indicates if the most recent timer interrupt is caused by a Timer Input Capture Event.

0 = Previous timer interrupt is not a result of Timer Input Capture Event

1 = Previous timer interrupt is a result of Timer Input Capture Event

#### Timer 0–1 Control Register 1

The Timer 0–1 Control (TxCTL1) registers enable/disable the timers, set the prescaler value, and determine the timer operating mode.

| BITS  | 7   | 6    | 5   | 4     | 3    | 2   | 1     | 0   |  |
|-------|-----|------|-----|-------|------|-----|-------|-----|--|
| FIELD | TEN | TPOL |     | PRES  |      |     | TMODE |     |  |
| RESET | 0   | 0    | 0   | 0     | 0    | 0   | 0     | 0   |  |
| R/W   | R/W | R/W  | R/W | R/W   | R/W  | R/W | R/W   | R/W |  |
| ADDR  |     |      |     | F07H, | F0FH |     |       |     |  |

Table 56. Timer 0–1 Control Register 1 (TxCTL1)

TEN—Timer Enable

0 = Timer is disabled

1 = Timer enabled to count

TPOL—Timer Input/Output Polarity

Operation of this bit is a function of the current operating mode of the timer

Watchdog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers.

This register address is shared with the read-only Reset Status Register.

| Table 58. | . Watchdog | <b>Timer Control</b> | Register | (WDTCTL) |
|-----------|------------|----------------------|----------|----------|
|-----------|------------|----------------------|----------|----------|

| BITS  | 7 | 6       | 5 | 4  | 3  | 2 | 1 | 0 |  |
|-------|---|---------|---|----|----|---|---|---|--|
| FIELD |   | WDTUNLK |   |    |    |   |   |   |  |
| RESET | Х | Х       | Х | Х  | Х  | Х | Х | Х |  |
| R/W   | W | W       | W | W  | W  | W | W | W |  |
| ADDR  |   |         |   | FF | 0H |   |   |   |  |

WDTUNLK—Watchdog Timer Unlock

The software must write the correct unlocking sequence to this register before it is allowed to modify the contents of the Watchdog Timer reload registers.

# Watchdog Timer Reload Upper, High and Low Byte Registers

The Watchdog Timer Reload Upper, High and Low Byte (WDTU, WDTH, WDTL) registers (Tables 59 through Table 61) form the 24-bit reload value that is loaded into the Watchdog Timer when a WDT instruction executes. The 24-bit reload value is {WDTU[7:0], WDTH[7:0], WDTL[7:0]}. Writing to these registers sets the appropriate Reload Value. Reading from these registers returns the current Watchdog Timer count value.

**Caution:** *The 24-bit WDT Reload Value must not be set to a value less than* 000004H.





## Operation

#### **Data Format**

The UART always transmits and receives data in an 8-bit data format, least-significant bit (lsb) first. An even or odd parity bit can be added to the data stream. Each character begins with an active Low Start bit and ends with either 1 or 2 active High Stop bits. Figure 11 and Figure 12 display the asynchronous data format employed by the UART without parity and with parity, respectively.

# **Infrared Encoder/Decoder**

Z8 Encore! XP<sup>®</sup> F0823 Series products contain a fully-functional, high-performance UART with Infrared Encoder/Decoder (Endec). The Infrared Endec is integrated with an on-chip UART to allow easy communication between the Z8 Encore! XP and IrDA Physical Layer Specification, Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers and other infrared enabled devices.

# Architecture



Figure 16 displays the architecture of the Infrared Endec.

Figure 16. Infrared Data Communication System Block Diagram

# Operation

When the Infrared Endec is enabled, the transmit data from the associated on-chip UART is encoded as digital signals in accordance with the IrDA standard and output to the infrared transceiver through the TXD pin. Similarly, data received from the infrared transceiver is passed to the Infrared Endec through the RXD pin, decoded by the Infrared

Software Compensation Procedure on page 122. The location of each calibration byte is provided in Table 93 on page 148.

| Info Page<br>Address | Memory<br>Address | Compensation<br>Usage | ADC Mode                | Reference<br>Type |
|----------------------|-------------------|-----------------------|-------------------------|-------------------|
| 60                   | FE60              | Offset                | Single-Ended Unbuffered | Internal 2.0 V    |
| 08                   | FE08              | Gain High Byte        | Single-Ended Unbuffered | Internal 2.0 V    |
| 09                   | FE09              | Gain Low Byte         | Single-Ended Unbuffered | Internal 2.0 V    |
| 63                   | FE63              | Offset                | Single-Ended Unbuffered | Internal 1.0 V    |
| 0A                   | FE0A              | Gain High Byte        | Single-Ended Unbuffered | Internal 1.0 V    |
| 0B                   | FE0B              | Gain Low Byte         | Single-Ended Unbuffered | Internal 1.0 V    |
| 66                   | FE66              | Offset                | Single-Ended Unbuffered | External 2.0 V    |
| 0C                   | FE0C              | Gain High Byte        | Single-Ended Unbuffered | External 2.0 V    |
| 0D                   | FE0D              | Gain Low Byte         | Single-Ended Unbuffered | External 2.0 V    |

#### Table 93. ADC Calibration Data Location

## **Serialization Data**

## Table 94. Serial Number at 001C-001F (S\_NUM)

| BITS      | 7                                 | 6            | 5            | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|-----------|-----------------------------------|--------------|--------------|-----|-----|-----|-----|-----|--|--|--|--|
| FIELD     | S_NUM                             |              |              |     |     |     |     |     |  |  |  |  |
| RESET     | U                                 | U            | U            | U   | U   | U   | U   | U   |  |  |  |  |
| R/W       | R/W                               | R/W          | R/W          | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| ADDR      | Information Page Memory 001C-001F |              |              |     |     |     |     |     |  |  |  |  |
| Note: U = | Unchanged b                       | y Reset. R/W | = Read/Write | ).  |     |     |     |     |  |  |  |  |

S NUM— Serial Number Byte

The serial number is a unique four-byte binary value.

#### Table 95. Serialization Data Locations

| Info Page<br>Address | Memory Address | Usage                                    |
|----------------------|----------------|------------------------------------------|
| 1C                   | FE1C           | Serial Number Byte 3 (most significant)  |
| 1D                   | FE1D           | Serial Number Byte 2                     |
| 1E                   | FE1E           | Serial Number Byte 1                     |
| 1F                   | FE1F           | Serial Number Byte 0 (least significant) |

# **Randomized Lot Identifier**

### Table 96. Lot Identification Number (RAND\_LOT)

| BITS      | 7                                               | 6            | 5            | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|-----------|-------------------------------------------------|--------------|--------------|-----|-----|-----|-----|-----|--|--|--|--|
| FIELD     | RAND_LOT                                        |              |              |     |     |     |     |     |  |  |  |  |
| RESET     | U                                               | U            | U            | U   | U   | U   | U   | U   |  |  |  |  |
| R/W       | R/W                                             | R/W          | R/W          | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| ADDR      | Interspersed throughout Information Page Memory |              |              |     |     |     |     |     |  |  |  |  |
| Note: U = | Unchanged b                                     | y Reset. R/W | = Read/Write | 9.  |     |     |     |     |  |  |  |  |

RAND LOT-Randomized Lot ID

The randomized lot ID is a 32 byte binary value that changes for each production lot.

#### Table 97. Randomized Lot ID Locations

| Info Page<br>Address | Memory<br>Address | Usage                                        |
|----------------------|-------------------|----------------------------------------------|
| 3C                   | FE3C              | Randomized Lot ID Byte 31 (most significant) |
| 3D                   | FE3D              | Randomized Lot ID Byte 30                    |
| 3E                   | FE3E              | Randomized Lot ID Byte 29                    |
| 3F                   | FE3F              | Randomized Lot ID Byte 28                    |
| 58                   | FE58              | Randomized Lot ID Byte 27                    |
| 59                   | FE59              | Randomized Lot ID Byte 26                    |
| 5A                   | FE5A              | Randomized Lot ID Byte 25                    |
| 5B                   | FE5B              | Randomized Lot ID Byte 24                    |

| Debug Command       | Command<br>Byte | Enabled when<br>NOT in DEBUG<br>mode? | Disabled by Flash Read Protect<br>Option Bit |
|---------------------|-----------------|---------------------------------------|----------------------------------------------|
| Stuff Instruction   | 11H             | -                                     | Disabled.                                    |
| Execute Instruction | 12H             | -                                     | Disabled.                                    |
| Reserved            | 13H–FFH         | _                                     |                                              |

In the following list of OCD Commands, data and commands sent from the host to the OCD are identified by 'DBG  $\leftarrow$  Command/Data'. Data sent from the OCD back to the host is identified by 'DBG  $\rightarrow$  Data'.

• **Read OCD Revision (00H)**—The Read OCD Revision command determines the version of the OCD. If OCD commands are added, removed, or changed, this revision number changes.

```
DBG \leftarrow 00H
DBG \rightarrow OCDRev[15:8] (Major revision number)
DBG \rightarrow OCDRev[7:0] (Minor revision number)
```

 Read OCD Status Register (02H)—The Read OCD Status register command reads the OCDSTAT register.

```
DBG \leftarrow 02H
DBG \rightarrow OCDSTAT[7:0]
```

 Read Runtime Counter (03H)—The Runtime Counter counts system clock cycles in between breakpoints. The 16-bit Runtime Counter counts up from 0000H and stops at the maximum count of FFFFH. The Runtime Counter is overwritten during the Write Memory, Read Memory, Write Register, Read Register, Read Memory CRC, Step Instruction, Stuff Instruction, and Execute Instruction commands.

```
DBG \leftarrow 03H
DBG \rightarrow RuntimeCounter[15:8]
DBG \rightarrow RuntimeCounter[7:0]
```

• Write OCD Control Register (04H)—The Write OCD Control Register command writes the data that follows to the OCDCTL register. When the Flash Read Protect Option Bit is enabled, the DBGMODE bit (OCDCTL[7]) can only be set to 1, it cannot be cleared to 0 and the only method of returning the device to normal operating mode is to reset the device.

```
DBG \leftarrow 04H
DBG \leftarrow OCDCTL[7:0]
```

• **Read OCD Control Register (05H)**—The Read OCD Control Register command reads the value of the OCDCTL register.

• **Read Program Memory CRC (0EH)**—The Read Program Memory Cyclic Redundancy Check (CRC) command computes and returns the CRC of Program Memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

```
DBG \leftarrow 0EH
DBG \rightarrow CRC[15:8]
DBG \rightarrow CRC[7:0]
```

• Step Instruction (10H)—The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  10H

• Stuff Instruction (11H)—The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG \leftarrow 11H
DBG \leftarrow opcode[7:0]
```

• Execute Instruction (12H)—The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the opcode. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, this command reads and discards one byte.

```
DBG \leftarrow 12H
DBG \leftarrow 1-5 byte opcode
```

# **On-Chip Debugger Control Register Definitions**

## **OCD Control Register**

The OCD Control register controls the state of the OCD. This register is used to enter or exit DEBUG mode and to enable the BRK instruction. It also resets Z8 Encore!  $XP^{\mbox{\ensuremath{\mathbb{R}}}}$  F0823 Series device.

182

| Assembly        |                                                                                                                       | Addre       | Address Mode |            |            | Flags        |               |         |   |   | Fetch  | Instr. |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-------------|--------------|------------|------------|--------------|---------------|---------|---|---|--------|--------|
| Mnemonic        | Symbolic Operation                                                                                                    | dst         | src          | (Hex)      | С          | Ζ            | S             | v       | D | Н | Cycles | Cycles |
| HALT            | HALT Mode                                                                                                             |             |              | 7F         | -          | -            | -             | -       | - | - | 1      | 2      |
| INC dst         | dst ← dst + 1                                                                                                         | R           |              | 20         | -          | *            | *             | _       | _ | _ | 2      | 2      |
|                 |                                                                                                                       | IR          |              | 21         | -          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | r           |              | 0E-FE      | _          |              |               |         |   |   | 1      | 2      |
| INCW dst        | $dst \leftarrow dst + 1$                                                                                              | RR          |              | A0         | -          | *            | *             | *       | - | - | 2      | 5      |
|                 |                                                                                                                       | IRR         |              | A1         | -          |              |               |         |   |   | 2      | 6      |
| IRET            | $FLAGS \leftarrow @SP \\ SP \leftarrow SP + 1 \\ PC \leftarrow @SP \\ SP \leftarrow SP + 2 \\ IRQCTL[7] \leftarrow 1$ |             |              | BF         | *          | *            | *             | *       | * | * | 1      | 5      |
| JP dst          | $PC \gets dst$                                                                                                        | DA          |              | 8D         | -          | -            | -             | -       | - | - | 3      | 2      |
|                 |                                                                                                                       | IRR         |              | C4         | _          |              |               |         |   |   | 2      | 3      |
| JP cc, dst      | if cc is true<br>PC $\leftarrow$ dst                                                                                  | DA          |              | 0D-FD      | -          | _            | _             | -       | - | - | 3      | 2      |
| JR dst          | $PC \leftarrow PC + X$                                                                                                | DA          |              | 8B         | -          | -            | -             | -       | - | _ | 2      | 2      |
| JR cc, dst      | if cc is true<br>PC $\leftarrow$ PC + X                                                                               | DA          |              | 0B-FB      | -          | -            | -             | -       | - | - | 2      | 2      |
| LD dst, rc      | $dst \gets src$                                                                                                       | r           | IM           | 0C-FC      | -          | -            | _             | -       | - | _ | 2      | 2      |
|                 |                                                                                                                       | r           | X(r)         | C7         | _          |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | X(r)        | r            | D7         | _          |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | r           | lr           | E3         | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | R           | R            | E4         | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | R           | IR           | E5         |            |              |               |         |   |   | 3      | 4      |
|                 |                                                                                                                       | R           | IM           | E6         | _          |              |               |         |   |   | 3      | 2      |
|                 |                                                                                                                       | IR          | IM           | E7         |            |              |               |         |   |   | 3      | 3      |
|                 |                                                                                                                       | lr          | r            | F3         | _          |              |               |         |   |   | 2      | 3      |
|                 |                                                                                                                       | IR          | R            | F5         | _          |              |               |         |   |   | 3      | 3      |
| Flags Notation: | * = Value is a function of<br>– = Unaffected<br>X = Undefined                                                         | f the resul | It of the c  | operation. | 0 =<br>1 = | = Re<br>= Se | eset<br>et to | to<br>1 | 0 |   |        |        |

## Table 115. eZ8 CPU Instruction Summary (Continued)

|                   |                               | T <sub>A</sub> = -40 °C to +105 °C<br>(unless otherwise specified) |                  |            |       |                                                                                 |
|-------------------|-------------------------------|--------------------------------------------------------------------|------------------|------------|-------|---------------------------------------------------------------------------------|
| Symbol            | Parameter                     | Minimum                                                            | Typical          | Maximum    | Units | Conditions                                                                      |
| V <sub>OH2</sub>  | High Level Output<br>Voltage  | 2.4                                                                | _                | _          | V     | I <sub>OH</sub> = -20 mA; V <sub>DD</sub> = 3.3 V<br>High Output Drive enabled. |
| I <sub>IH</sub>   | Input Leakage<br>Current      | -                                                                  | <u>+</u> 0.002   | <u>+</u> 5 | μA    | $V_{IN} = V_{DD}$<br>$V_{DD} = 3.3 V;$                                          |
| IIL               | Input Leakage<br>Current      | -                                                                  | <u>+</u> 0.007   | <u>+</u> 5 | μA    | $V_{IN} = V_{SS}$<br>$V_{DD} = 3.3 V;$                                          |
| I <sub>TL</sub>   | Tristate Leakage<br>Current   | -                                                                  | -                | <u>+</u> 5 | μA    |                                                                                 |
| I <sub>LED</sub>  | Controlled Current<br>Drive   | 1.8                                                                | 3                | 4.5        | mA    | {AFS2,AFS1} = {0,0}                                                             |
|                   |                               | 2.8                                                                | 7                | 10.5       | mA    | {AFS2,AFS1} = {0,1}                                                             |
|                   |                               | 7.8                                                                | 13               | 19.5       | mA    | {AFS2,AFS1} = {1,0}                                                             |
|                   |                               | 12                                                                 | 20               | 30         | mA    | {AFS2,AFS1} = {1,1}                                                             |
| C <sub>PAD</sub>  | GPIO Port Pad<br>Capacitance  | _                                                                  | 8.0 <sup>2</sup> | -          | pF    |                                                                                 |
| C <sub>XIN</sub>  | XIN Pad<br>Capacitance        | _                                                                  | 8.0 <sup>2</sup> | _          | pF    |                                                                                 |
| C <sub>XOUT</sub> | XOUT Pad<br>Capacitance       | -                                                                  | 9.5 <sup>2</sup> | -          | pF    |                                                                                 |
| I <sub>PU</sub>   | Weak Pull-up<br>Current       | 30                                                                 | 100              | 350        | μA    | V <sub>DD</sub> = 3.0 V–3.6 V                                                   |
| V <sub>RAM</sub>  | RAM Data<br>Retention Voltage | TBD                                                                |                  |            | V     | Voltage at which RAM retains static values; no reading or writing is allowed.   |

### Table 118. DC Characteristics (Continued)

Notes

1. This condition excludes all pins that have on-chip pull-ups, when driven Low.

2. These values are provided for design guidance only and are not tested in production.

#### 209

# Packaging

Figure 34 displays the 8-pin Plastic Dual Inline Package (PDIP) available for the Z8 Encore!  $XP^{\textcircled{R}}$  F0823 Series devices.



Figure 34. 8-Pin Plastic Dual Inline Package (PDIP)

# Figure 40 displays the 28-pin Plastic Dual Inline Package (PDIP) available for Z8 Encore! XP F0823 Series devices.



Note: ZiLOG supplies both options for production. Component layout PCB design should cover bigger option 01.

#### Figure 40. 28-Pin Plastic Dual Inline Package (PDIP)

| Number                              | ٩          | 5         | ines | rrupts | lit Timers<br>WM | sit A/D Channels | tT with IrDA | cription            |  |  |  |
|-------------------------------------|------------|-----------|------|--------|------------------|------------------|--------------|---------------------|--|--|--|
| Part                                | Flas       | RAN       | 101  | Intel  | 16-E<br>w/P\     | 10-E             | UAF          | Des                 |  |  |  |
| Z8 Encore! XP with 8                | KB Flash   |           |      |        |                  |                  |              |                     |  |  |  |
| Standard Temperature: 0 °C to 70 °C |            |           |      |        |                  |                  |              |                     |  |  |  |
| Z8F0813PB005SC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | PDIP 8-pin package  |  |  |  |
| Z8F0813QB005SC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | QFN 8-pin package   |  |  |  |
| Z8F0813SB005SC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | SOIC 8-pin package  |  |  |  |
| Z8F0813SH005SC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | SOIC 20-pin package |  |  |  |
| Z8F0813HH005SC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | SSOP 20-pin package |  |  |  |
| Z8F0813PH005SC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | PDIP 20-pin package |  |  |  |
| Z8F0813SJ005SC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | SOIC 28-pin package |  |  |  |
| Z8F0813HJ005SC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | SSOP 28-pin package |  |  |  |
| Z8F0813PJ005SC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | PDIP 28-pin package |  |  |  |
| Extended Temperatur                 | re: -40 °C | to 105 °C | C    |        |                  |                  |              |                     |  |  |  |
| Z8F0813PB005EC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | PDIP 8-pin package  |  |  |  |
| Z8F0813QB005EC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | QFN 8-pin package   |  |  |  |
| Z8F0813SB005EC                      | 8 KB       | 1 KB      | 6    | 12     | 2                | 0                | 1            | SOIC 8-pin package  |  |  |  |
| Z8F0813SH005EC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | SOIC 20-pin package |  |  |  |
| Z8F0813HH005EC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | SSOP 20-pin package |  |  |  |
| Z8F0813PH005EC                      | 8 KB       | 1 KB      | 16   | 18     | 2                | 0                | 1            | PDIP 20-pin package |  |  |  |
| Z8F0813SJ005EC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | SOIC 28-pin package |  |  |  |
| Z8F0813HJ005EC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | SSOP 28-pin package |  |  |  |
| Z8F0813PJ005EC                      | 8 KB       | 1 KB      | 24   | 18     | 2                | 0                | 1            | PDIP 28-pin package |  |  |  |
| Replace C with G for Lea            | d-Free Pac | kaging    |      |        |                  |                  |              |                     |  |  |  |

218

| Part Number                         | Flash      | RAM        | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |  |  |  |  |
|-------------------------------------|------------|------------|-----------|------------|------------------------|---------------------|----------------|---------------------|--|--|--|--|
| Z8 Encore! XP with 4                | KB Flash   | , 10-Bit / | Analog    | g-to-D     | igital C               | onve                | erter          |                     |  |  |  |  |
| Standard Temperature: 0 °C to 70 °C |            |            |           |            |                        |                     |                |                     |  |  |  |  |
| Z8F0423PB005SC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |  |
| Z8F0423QB005SC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |  |
| Z8F0423SB005SC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |  |
| Z8F0423SH005SC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |  |
| Z8F0423HH005SC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |  |
| Z8F0423PH005SC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |  |
| Z8F0423SJ005SC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |  |
| Z8F0423HJ005SC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |  |
| Z8F0423PJ005SC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |  |
| Extended Temperatu                  | re: -40 °C | to 105 °C  | 0         |            |                        |                     |                |                     |  |  |  |  |
| Z8F0423PB005EC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |  |
| Z8F0423QB005EC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |  |
| Z8F0423SB005EC                      | 4 KB       | 1 KB       | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |  |
| Z8F0423SH005EC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |  |
| Z8F0423HH005EC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |  |
| Z8F0423PH005EC                      | 4 KB       | 1 KB       | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |  |
| Z8F0423SJ005EC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |  |
| Z8F0423HJ005EC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |  |
| Z8F0423PJ005EC                      | 4 KB       | 1 KB       | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |  |
| Replace C with G for Lea            | d-Free Pac | kaging     |           |            |                        |                     |                |                     |  |  |  |  |

219

Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

timing 205 OCD commands execute instruction (12H) 161 read data memory (0DH) 160 read OCD control register (05H) 158 read OCD revision (00H) 158 read OCD status register (02H) 158 read program counter (07H) 159 read program memory (0BH) 160 read program memory CRC (0EH) 161 read register (09H) 159 read runtime counter (03H) 158 step instruction (10H) 161 stuff instruction (11H) 161 write data memory (0CH) 160 write OCD control register (04H) 158 write program counter (06H) 159 write program memory (0AH) 159 write register (08H) 159 on-chip debugger (OCD) 151 on-chip debugger signals 10 ONE-SHOT mode 84 opcode map abbreviations 189 cell description 188 first 190 second after 1FH 191 Operational Description 21, 31, 35, 53, 67, 87, 93, 113, 117, 127, 129, 141, 151, 165, 169 OR 177 ordering information 217 **ORX 178** 

status register 163

# Ρ

p 173 packaging 20-pin PDIP 211, 212 20-pin SSOP 212, 215 28-pin PDIP 213 28-pin SOIC 214 8-pin PDIP 209 8-pin SOIC 210

PDIP 214, 215 part selection guide 2 PC 174 PDIP 214, 215 peripheral AC and DC electrical characteristics 199 pin characteristics 10 Pin Descriptions 7 polarity 173 POP 177 pop using extended addressing 177 **POPX 177** port availability, device 35 port input timing (GPIO) 203 port output timing, GPIO 204 power supply signals 10 power-down, automatic (ADC) 118 Power-on and Voltage Brownout electrical characteristics and timing 199 Power-On Reset (POR) 23 program control instructions 178 program counter 174 program memory 13 **PUSH 177** push using extended addressing 177 PUSHX 177 PWM mode 84, 85 PxADDR register 44

# R

PxCTL register 45

R 173 r 173 RA register address 173 RCF 176 receive IrDA data 115 receiving UART data-interrupt-driven method 98 receiving UART data-polled method 97 register 173 ADC control (ADCCTL) 122, 124 232