



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 7x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0823ph005ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Operation                                               | 152 |
|---------------------------------------------------------|-----|
| OCD Interface                                           | 152 |
|                                                         | 153 |
| OCD Data Format                                         | 154 |
|                                                         | 154 |
| OCD Unlock Sequence (8-Pin Devices Only)                | 156 |
| Breakpoints                                             | 156 |
| Runtime Counter                                         | 156 |
| On-Chip Debugger Commands                               | 157 |
| On-Chip Debugger Control Register Definitions           | 161 |
| OCD Control Register                                    | 161 |
| OCD Status Register                                     | 163 |
| Oscillator Control                                      | 165 |
| Operation                                               | 165 |
|                                                         | 165 |
|                                                         | 166 |
|                                                         | 167 |
|                                                         | 169 |
| Operation                                               | 169 |
| eZ8 CPU Instruction Set                                 | 171 |
| Assembly Language Programming Introduction              | 171 |
| Assembly Language Syntax                                | 172 |
| eZ8 CPU Instruction Notation                            | 172 |
| eZ8 CPU Instruction Classes                             | 174 |
| eZ8 CPU Instruction Summary                             | 179 |
| Opcode Maps                                             | 188 |
| Electrical Characteristics                              | 193 |
| Absolute Maximum Ratings                                | 193 |
| DC Characteristics                                      | 194 |
| AC Characteristics                                      | 197 |
| On-Chip Peripheral AC and DC Electrical Characteristics | 199 |
| General Purpose I/O Port Input Data Sample Timing       | 202 |
|                                                         | 204 |
|                                                         | 205 |
| Packaging                                               | 209 |
|                                                         |     |

Table of Contents

## Table 19. Port A–C Control Registers (PxCTL)

| BITS  | 7                | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------------|-----------------------------|---|---|---|---|---|---|--|
| FIELD | PCTL             |                             |   |   |   |   |   |   |  |
| RESET |                  | 00H                         |   |   |   |   |   |   |  |
| R/W   | R/W              | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |  |
| ADDR  | FD1H, FD5H, FD9H |                             |   |   |   |   |   |   |  |

PCTL[7:0]—Port Control

The Port Control register provides access to all sub-registers that configure the GPIO Port operation.

# Port A-C Data Direction Sub-Registers

The Port A–C Data Direction sub-register is accessed through the Port A–C Control register by writing 01H to the Port A–C Address register (Table 20).

| BITS  | 7        | 6                           | 5           | 4             | 3            | 2             | 1            | 0        |  |
|-------|----------|-----------------------------|-------------|---------------|--------------|---------------|--------------|----------|--|
| FIELD | DD7      | DD6                         | DD5         | DD4           | DD3          | DD2           | DD1          | DD0      |  |
| RESET | 1        | 1                           | 1           | 1             | 1            | 1             | 1            | 1        |  |
| R/W   | R/W      | R/W R/W R/W R/W R/W R/W R/W |             |               |              |               |              |          |  |
| ADDR  | lf 01H i | n Port A–C                  | Address Reg | gister, acces | sible throug | n the Port A- | -C Control F | Register |  |

### Table 20. Port A–C Data Direction Sub-Registers (PxDD)

DD[7:0]—Data Direction

These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.

0 = Output. Data in the Port A–C Output Data register is driven onto the port pin.

1 = Input. The port pin is sampled and the value written into the Port A–C Input Data Register. The output driver is tristated.

# Port A–C Alternate Function Sub-Registers

The Port A–C Alternate Function sub-register (Table 21) is accessed through the Port A–C Control register by writing 02H to the Port A–C Address register. The Port A–C Alternate Function sub-registers enable the alternate function selection on pins. If disabled, pins functions as GPIO. If enabled, select one of four alternate functions using alternate function set subregisters 1 and 2 as described in the Port A–C Alternate Function Set 1 Sub-Registers on page 48 and Port A–C Alternate Function Set 2 Sub-Registers on

# **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) register (Table 35) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the Interrupt Request 1 register to determine if any interrupt requests are pending.

Table 35. Interrupt Request 1 Register (IRQ1)

| BITS  | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|-------|-------|------|------|------|------|------|------|
| FIELD | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  |       |       |      | FC   | 3H   |      |      |      |

PA7VI—Port A7 Interrupt Request

0 = No interrupt request is pending for GPIO Port A

1 = An interrupt request from GPIO Port A

PA6CI—Port A6 or Comparator Interrupt Request

0 = No interrupt request is pending for GPIO Port A or Comparator

1 = An interrupt request from GPIO Port A or Comparator

PAxI—Port A Pin x Interrupt Request

0 = No interrupt request is pending for GPIO Port A pin x

1 = An interrupt request from GPIO Port A pin x is awaiting service

where x indicates the specific GPIO Port pin number (0-5)

# **Interrupt Request 2 Register**

The Interrupt Request 2 (IRQ2) register (Table 36) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 2 register to determine if any interrupt requests are pending.

Follow the steps below to configure a timer for GATED mode and to initiate the count:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for Gated mode
  - Set the prescale value
- 2. Write to the Timer High and Low Byte registers to set the starting count value. Writing these registers only affects the first pass in GATED mode. After the first timer reset in GATED mode, counting always begins at the reset value of 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input deassertion and Reload events. If appropriate, configure the timer interrupt to be generated only at the input deassertion event or the Reload event by setting TICONFIG field of the TxCTL1 register.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. Write to the Timer Control register to enable the timer.
- 7. Assert the Timer Input signal to initiate the counting.

#### **CAPTURE/COMPARE Mode**

In CAPTURE/COMPARE mode, the timer begins counting on the first external Timer Input transition. The acceptable transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control Register. The timer input is the system clock.

Every subsequent acceptable transition (after the first) of the Timer Input signal captures the current count value. The Capture value is written to the Timer PWM High and Low Byte Registers. When the Capture event occurs, an interrupt is generated, the count value in the Timer High and Low Byte registers is reset to 0001H, and counting resumes. The INPCAP bit in TxCTL1 register is set to indicate the timer interrupt is caused by an input Capture event.

If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the Compare value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is cleared to indicate the timer interrupt is not because of an input Capture event.

Follow the steps below for configuring a timer for CAPTURE/COMPARE mode and initiating the count:

- 1. Write to the Timer Control register to:
  - Disable the timer

#### **CAPTURE/COMPARE Mode**

0 = Counting is started on the first rising edge of the Timer Input signal. The current count is captured on subsequent rising edges of the Timer Input signal.

1 = Counting is started on the first falling edge of the Timer Input signal. The current count is captured on subsequent falling edges of the Timer Input signal.

#### **PWM DUAL OUTPUT Mode**

0 = Timer Output is forced Low (0) and Timer Output Complement is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon Reload. When enabled, the Timer Output Complement is forced Low (0) upon PWM count match and forced High (1) upon Reload. The PWMD field in TxCTL0 register is a programmable delay to control the number of cycles time delay before the Timer Output and the Timer Output Complement is forced to High (1).

1 = Timer Output is forced High (1) and Timer Output Complement is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon Reload. When enabled, the Timer Output Complement is forced High (1) upon PWM count match and forced Low (0) upon Reload. The PWMD field in TxCTL0 register is a programmable delay to control the number of cycles time delay before the Timer Output and the Timer Output Complement is forced to Low (0).

#### **CAPTURE RESTART Mode**

0 = Count is captured on the rising edge of the Timer Input signal

1 = Count is captured on the falling edge of the Timer Input signal

#### **COMPARATOR COUNTER Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

**Caution:** When the Timer Output alternate function TxOUT on a GPIO port pin is enabled, Tx-OUT changes to whatever state the TPOL bit is in. The timer does not need to be enabled for that to happen. Also, the port data direction sub register is not needed to be set to output on TxOUT. Changing the TPOL bit with the timer enabled and running does not immediately change the TxOUT.

#### PRES—Prescale value.

The timer input clock is divided by  $2^{PRES}$ , where PRES can be set from 0 to 7. The prescaler is reset each time the Timer is disabled. This reset ensures proper clock division each time the Timer is restarted.

000 = Divide by 1 001 = Divide by 2

in hardware, software or some combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, because it does not require access to the UART when it receives data directed to other devices on the multi-node network. The following three MULTIPROCESSOR modes are available in hardware:

- Interrupt on all address bytes
- Interrupt on matched address bytes and correctly framed data bytes
- Interrupt only on correctly framed data bytes

These modes are selected with MPMD[1:0] in the UART Control 1 Register. For all multiprocessor modes, bit MPEN of the UART Control 1 Register must be set to 1.

The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The interrupt service routine must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software clears MPMD[0]. Each new incoming byte interrupts the CPU. The software is responsible for determining the end of the frame. It checks for the end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the UART's address, MPMD[0] must be set to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's, the data in the new frame is processed as well.

The second scheme requires the following: set MPMD[1:0] to 10B and write the UART's address into the UART Address Compare register. This mode introduces additional hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts now occur on each successive data byte. When the first data byte in the frame is read, the NEWFRM bit of the UART Status 1 Register is asserted. All successive data bytes have NEWFRM=0. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continues and the NEWFRM bit is set for the first byte of the new frame. If there is no match, the UART ignores all incoming bytes until the next address match.

The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion.

#### 124

## **ADC Control/Status Register 1**

The second ADC Control register contains the voltage reference level selection bit.

#### Table 73. ADC Control/Status Register 1 (ADCCTL1)

| BITS  | 7       | 6                           | 5 | 4  | 3  | 2 | 1 | 0 |
|-------|---------|-----------------------------|---|----|----|---|---|---|
| FIELD | REFSELH | Reserved                    |   |    |    |   |   |   |
| RESET | 1       | 0                           | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W   | R/W     | R/W R/W R/W R/W R/W R/W R/W |   |    |    |   |   |   |
| ADDR  |         |                             |   | F7 | 1H |   |   |   |

REFSELH—Voltage Reference Level Select High Bit; in conjunction with the Low bit (REFSELL) in ADC Control Register 0, this determines the level of the internal voltage reference; the following details the effects of {REFSELH, REFSELL}; this reference is independent of the Comparator reference

00= Internal Reference Disabled, reference comes from external pin

01= Internal Reference set to 1.0 V

10= Internal Reference set to 2.0 V (default)

# ADC Data High Byte Register

The ADC Data High Byte register contains the upper eight bits of the ADC output. The output is an 11-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data High Byte register is read-only. Reading the ADC Data High Byte register latches data in the ADC Low Bits register.

Table 74. ADC Data High Byte Register (ADCD\_H)

| BITS  | 7     | 6             | 5 | 4  | 3  | 2 | 1 | 0 |  |
|-------|-------|---------------|---|----|----|---|---|---|--|
| FIELD | ADCDH |               |   |    |    |   |   |   |  |
| RESET | Х     | Х             | Х | Х  | Х  | Х | Х | Х |  |
| R/W   | R     | R R R R R R R |   |    |    |   |   |   |  |
| ADDR  |       |               |   | F7 | 2H |   |   |   |  |

#### ADCDH—ADC Data High Byte

This byte contains the upper eight bits of the ADC output. These bits are not valid during a single-shot conversion. During a continuous conversion, the most recent conversion output is held in this register. These bits are undefined after a Reset.

# **Flash Option Bits**

Programmable Flash option bits allow user configuration of certain aspects of Z8 Encore! XP<sup>®</sup> F0823 Series operation. The feature configuration data is stored in the Flash program memory and loaded into holding registers during Reset. The features available for control through the Flash Option Bits include:

- Watchdog Timer time-out response selection-interrupt or system reset
- Watchdog Timer always on (enabled at Reset)
- The ability to prevent unwanted read access to user code in Program Memory
- The ability to prevent accidental programming and erasure of all or a portion of the user code in Program Memory
- Voltage Brownout configuration-always enabled or disabled during STOP mode to reduce STOP mode power consumption
- Factory trimming information for the internal precision oscillator
- Factory calibration values for ADC
- Factory serialization and randomized lot identifier (optional)

# Operation

# **Option Bit Configuration By Reset**

Each time the Flash Option Bits are programmed or erased, the device must be Reset for the change to take effect. During any reset operation (System Reset, Power-On Reset, or Stop Mode Recovery), the Flash Option Bits are automatically read from the Flash Program Memory and written to Option Configuration registers. The Option Configuration registers control operation of the devices within the Z8 Encore! XP F0823 Series. Option Bit control is established before the device exits Reset and the eZ8 CPU begins code execution. The Option Configuration registers are not part of the Register File and are not accessible for read or write access.

# **Option Bit Types**

#### **User Option Bits**

The user option bits are contained in the first two bytes of program memory. Access to these bits has been provided because these locations contain application-specific device

142

configurations. The information contained here is lost when page 0 of the Program Memory is erased.

#### **Trim Option Bits**

The trim option bits are contained in the information page of the Flash memory. These bits are factory programmed values required to optimize the operation of onboard analog circuitry and cannot be permanently altered. Program Memory may be erased without endangering these values. It is possible to alter working values of these bits by accessing the Trim Bit Address and Data Registers, but these working values are lost after a power loss or any other reset event.

There are 32 bytes of trim data. To modify one of these values the user code must first write a value between 00H and 1FH into the Trim Bit Address Register. The next write to the Trim Bit Data register changes the working value of the target trim data byte.

Reading the trim data requires the user code to write a value between 00H and 1FH into the Trim Bit Address Register. The next read from the Trim Bit Data register returns the working value of the target trim data byte.

The trim address range is from information address 20-3F only. The remainder of the information page is not accessible through the trim bit address and data registers.

#### **Calibration Option Bits**

The calibration option bits are also contained in the information page. These bits are factory programmed values intended for use in software correcting the device's analog performance. To read these values, the user code must employ the LDC instruction to access the information area of the address space as defined in Flash Information Area on page 15

#### **Serialization Bits**

As an optional feature, Zilog<sup>®</sup> is able to provide factory-programmed serialization. For serialized products, the individual devices are programmed with unique serial numbers. These serial numbers are binary values, four bytes in length. The numbers increase in size with each device, but gaps in the serial sequence may exist.

These serial numbers are stored in the Flash information page (for more details, see Reading the Flash Information Page on page 143 and Serialization Data on page 148) and are unaffected by mass erasure of the device's Flash memory.

#### **Randomized Lot Identification Bits**

As an optional feature, Zilog is able to provide a factory-programmed random lot identifier. With this feature, all devices in a given production lot are programmed with the same random number. This random number is uniquely regenerated for each successive production lot and is not likely to be repeated.

Note:

Flash Option Bits

### Trim Bit Data Register

The Trim Bid Data (TRMDR) register contains the read or write data for access to the trim option bits.

Table 86. Trim Bit Data Register (TRMDR)

| BITS  | 7                     | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5 | 4  | 3  | 2 | 1 | 0 |  |
|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|---|---|---|--|
| FIELD | TRMDR - Trim Bit Data |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |    |    |   |   |   |  |
| RESET | 0                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0  | 0  | 0 | 0 | 0 |  |
| R/W   | R/W                   | R/W         R/W |   |    |    |   |   |   |  |
| ADDR  |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   | FF | 7H |   |   |   |  |

# **Flash Option Bit Address Space**

The first two bytes of Flash program memory at addresses 0000H and 0001H are reserved for the user-programmable Flash option bits.

# Flash Program Memory Address 0000H

 Table 87. Flash Option Bits at Program Memory Address 0000H

| BITS      | 7                    | 6                                               | 5        | 4   | 3      | 2   | 1        | 0   |  |  |
|-----------|----------------------|-------------------------------------------------|----------|-----|--------|-----|----------|-----|--|--|
| FIELD     | WDT_RES              | WDT_AO                                          | Reserved |     | VBO_AO | FRP | Reserved | FWP |  |  |
| RESET     | U                    | U                                               | U        | U   | U      | U   | U        | U   |  |  |
| R/W       | R/W                  | R/W                                             | R/W      | R/W | R/W    | R/W | R/W      | R/W |  |  |
| ADDR      | Program Memory 0000H |                                                 |          |     |        |     |          |     |  |  |
| Note: U = | Unchanged b          | Note: U = Unchanged by Reset, R/W = Read/Write. |          |     |        |     |          |     |  |  |

WDT RES—Watchdog Timer Reset

0 = Watchdog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request.

1 = Watchdog Timer time-out causes a system reset. This setting is the default for unprogrammed (erased) Flash.

WDT\_AO—Watchdog Timer Always ON

0 = Watchdog Timer is automatically enabled upon application of system power. Watchdog Timer can not be disabled.

1 = Watchdog Timer is enabled upon execution of the WDT instruction. Once enabled, the

| 150 |
|-----|
|-----|

| Info Page<br>Address | Memory<br>Address | Usage                                        |
|----------------------|-------------------|----------------------------------------------|
| 5C                   | FE5C              | Randomized Lot ID Byte 23                    |
| 5D                   | FE5D              | Randomized Lot ID Byte 22                    |
| 5E                   | FE5E              | Randomized Lot ID Byte 21                    |
| 5F                   | FE5F              | Randomized Lot ID Byte 20                    |
| 61                   | FE61              | Randomized Lot ID Byte 19                    |
| 62                   | FE62              | Randomized Lot ID Byte 18                    |
| 64                   | FE64              | Randomized Lot ID Byte 17                    |
| 65                   | FE65              | Randomized Lot ID Byte 16                    |
| 67                   | FE67              | Randomized Lot ID Byte 15                    |
| 68                   | FE68              | Randomized Lot ID Byte 14                    |
| 6A                   | FE6A              | Randomized Lot ID Byte 13                    |
| 6B                   | FE6B              | Randomized Lot ID Byte 12                    |
| 6D                   | FE6D              | Randomized Lot ID Byte 11                    |
| 6E                   | FE6E              | Randomized Lot ID Byte 10                    |
| 70                   | FE70              | Randomized Lot ID Byte 9                     |
| 71                   | FE71              | Randomized Lot ID Byte 8                     |
| 73                   | FE73              | Randomized Lot ID Byte 7                     |
| 74                   | FE74              | Randomized Lot ID Byte 6                     |
| 76                   | FE76              | Randomized Lot ID Byte 5                     |
| 77                   | FE77              | Randomized Lot ID Byte 4                     |
| 79                   | FE79              | Randomized Lot ID Byte 3                     |
| 7A                   | FE7A              | Randomized Lot ID Byte 2                     |
| 7C                   | FE7C              | Randomized Lot ID Byte 1                     |
| 7D                   | FE7D              | Randomized Lot ID Byte 0 (least significant) |

### Table 97. Randomized Lot ID Locations (Continued)

• **Read Program Memory CRC (0EH)**—The Read Program Memory Cyclic Redundancy Check (CRC) command computes and returns the CRC of Program Memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

```
DBG \leftarrow 0EH
DBG \rightarrow CRC[15:8]
DBG \rightarrow CRC[7:0]
```

• Step Instruction (10H)—The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  10H

• Stuff Instruction (11H)—The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG \leftarrow 11H
DBG \leftarrow opcode[7:0]
```

• Execute Instruction (12H)—The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the opcode. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, this command reads and discards one byte.

```
DBG \leftarrow 12H
DBG \leftarrow 1-5 byte opcode
```

# **On-Chip Debugger Control Register Definitions**

### **OCD Control Register**

The OCD Control register controls the state of the OCD. This register is used to enter or exit DEBUG mode and to enable the BRK instruction. It also resets Z8 Encore!  $XP^{\mbox{\ensuremath{\mathbb{R}}}}$  F0823 Series device.

#### Watchdog Timer Failure

In the event of a Watchdog Timer oscillator failure, a similar non-maskable interrupt-like event is issued. This event does not trigger an attendant clock switch-over, but alerts the CPU of the failure. After a Watchdog Timer failure, it is no longer possible to detect a primary oscillator failure. The failure detection circuitry does not function if the Watchdog Timer is used as the primary oscillator or if the Watchdog Timer oscillator has been disabled. For either of these cases, it is necessary to disable the detection circuitry by deasserting the WDFEN bit of the OSCCTL register.

The Watchdog Timer oscillator failure detection circuit counts system clocks while searching for a Watchdog Timer clock. The logic counts 8004 system clock cycles before determining that a failure has occurred. The system clock rate determines the speed at which the Watchdog Timer failure can be detected. A very slow system clock results in very slow detection times.

**Caution:** It is possible to disable the clock failure detection circuitry as well as all functioning clock sources. In this case, the Z8 Encore! XP F0823 Series device ceases functioning and can only be recovered by Power-On Reset.

# **Oscillator Control Register Definitions**

The following section provides the bit definitions for the Oscillator Control register.

### **Oscillator Control Register**

The Oscillator Control register (OSCCTL) enables/disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry and selects the primary oscillator, which becomes the system clock.

The Oscillator Control register must be unlocked before writing. Writing the two step sequence E7H followed by 18H to the Oscillator Control Register unlocks it. The register is locked at successful completion of a register write to the OSCCTL.

| BITS  | 7     | 6        | 5     | 4     | 3     | 2      | 1   | 0   |
|-------|-------|----------|-------|-------|-------|--------|-----|-----|
| FIELD | INTEN | Reserved | WDTEN | POFEN | WDFEN | SCKSEL |     |     |
| RESET | 1     | 0        | 1     | 0     | 0     | 0      | 0   | 0   |
| R/W   | R/W   | R/W      | R/W   | R/W   | R/W   | R/W    | R/W | R/W |
| ADDR  |       |          |       | F8    | 6H    |        |     |     |

Table 102. Oscillator Control Register (OSCCTL)

183

| Assombly        | Symbolic Operation                                              | Address Mode |                                |       | Flags |   |   |   |   |   | Eatch  | Instr  |
|-----------------|-----------------------------------------------------------------|--------------|--------------------------------|-------|-------|---|---|---|---|---|--------|--------|
| Mnemonic        |                                                                 | dst          | src                            | (Hex) | С     | z | S | v | D | Н | Cycles | Cycles |
| LDC dst, src    | $dst \gets src$                                                 | r            | Irr                            | C2    | _     | _ | _ | _ | - | _ | 2      | 5      |
|                 |                                                                 | lr           | Irr                            | C5    | -     |   |   |   |   |   | 2      | 9      |
|                 |                                                                 | Irr          | r                              | D2    | -     |   |   |   |   |   | 2      | 5      |
| LDCI dst, src   | dst ← src                                                       | lr           | Irr                            | C3    | _     | _ | _ | _ | - | - | 2      | 9      |
|                 | r ← r + 1<br>rr ← rr + 1                                        | Irr          | lr                             | D3    | -     |   |   |   |   |   | 2      | 9      |
| LDE dst, src    | $dst \gets src$                                                 | r            | Irr                            | 82    | -     | - | - | - | - | _ | 2      | 5      |
|                 |                                                                 | Irr          | r                              | 92    | -     |   |   |   |   |   | 2      | 5      |
| LDEI dst, src   | dst ← src                                                       | lr           | Irr                            | 83    | -     | - | - | - | - | _ | 2      | 9      |
|                 | r ← r + 1<br>rr ← rr + 1                                        | Irr          | lr                             | 93    |       |   |   |   |   |   | 2      | 9      |
| LDWX dst, src   | $dst \gets src$                                                 | ER           | ER                             | 1FE8  | _     | _ | _ | _ | _ | _ | 5      | 4      |
| LDX dst, src    | $dst \gets src$                                                 | r            | ER                             | 84    | -     | - | - | - | - | _ | 3      | 2      |
|                 |                                                                 | lr           | ER                             | 85    | -     |   |   |   |   |   | 3      | 3      |
|                 |                                                                 | R            | IRR                            | 86    | -     |   |   |   |   |   | 3      | 4      |
|                 |                                                                 | IR           | IRR                            | 87    | -     |   |   |   |   |   | 3      | 5      |
|                 |                                                                 | r            | X(rr)                          | 88    | -     |   |   |   |   |   | 3      | 4      |
|                 |                                                                 | X(rr)        | r                              | 89    | -     |   |   |   |   |   | 3      | 4      |
|                 |                                                                 | ER           | r                              | 94    | -     |   |   |   |   |   | 3      | 2      |
|                 |                                                                 | ER           | lr                             | 95    |       |   |   |   |   |   | 3      | 3      |
|                 |                                                                 | IRR          | R                              | 96    | _     |   |   |   |   |   | 3      | 4      |
|                 |                                                                 | IRR          | IR                             | 97    | _     |   |   |   |   |   | 3      | 5      |
|                 |                                                                 | ER           | ER                             | E8    | _     |   |   |   |   |   | 4      | 2      |
|                 |                                                                 | ER           | IM                             | E9    |       |   |   |   |   |   | 4      | 2      |
| LEA dst, X(src) | $dst \gets src + X$                                             | r            | X(r)                           | 98    |       | - | - | - | - | - | 3      | 3      |
|                 |                                                                 | rr           | X(rr)                          | 99    |       |   |   |   |   |   | 3      | 5      |
| MULT dst        | dst[15:0] ←<br>dst[15:8] * dst[7:0]                             | RR           |                                | F4    | -     | _ | - | - | - | - | 2      | 8      |
| NOP             | No operation                                                    |              |                                | 0F    | _     | _ | _ | _ | _ | _ | 1      | 2      |
| Flags Notation: | * = Value is a function of f<br>– = Unaffected<br>X = Undefined | peration.    | 0 = Reset to 0<br>1 = Set to 1 |       |       |   |   |   |   |   |        |        |

### Table 115. eZ8 CPU Instruction Summary (Continued)

| 1 | 84  |
|---|-----|
|   | ••• |

| Assombly        |                                                                                                               | Address Mode                                                                                                               |     |       | Flags |     |                                |   |   |   | Eatch  | Inetr  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|-----|--------------------------------|---|---|---|--------|--------|--|
| Mnemonic        | Symbolic Operation                                                                                            | dst                                                                                                                        | src | (Hex) | С     | z   | S                              | V | D | н | Cycles | Cycles |  |
| OR dst, src     | $dst \gets dst \: OR \: src$                                                                                  | r                                                                                                                          | r   | 42    | -     | *   | *                              | 0 | _ | _ | 2      | 3      |  |
|                 |                                                                                                               | r                                                                                                                          | Ir  | 43    | _     |     |                                |   |   |   | 2      | 4      |  |
|                 |                                                                                                               | R                                                                                                                          | R   | 44    | _     |     |                                |   |   |   | 3      | 3      |  |
|                 |                                                                                                               | R                                                                                                                          | IR  | 45    | _     |     |                                |   |   |   | 3      | 4      |  |
|                 |                                                                                                               | R                                                                                                                          | IM  | 46    | _     |     |                                |   |   |   | 3      | 3      |  |
|                 |                                                                                                               | IR                                                                                                                         | IM  | 47    | _     |     |                                |   |   |   | 3      | 4      |  |
| ORX dst, src    | $dst \gets dst  OR  src$                                                                                      | ER                                                                                                                         | ER  | 48    | _     | - * | *                              | 0 | _ | _ | 4      | 3      |  |
|                 |                                                                                                               | ER                                                                                                                         | IM  | 49    | _     |     |                                |   |   |   | 4      | 3      |  |
| POP dst         | dst ← @SP                                                                                                     | R                                                                                                                          |     | 50    | -     | _   | _                              | _ | _ | - | 2      | 2      |  |
|                 | $SP \leftarrow SP + 1$                                                                                        | IR                                                                                                                         |     | 51    | _     |     |                                |   |   |   | 2      | 3      |  |
| POPX dst        | dst ← @SP<br>SP ← SP + 1                                                                                      | ER                                                                                                                         |     | D8    | _     |     | _                              | _ | _ | - | 3      | 2      |  |
| PUSH src        | $SP \leftarrow SP - 1$<br>@SP ← src                                                                           | R                                                                                                                          |     | 70    | -     | _   | _                              | _ | _ | _ | 2      | 2      |  |
|                 |                                                                                                               | IR                                                                                                                         |     | 71    | _     |     |                                |   |   |   | 2      | 3      |  |
|                 |                                                                                                               | IM                                                                                                                         |     | IF70  | _     |     |                                |   |   |   | 3      | 2      |  |
| PUSHX src       | $SP \leftarrow SP - 1$<br>@SP ← src                                                                           | ER                                                                                                                         |     | C8    | _     | _   | _                              | _ | - | _ | 3      | 2      |  |
| RCF             | C ← 0                                                                                                         |                                                                                                                            |     | CF    | 0     | _   | _                              | _ | _ | _ | 1      | 2      |  |
| RET             | $PC \leftarrow @SP$<br>$SP \leftarrow SP + 2$                                                                 |                                                                                                                            |     | AF    | -     | _   | _                              | _ | _ | - | 1      | 4      |  |
| RL dst          |                                                                                                               | R                                                                                                                          |     | 90    | *     | *   | *                              | * | _ | _ | 2      | 2      |  |
|                 | C - D7 D6 D5 D4 D3 D2 D1 D0 - dst                                                                             | IR                                                                                                                         |     | 91    | _     |     |                                |   |   |   | 2      | 3      |  |
| RLC dst         |                                                                                                               | R                                                                                                                          |     | 10    | *     | *   | *                              | * | _ | _ | 2      | 2      |  |
|                 | └── <u>C</u> <b>──</b> <u>D7</u> <u>D6</u> <u>D5</u> <u>D4</u> <u>D3</u> <u>D2</u> <u>D1</u> <u>D0</u><br>dst | IR                                                                                                                         |     | 11    | -     |     |                                |   |   |   | 2      | 3      |  |
| Flags Notation: | * = Value is a function of th<br>– = Unaffected<br>X = Undefined                                              | <ul> <li>* = Value is a function of the result of the operation.</li> <li>- = Unaffected</li> <li>X = Undefined</li> </ul> |     |       |       |     | 0 = Reset to 0<br>1 = Set to 1 |   |   |   |        |        |  |

### Table 115. eZ8 CPU Instruction Summary (Continued)



Figure 28. Second Opcode Map after 1FH

191

# **Ordering Information**

| Number                                 | Ę          | ×          | ines   | rrupts | 8it Timers<br>MM | sit A/D Channels | <b>XT with IrDA</b> | cription            |  |
|----------------------------------------|------------|------------|--------|--------|------------------|------------------|---------------------|---------------------|--|
| Рац                                    | Flas       | RAN        | 101    | Inte   | 16-E<br>w/P\     | 10-E             | UAF                 | Des                 |  |
| Z8 Encore! XP with 8                   | KB Flash   | , 10-Bit / | Analog | -to-D  | igital C         | onve             | erter               |                     |  |
| Standard Temperature                   | e: 0 °C to | 70 °C      |        |        |                  |                  |                     |                     |  |
| Z8F0823PB005SC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | PDIP 8-pin package  |  |
| Z8F0823QB005SC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | QFN 8-pin package   |  |
| Z8F0823SB005SC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | SOIC 8-pin package  |  |
| Z8F0823SH005SC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SOIC 20-pin package |  |
| Z8F0823HH005SC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SSOP 20-pin package |  |
| Z8F0823PH005SC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | PDIP 20-pin package |  |
| Z8F0823SJ005SC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SOIC 28-pin package |  |
| Z8F0823HJ005SC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SSOP 28-pin package |  |
| Z8F0823PJ005SC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | PDIP 28-pin package |  |
| Extended Temperature: -40 °C to 105 °C |            |            |        |        |                  |                  |                     |                     |  |
| Z8F0823PB005EC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | PDIP 8-pin package  |  |
| Z8F0823QB005EC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | QFN 8-pin package   |  |
| Z8F0823SB005EC                         | 8 KB       | 1 KB       | 6      | 12     | 2                | 4                | 1                   | SOIC 8-pin package  |  |
| Z8F0823SH005EC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SOIC 20-pin package |  |
| Z8F0823HH005EC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | SSOP 20-pin package |  |
| Z8F0823PH005EC                         | 8 KB       | 1 KB       | 16     | 18     | 2                | 7                | 1                   | PDIP 20-pin package |  |
| Z8F0823SJ005EC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SOIC 28-pin package |  |
| Z8F0823HJ005EC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | SSOP 28-pin package |  |
| Z8F0823PJ005EC                         | 8 KB       | 1 KB       | 22     | 18     | 2                | 8                | 1                   | PDIP 28-pin package |  |
| Replace C with G for Lea               | d-Free Pac | kaging     |        |        |                  |                  |                     |                     |  |

# Т

**TCM 176 TCMX 176** test complement under mask 176 test complement under mask - extended addressing 176 test under mask 176 test under mask - extended addressing 176 timer signals 9 timers 67 architecture 67 block diagram 67 CAPTURE mode 74, 75, 84, 85 CAPTURE/COMPARE mode 78, 85 COMPARE mode 76, 84 CONTINUOUS mode 69, 84 COUNTER mode 70, 71 COUNTER modes 84 GATED mode 77, 84 ONE-SHOT mode 68, 84 operating mode 68 PWM mode 72, 73, 84, 85 reading the timer count values 79 reload high and low byte registers 80 timer control register definitions 80 timer output signal operation 79 timers 0-3 control registers 82, 83 high and low byte registers 80, 81 TM 176 TMX 176 tools, hardware and software 226 transmit IrDA data 114 transmitting UART data-polled method 95 transmitting UART dat-interrupt-driven method 96 **TRAP 178** 

# U

UART 4 architecture 93 baud rate generator 103

control register definitions 104 controller signals 9 data format 94 interrupts 101 MULTIPROCESSOR mode 99 receiving data using interrupt-driven method 98 receiving data using the polled method 97 transmitting data using the interrupt-driven method 96 transmitting data using the polled method 95 x baud rate high and low registers 110 x control 0 and control 1 registers 107 x status 0 and status 1 registers 105, 106 UxBRH register 110 UxBRL register 110 UxCTL0 register 107, 110 UxCTL1 register 108 UxRXD register 105 UxSTAT0 register 105 UxSTAT1 register 106 UxTXD register 104

# V

vector 173 Voltage Brownout reset (VBR) 24

# W

Watchdog Timer approximate time-out delay 87 CNTL 24 control register 89, 127, 167 electrical characteristics and timing 200, 202 interrupt in normal operation 88 interrupt in STOP mode 88 refresh 88, 177 reload unlock sequence 89 reload upper, high and low registers 90 reset 25 reset in normal operation 89