



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Product Status                  | Obsolete                                              |
|---------------------------------|-------------------------------------------------------|
| Programmable Type               | In System Programmable (min 10K program/erase cycles) |
| Delay Time tpd(1) Max           | 10 ns                                                 |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                         |
| Number of Logic Elements/Blocks | -                                                     |
| Number of Macrocells            | 64                                                    |
| Number of Gates                 | -                                                     |
| Number of I/O                   | 32                                                    |
| Operating Temperature           | 0°C ~ 70°C (TA)                                       |
| Mounting Type                   | Surface Mount                                         |

44-LCC (J-Lead)

44-PLCC (16.6x16.6)

https://www.e-xfl.com/product-detail/microchip-technology/atf1504as-10jc44

Email: info@E-XFL.COM

Package / Case

Purchase URL

Supplier Device Package

Details

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong















## Description

The ATF1504AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable memory technology. With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1504AS's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications.

The ATF1504AS has up to 68 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.

Each of the 64 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1504AS allows fast, efficient generation of complex logic functions. The ATF1504AS contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1504AS macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

# 4 **ATF1504AS(L)**

## **Block Diagram**



Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1504AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1504AS device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully-compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.



#### Foldback Bus

Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to four macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The sixteen foldback terms in each region allow generation of high fan-in sum terms (up to sixteen product terms) with a nominal additional delay.









## Programmable Pinkeeper Option for Inputs and I/Os

The ATF1504AS offers the option of programming all input and I/O pins so that pinkeeper circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high- or low-level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

### Input Diagram



## Speed/Power Management

The ATF1504AS has several built-in speed and power management features. The ATF1504AS contains circuitry that automatically puts the device into a low-power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 5 MHz. This feature may be selected as a device option.

#### I/O Diagram



To further reduce power, each ATF1504AS macrocell has a Reduced Power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

All ATF1504AS also have an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power-down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.



|                            | All pin transitions are ignored until the PD pin is brought low. When the power-down fea-<br>ture is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However,<br>the pin's macrocell may still be used to generate buried foldback and cascade logic<br>signals.                                                                                                                                                                                                  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            | All power-down AC characteristic parameters are computed from external input or I/O pins, with Reduced Power Bit turned on. For macrocells in reduced-power mode (reduced-power bit turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which include the data paths $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{ACH}$ and $t_{SEXP}$ .                                                                                                                |
|                            | The ATF1504AS macrocell also has an option whereby the power can be reduced on a per macrocell basis. By enabling this power-down option, macrocells that are not used in an application can be turned-down, thereby reducing the overall power consumption of the device.                                                                                                                                                                                                               |
|                            | Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file.                                                                                                                                                                                                                           |
| Design Software<br>Support | ATF1504AS designs are supported by several industry-standard third-party tools. Auto-<br>mated fitters allow logic synthesis using a variety of high level description languages<br>and formats.                                                                                                                                                                                                                                                                                         |
| Power-up Reset             | The ATF1504AS is designed with a power-up reset, a feature critical for state machine initialization. At a point delayed slightly from $V_{CC}$ crossing $V_{RST}$ , all registers will be initialized, and the state of each output will depend on the polarity of its buffer. However, due to the asynchronous nature of reset and uncertainty of how $V_{CC}$ actually rises in the system, the following conditions are required:                                                    |
|                            | 1. The $V_{CC}$ rise must be monotonic,                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                            | <ol> <li>After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and,</li> <li>The clock must remain stable during T</li> </ol>                                                                                                                                                                                                                                                                                                            |
|                            | 3. The clock must remain stable during T <sub>D</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                            | The ATF1504AS has two options for the hysteresis about the reset level, $V_{RST}$ , Small and Large. During the fitting process users may configure the device with the Power-up Reset hysteresis set to Large or Small. Atmel POF2JED users may select the Large option by including the flag "-power_reset" on the command line after "filename.POF". To allow the registers to be properly reinitialized with the Large hysteresis option selected, the following condition is added: |
|                            | <ol> <li>If V<sub>CC</sub> falls below 2.0V, it must shut off completely before the device is turned on<br/>again.</li> </ol>                                                                                                                                                                                                                                                                                                                                                            |
|                            | When the Large hysteresis option is active, $I_{\rm CC}$ is reduced by several hundred microamps as well.                                                                                                                                                                                                                                                                                                                                                                                |
| Security Fuse Usage        | A single fuse is provided to prevent unauthorized copying of the ATF1504AS fuse pat-<br>terns. Once programmed, fuse verify is inhibited. However, the 16-bit User Signature<br>remains accessible.                                                                                                                                                                                                                                                                                      |



|  | E |            |
|--|---|------------|
|  |   |            |
|  |   | <b>_</b> 0 |

| Programming                   | ATF1504AS devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally required for programming and facilitates rapid design iterations and field changes.                                                                                                                                                                                                                                                                         |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | Atmel provides ISP hardware and software to allow programming of the ATF1504AS via the PC. ISP is performed by using either a download cable or a comparable board tester or a simple microprocessor interface.                                                                                                                                                                                                                                                                                                |
|                               | To facilitate ISP programming by the Automated Test Equipment (ATE) vendors. Serial Vector Format (SVF) files can be created by Atmel provided software utilities.                                                                                                                                                                                                                                                                                                                                             |
|                               | ATF1504AS devices can also be programmed using standard third-party programmers.<br>With third-party programmer, the JTAG ISP port can be disabled thereby allowing four additional I/O pins to be used for logic.                                                                                                                                                                                                                                                                                             |
|                               | Contact your local Atmel representatives or Atmel PLD applications for details.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ISP Programming<br>Protection | The ATF1504AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition the pin-keeper option preserves the former state during device programming, if this circuit were previously programmed on the device. This prevents disturbing the operation of other circuits in the system while the ATF1504AS is being programmed via ISP. |
|                               | All ATF1504AS devices are initially shipped in the erased state thereby making them ready to use for ISP.                                                                                                                                                                                                                                                                                                                                                                                                      |
|                               | Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.                                                                                                                                                                                                                                                                                                                                                                                           |

## **DC and AC Operating Conditions**

|                                                           | Commercial  | Industrial   |
|-----------------------------------------------------------|-------------|--------------|
| Operating Temperature (Ambient)                           | 0°C - 70°C  | -40°C - 85°C |
| V <sub>CCINT</sub> or V <sub>CCIO</sub> (5V) Power Supply | 5V ± 5%     | 5V ± 10%     |
| V <sub>CCIO</sub> (3.3V) Power Supply                     | 3.0V - 3.6V | 3.0V - 3.6V  |

## **DC Characteristics**

| Symbol                          | Parameter                                | Condition                                                                          |                                                                                                                                           | Min  | Тур  | Max | Units                   |    |
|---------------------------------|------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------------------------|----|
| I <sub>IL</sub>                 | Input or I/O Low<br>Leakage Current      | V <sub>IN</sub> = V <sub>CC</sub>                                                  |                                                                                                                                           |      |      | -2  | -10                     | μA |
| I <sub>IH</sub>                 | Input or I/O High<br>Leakage Current     |                                                                                    |                                                                                                                                           |      |      | 2   | 10                      |    |
| I <sub>oz</sub>                 | Tri-state Output<br>Off-state Current    | $V_{O} = V_{CC}$ or G                                                              | ND                                                                                                                                        |      | -40  |     | 40                      | μA |
|                                 |                                          |                                                                                    | Std Mode                                                                                                                                  | Com. |      | 105 |                         | mA |
| L                               | Power Supply Current,                    | V <sub>CC</sub> = Max                                                              | Stu Mode                                                                                                                                  | Ind. |      | 130 |                         | mA |
| I <sub>CC1</sub>                | Standby                                  | $V_{IN} = 0, V_{CC}$                                                               | "L" Mode                                                                                                                                  | Com. |      | 10  |                         | μA |
|                                 |                                          |                                                                                    | LINIOUE                                                                                                                                   | Ind. |      | 10  |                         | μΑ |
| I <sub>CC2</sub>                | Power Supply Current,<br>Power-down Mode | $V_{CC} = Max$<br>$V_{IN} = 0, V_{CC}$ "PD" Mode                                   |                                                                                                                                           |      |      | 1   | 10                      | mA |
| I (2)                           | Current in Reduced-power                 | V <sub>CC</sub> = Max                                                              | Std Power                                                                                                                                 | Com  |      | 85  |                         | ma |
| I <sub>CC3</sub> <sup>(2)</sup> | Mode                                     | $V_{IN} = 0, VCC$                                                                  | Slu Fower                                                                                                                                 | Ind  |      | 105 |                         |    |
| V                               | Supply Voltage                           | 5.0V Device Output                                                                 |                                                                                                                                           | Com. | 4.75 |     | 5.25                    | V  |
| V <sub>CCIO</sub>               | Supply voltage                           | 5.0V Device O                                                                      | ulpul                                                                                                                                     | Ind. | 4.5  |     | 5.5                     | V  |
| V <sub>CCIO</sub>               | Supply Voltage                           | 3.3V Device O                                                                      | output                                                                                                                                    |      | 3.0  |     | 3.6                     | V  |
| V <sub>IL</sub>                 | Input Low Voltage                        |                                                                                    |                                                                                                                                           |      | -0.3 |     | 0.8                     | V  |
| V <sub>IH</sub>                 | Input High Voltage                       |                                                                                    |                                                                                                                                           |      | 2.0  |     | V <sub>CCIO</sub> + 0.3 | V  |
|                                 | Output Low Voltage (TTL)                 | $V_{IN} = V_{IH} \text{ or } V_{II}$                                               | L                                                                                                                                         | Com. |      |     | 0.45                    | V  |
| V                               |                                          | $V_{\rm CCIO} = MIN, I_{\rm CCIO}$                                                 | <sub>OL</sub> = 12 mA                                                                                                                     | Ind. |      |     |                         |    |
| V <sub>OL</sub>                 |                                          | $V_{IN} = V_{IH} \text{ or } V_{II}$                                               | $\label{eq:VIN} \begin{array}{ c c c } V_{IN} = V_{IH} \text{ or } V_{IL} & Com. \\ V_{CC} = MIN, \ I_{OL} = 0.1 \ mA & Ind. \end{array}$ |      |      |     | .2                      | V  |
|                                 | Output Low Voltage (CMOS)                |                                                                                    |                                                                                                                                           |      |      |     | .2                      | V  |
| V <sub>OH</sub>                 | Output High Voltage (TTL)                | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{CCIO} = MIN, I_{OH} = -4.0 \text{ mA}$ |                                                                                                                                           |      | 2.4  |     |                         | V  |

Notes: 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30 sec. 2. When macrocell reduced-power feature is enabled.

## **Pin Capacitance**

|                  | Тур | Max | Units | Conditions                          |
|------------------|-----|-----|-------|-------------------------------------|
| C <sub>IN</sub>  | 8   | 10  | pF    | V <sub>IN</sub> = 0V; f = 1.0 MHz   |
| C <sub>I/O</sub> | 8   | 10  | pF    | $V_{OUT} = 0V; f = 1.0 \text{ MHz}$ |

Note: Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. The OGI pin (high-voltage pin during programming) has a maximum capacitance of 12 pF.



## AC Characteristics (Continued)

|                   |                                                                                                                 | -7    | 7   | -   | 10  | -15 |     | -2      | -20 -25 |            | 25  |       |
|-------------------|-----------------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|-----|-----|---------|---------|------------|-----|-------|
| Symbol            | Parameter                                                                                                       | Min   | Max | Min | Max | Min | Max | Min Max |         | ax Min Max |     | Units |
| f <sub>MAX</sub>  | Maximum Clock Frequency                                                                                         | 166.7 |     | 125 |     | 100 |     | 83.3    |         | 60         |     | MHz   |
| t <sub>IN</sub>   | Input Pad and Buffer Delay                                                                                      |       | 0.5 |     | 0.5 |     | 2   |         | 2       |            | 2   | ns    |
| t <sub>IO</sub>   | I/O Input Pad and Buffer Delay                                                                                  |       | 0.5 |     | 0.5 |     | 2   |         | 2       |            | 2   | ns    |
| t <sub>FIN</sub>  | Fast Input Delay                                                                                                |       | 1   |     | 1   |     | 2   |         | 2       |            | 2   | ns    |
| t <sub>SEXP</sub> | Foldback Term Delay                                                                                             |       | 4   |     | 5   |     | 8   |         | 10      |            | 12  | ns    |
| t <sub>PEXP</sub> | Cascade Logic Delay                                                                                             |       | 0.8 |     | 0.8 |     | 1   |         | 1       |            | 1.2 | ns    |
| t <sub>LAD</sub>  | Logic Array Delay                                                                                               |       | 3   |     | 5   |     | 6   | 7       |         |            | 8   | ns    |
| t <sub>LAC</sub>  | Logic Control Delay                                                                                             |       | 3   |     | 5   |     | 6   |         | 7       |            | 8   | ns    |
| t <sub>IOE</sub>  | Internal Output Enable Delay                                                                                    |       | 2   |     | 2   |     | 3   |         | 3       |            | 4   | ns    |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>$V_{CCIO} = 5V; C_L = 35 pF$ )                         |       | 2   |     | 1.5 |     | 4   | 5       |         |            | 6   | ns    |
| t <sub>OD2</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>$V_{CCIO} = 3.3V$ ; $C_L = 35 \text{ pF}$ )            |       | 2.5 |     | 2.0 |     | 5   |         | 6       |            | 7   | ns    |
| t <sub>OD3</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = ON;<br>$V_{CCIO} = 5V \text{ or } 3.3V; C_L = 35 \text{ pF}$ ) |       | 5   |     | 5.5 |     | 8   |         | 10      |            | 10  | ns    |

Note: See ordering information for valid part numbers.

## **Timing Model**





| MEI |
|-----|
|     |
| R   |

| JTAG-BST/ISP<br>Overview                 | The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller<br>in the ATF1504AS. The boundary-scan technique involves the inclusion of a shift-regis-<br>ter stage (contained in a boundary-scan cell) adjacent to each component so that<br>signals at component boundaries can be controlled and observed using scan testing<br>principles. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to<br>support boundary scan testing. The ATF1504AS does not currently include a Test Reset<br>(TRST) input pin because the TAP controller is automatically reset at power-up. The five<br>JTAG modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS, IDCODE<br>and HIGHZ. The ATF1504AS's ISP can be fully described using JTAG's BSDL as<br>described in IEEE Standard 1149.1b. This allows ATF1504AS programming to be<br>described and implemented using any one of the third-party development tools support-<br>ing this standard. |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | The ATF1504AS has the option of using four JTAG-standard I/O pins for boundary-scan testing (BST) and in-system programming (ISP) purposes. The ATF1504AS is programmable through the four JTAG pins using the IEEE standard JTAG programming protocol established by IEEE Standard 1149.1 using 5V TTL-level programming signals from the ISP interface for in-system programming. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| JTAG Boundary-scan<br>Cell (BSC) Testing | The ATF1504AS contains up to 68 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells are shown below.                    |

## BSC Configuration for Input and I/O Pins (Except JTAG TAP Pins)





## **BSC Configuration for Macrocell**





Macrocell BSC





## **PCI Compliance**

The ATF1504AS also supports the growing need in the industry to support the new Peripheral Component Interconnect (PCI) interface standard in PCI-based designs and specifications. The PCI interface calls for high current drivers, which are much larger than the traditional TTL drivers. In general, PLDs and FPGAs parallel outputs to support the high current load required by the PCI interface. The ATF1504AS allows this without contributing to system noise while delivering low output-to-output skew. Having a programmable high drive option is also possible without increasing output delay or pin capacitance. The PCI electrical characteristics appear on the next page.

## PCI Voltage-to-current Curves for +5V Signaling in Pull-up Mode



## PCI Voltage-to-current Curves for +5V Signaling in Pull-down Mode



## ATF1504AS I/O Pinouts

| мс         | PLC       | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP | МС                | PLC         | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP |
|------------|-----------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|-------------------|-------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|
| 1          | А         | 12                  | 6                   | 18                  | 22                  | 16                   | 14                   | 33                | С           | 24                  | 18                  | 36                  | 44                  | 42                   | 40                   |
| 2          | Α         | -                   | _                   | -                   | 21                  | 15                   | 13                   | 34                | С           | _                   | -                   | _                   | 45                  | 43                   | 41                   |
| 3          | A/<br>PD1 | 11                  | 5                   | 17                  | 20                  | 14                   | 12                   | 35                | C/<br>PD2   | 25                  | 19                  | 37                  | 46                  | 44                   | 42                   |
| 4          | Α         | 9                   | 3                   | 15                  | 18                  | 12                   | 10                   | 36                | С           | 26                  | 20                  | 39                  | 48                  | 46                   | 44                   |
| 5          | Α         | 8                   | 2                   | 14                  | 17                  | 11                   | 9                    | 37                | С           | 27                  | 21                  | 40                  | 49                  | 47                   | 45                   |
| 6          | Α         | -                   | -                   | 13                  | 16                  | 10                   | 8                    | 38                | С           | _                   | _                   | 41                  | 50                  | 48                   | 46                   |
| 7          | Α         | -                   | -                   | _                   | 15                  | 8                    | 6                    | 39                | С           | _                   | _                   | -                   | 51                  | 49                   | 47                   |
| 8/<br>TDI  | А         | 7                   | 1                   | 12                  | 14                  | 6                    | 4                    | 40                | С           | 28                  | 22                  | 42                  | 52                  | 50                   | 48                   |
| 9          | Α         | -                   | -                   | 10                  | 12                  | 4                    | 100                  | 41                | С           | 29                  | 23                  | 44                  | 54                  | 54                   | 52                   |
| 10         | Α         | -                   | -                   | _                   | 11                  | 3                    | 99                   | 42                | С           | _                   | _                   | _                   | 55                  | 56                   | 54                   |
| 11         | Α         | 6                   | 44                  | 9                   | 10                  | 100                  | 98                   | 43                | С           | _                   | _                   | 45                  | 56                  | 58                   | 56                   |
| 12         | Α         | -                   | -                   | 8                   | 9                   | 99                   | 97                   | 44                | С           | _                   | -                   | 46                  | 57                  | 59                   | 57                   |
| 13         | Α         | -                   | _                   | 7                   | 8                   | 98                   | 96                   | 45                | С           | _                   | _                   | 47                  | 58                  | 60                   | 58                   |
| 14         | Α         | 5                   | 43                  | 5                   | 6                   | 96                   | 94                   | 46                | С           | 31                  | 25                  | 49                  | 60                  | 62                   | 60                   |
| 15         | А         | -                   | -                   | -                   | 5                   | 95                   | 93                   | 47                | С           | -                   | -                   | -                   | 61                  | 63                   | 61                   |
| 16         | А         | 4                   | 42                  | 4                   | 4                   | 94                   | 92                   | 48/<br>TCK        | С           | 32                  | 26                  | 50                  | 62                  | 64                   | 62                   |
| 17         | В         | 21                  | 15                  | 33                  | 41                  | 39                   | 37                   | 49                | D           | 33                  | 27                  | 51                  | 63                  | 65                   | 63                   |
| 18         | В         | -                   | -                   | _                   | 40                  | 38                   | 36                   | 50                | D           | _                   | _                   | -                   | 64                  | 66                   | 64                   |
| 19         | В         | 20                  | 14                  | 32                  | 39                  | 37                   | 35                   | 51                | D           | 34                  | 28                  | 52                  | 65                  | 67                   | 65                   |
| 20         | В         | 19                  | 13                  | 30                  | 37                  | 35                   | 33                   | 52                | D           | 36                  | 30                  | 54                  | 67                  | 69                   | 67                   |
| 21         | В         | 18                  | 12                  | 29                  | 36                  | 34                   | 32                   | 53                | D           | 37                  | 31                  | 55                  | 68                  | 70                   | 68                   |
| 22         | В         | -                   | -                   | 28                  | 35                  | 33                   | 31                   | 54                | D           | -                   | -                   | 56                  | 69                  | 71                   | 69                   |
| 23         | В         | -                   | -                   | -                   | 34                  | 32                   | 30                   | 55                | D           | -                   | -                   | -                   | 70                  | 73                   | 71                   |
| 24         | В         | 17                  | 11                  | 27                  | 33                  | 31                   | 29                   | 56/<br><b>TDO</b> | D           | 38                  | 32                  | 57                  | 71                  | 75                   | 73                   |
| 25         | В         | 16                  | 10                  | 25                  | 31                  | 27                   | 25                   | 57                | D           | 39                  | 33                  | 59                  | 73                  | 77                   | 75                   |
| 26         | В         | -                   | -                   | -                   | 30                  | 25                   | 23                   | 58                | D           | -                   | -                   | -                   | 74                  | 78                   | 76                   |
| 27         | В         | -                   | -                   | 24                  | 29                  | 23                   | 21                   | 59                | D           | -                   | -                   | 60                  | 75                  | 81                   | 79                   |
| 28         | В         | -                   | -                   | 23                  | 28                  | 22                   | 20                   | 60                | D           | -                   | -                   | 61                  | 76                  | 82                   | 80                   |
| 29         | В         | I                   | -                   | 22                  | 27                  | 21                   | 19                   | 61                | D           | -                   | -                   | 62                  | 77                  | 83                   | 81                   |
| 30         | В         | 14                  | 8                   | 20                  | 25                  | 19                   | 17                   | 62                | D           | 40                  | 34                  | 64                  | 79                  | 85                   | 83                   |
| 31         | В         |                     | -                   | -                   | 24                  | 18                   | 16                   | 63                | D           | -                   | -                   | Ι                   | 80                  | 86                   | 84                   |
| 32/<br>TMS | В         | 13                  | 7                   | 19                  | 23                  | 17                   | 15                   | 64                | D/<br>GCLK3 | 41                  | 35                  | 65                  | 81                  | 87                   | 85                   |









5.0

SUPPLY VOLTAGE (V)

5.3

5.5

4.5

4.8

SUPPLY VOLTAGE (V)













#### t<sub>CO1</sub> t<sub>PD</sub> f<sub>MAX</sub> (MHz) **Ordering Code** Package **Operation Range** (ns) (ns) 7.5 4.5 166.7 ATF1504AS-7 AC44 44A Commercial ATF1504AS-7 JC44 44J (0°C to 70°C) 68J ATF1504AS-7 JC68 84J ATF1504AS-7 JC84 ATF1504AS-7 QC100 100Q1 ATF1504AS-7 AC100 100A 125 44A 10 5 ATF1504AS-10 AC44 Commercial 44J (0°C to 70°C) ATF1504AS-10 JC44 68J ATF1504AS-10 JC68 ATF1504AS-10 JC84 84J ATF1504AS-10 QC100 100Q1 100A ATF1504AS-10 AC100 10 5 125 ATF1504AS-10 AI44 44A Industrial ATF1504AS-10 JI44 44J (-40°C to +85°C) ATF1504AS-10 JI68 68J ATF1504AS-10 JI84 84J ATF1504AS-10 QI100 100Q1 ATF1504AS-10 AI100 100A 15 8 100 ATF1504AS-15 AC44 44A Commercial ATF1504AS-15 JC44 44J (0°C to 70°C) 68J ATF1504AS-15 JC68 84J ATF1504AS-15 JC84 ATF1504AS-15 QC100 100Q1 ATF1500AS-15 AC100 100A 44A 15 8 100 ATF1504AS-15 AI44 Industrial 44J (-40°C to +85°C) ATF1504AS-15 JI44 68J ATF1504AS-15 JI68 84J ATF1504AS-15 JI84 ATF1504AS-15 QI100 100Q1 ATF1504AS-15 AI100 100A

## **ATF1504AS Ordering Information**

## Using "C" Product for Industrial

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.





| t <sub>PD</sub><br>(ns) | t <sub>CO1</sub><br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code       | Package | Operation Range  |
|-------------------------|--------------------------|---------------------------|---------------------|---------|------------------|
| 20                      | 12                       | 83.3                      | ATF1504ASL-20 AC44  | 44A     | Commercial       |
|                         |                          |                           | ATF1504ASL-20 JC44  | 44J     | (0°C to 70°C)    |
|                         |                          |                           | ATF1504ASL-20 JC68  | 68J     |                  |
|                         |                          |                           | ATF1504ASL-20 JC84  | 84J     |                  |
|                         |                          |                           | ATF1504ASL-20 QC100 | 100Q1   |                  |
|                         |                          |                           | ATF1504ASL-20 AC100 | 100A    |                  |
| 25                      | 15                       | 70                        | ATF1504ASL-25 AI44  | 44A     | Industrial       |
|                         |                          |                           | ATF1504ASL-25 JI84  | 44J     | (-40°C to +85°C) |
|                         |                          |                           | ATF1504ASL-25 JI68  | 68J     |                  |
|                         |                          |                           | ATF1504ASL-25 JI84  | 84J     |                  |
|                         |                          |                           | ATF1504ASL-25 QI100 | 100Q1   |                  |
|                         |                          |                           | ATF1504ASL-25 AI100 | 100A    |                  |

## **ATF1504ASL Ordering Information**

## Using "C" Product for Industrial

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.



#### 44J – PLCC





#### 84J – PLCC



#### 100Q1 - PQFP



