Welcome to **E-XFL.COM** Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u> Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Programmable Type | In System Programmable (min 10K program/erase cycles) | | Delay Time tpd(1) Max | 7.5 ns | | oltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | - | | lumber of Macrocells | 64 | | umber of Gates | - | | umber of I/O | 32 | | perating Temperature | 0°C ~ 70°C (TA) | | lounting Type | Surface Mount | | ackage / Case | 44-TQFP | | upplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/atf1504as-7ax44 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 100-lead PQFP Top View #### 100-lead TQFP Top View # **Description** The ATF1504AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable memory technology. With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1504AS's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications. The ATF1504AS has up to 68 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell. Each of the 64 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1504AS allows fast, efficient generation of complex logic functions. The ATF1504AS contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms. The ATF1504AS macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs. # **Block Diagram** Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1504AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse. The ATF1504AS device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully-compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software. #### Foldback Bus Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to four macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The sixteen foldback terms in each region allow generation of high fan-in sum terms (up to sixteen product terms) with a nominal additional delay. Figure 1. ATF1504AS Macrocell All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals. All power-down AC characteristic parameters are computed from external input or I/O pins, with Reduced Power Bit turned on. For macrocells in reduced-power mode (reduced-power bit turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which include the data paths $t_{IAD}$ , $t_{IAC}$ , $t_{IC}$ , $t_{ACI}$ , $t_{ACH}$ and $t_{SEXP}$ . The ATF1504AS macrocell also has an option whereby the power can be reduced on a per macrocell basis. By enabling this power-down option, macrocells that are not used in an application can be turned-down, thereby reducing the overall power consumption of the device. Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file. # Design Software Support ATF1504AS designs are supported by several industry-standard third-party tools. Automated fitters allow logic synthesis using a variety of high level description languages and formats. #### **Power-up Reset** The ATF1504AS is designed with a power-up reset, a feature critical for state machine initialization. At a point delayed slightly from $V_{CC}$ crossing $V_{RST}$ , all registers will be initialized, and the state of each output will depend on the polarity of its buffer. However, due to the asynchronous nature of reset and uncertainty of how $V_{CC}$ actually rises in the system, the following conditions are required: - 1. The V<sub>CC</sub> rise must be monotonic, - 2. After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and, - 3. The clock must remain stable during T<sub>D</sub>. The ATF1504AS has two options for the hysteresis about the reset level, $V_{RST}$ , Small and Large. During the fitting process users may configure the device with the Power-up Reset hysteresis set to Large or Small. Atmel POF2JED users may select the Large option by including the flag "-power\_reset" on the command line after "filename.POF". To allow the registers to be properly reinitialized with the Large hysteresis option selected, the following condition is added: 4. If $V_{CC}$ falls below 2.0V, it must shut off completely before the device is turned on again. When the Large hysteresis option is active, $I_{CC}$ is reduced by several hundred microamps as well. # Security Fuse Usage A single fuse is provided to prevent unauthorized copying of the ATF1504AS fuse patterns. Once programmed, fuse verify is inhibited. However, the 16-bit User Signature remains accessible. ## **Programming** ATF1504AS devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally required for programming and facilitates rapid design iterations and field changes. Atmel provides ISP hardware and software to allow programming of the ATF1504AS via the PC. ISP is performed by using either a download cable or a comparable board tester or a simple microprocessor interface. To facilitate ISP programming by the Automated Test Equipment (ATE) vendors. Serial Vector Format (SVF) files can be created by Atmel provided software utilities. ATF1504AS devices can also be programmed using standard third-party programmers. With third-party programmer, the JTAG ISP port can be disabled thereby allowing four additional I/O pins to be used for logic. Contact your local Atmel representatives or Atmel PLD applications for details. # ISP Programming Protection The ATF1504AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition the pin-keeper option preserves the former state during device programming, if this circuit were previously programmed on the device. This prevents disturbing the operation of other circuits in the system while the ATF1504AS is being programmed via ISP. All ATF1504AS devices are initially shipped in the erased state thereby making them ready to use for ISP. Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note. # **Absolute Maximum Ratings\*** Temperature Under Bias .... -40°C to +85°C Storage Temperature .... -65°C to +150°C Voltage on Any Pin with Respect to Ground .... -2.0V to +7.0V<sup>(1)</sup> Voltage on Input Pins with Respect to Ground During Programming ... -2.0V to +14.0V<sup>(1)</sup> Programming Voltage with Respect to Ground .... -2.0V to +14.0V<sup>(1)</sup> \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns. #### **AC Characteristics** | | | -7 | 7 | | 10 | -1 | 15 | -2 | 20 | -2 | 25 | | |-------------------|-----------------------------------------------------|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>PD1</sub> | Input or Feedback to<br>Non-registered Output | | 7.5 | | 10 | 3 | 15 | | 20 | | 25 | ns | | t <sub>PD2</sub> | I/O Input or Feedback to<br>Non-registered Feedback | | 7 | | 9 | 3 | 12 | | 16 | | 25 | ns | | t <sub>SU</sub> | Global Clock Setup Time | 6 | | 7 | | 11 | | 16 | | 20 | | ns | | t <sub>H</sub> | Global Clock Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>FSU</sub> | Global Clock Setup Time of Fast Input | 3 | | 3 | | 3 | | 3 | | 5 | | ns | | t <sub>FH</sub> | Global Clock Hold Time of<br>Fast Input | 0.5 | | 0.5 | | 1.0 | | 1.5 | | 2 | | ns | | t <sub>COP</sub> | Global Clock to Output Delay | | 4.5 | | 5 | | 8 | | 10 | | 13 | ns | | t <sub>CH</sub> | Global Clock High Time | 3 | | 4 | | 5 | | 6 | | 7 | | ns | | t <sub>CL</sub> | Global Clock Low Time | 3 | | 4 | | 5 | | 6 | | 7 | | ns | | t <sub>ASU</sub> | Array Clock Setup Time | 3 | | 3 | | 4 | | 4 | | 5 | | ns | | t <sub>AH</sub> | Array Clock Hold Time | 2 | | 3 | | 4 | | 5 | | 6 | | ns | | t <sub>ACOP</sub> | Array Clock Output Delay | | 7.5 | | 10 | | 15 | | 20 | | 25 | ns | | t <sub>ACH</sub> | Array Clock High Time | 3 | | 4 | | 6 | | 8 | | 10 | | ns | | t <sub>ACL</sub> | Array Clock Low Time | 3 | | 4 | | 6 | | 8 | | 10 | | ns | | t <sub>CNT</sub> | Minimum Clock Global Period | | 8 | | 10 | | 13 | | 17 | | 22 | ns | | f <sub>CNT</sub> | Maximum Internal Global<br>Clock Frequency | 125 | | 100 | | 76.9 | | 66 | | 50 | | MHz | | t <sub>ACNT</sub> | Minimum Array Clock Period | | 8 | | 10 | | 13 | | 17 | | 22 | ns | | f <sub>ACNT</sub> | Maximum Internal Array<br>Clock Frequency | 125 | | 100 | | 76.9 | | 66 | | 50 | | MHz | # AC Characteristics (Continued) | | | -7 | 7 | - | 10 | | 15 | -2 | 20 | -2 | 25 | | |-------------------|-----------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|-----|-----|------|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | f <sub>MAX</sub> | Maximum Clock Frequency | 166.7 | | 125 | | 100 | | 83.3 | | 60 | | MHz | | t <sub>IN</sub> | Input Pad and Buffer Delay | | 0.5 | | 0.5 | | 2 | | 2 | | 2 | ns | | t <sub>IO</sub> | I/O Input Pad and Buffer Delay | | 0.5 | | 0.5 | | 2 | | 2 | | 2 | ns | | t <sub>FIN</sub> | Fast Input Delay | | 1 | | 1 | | 2 | | 2 | | 2 | ns | | t <sub>SEXP</sub> | Foldback Term Delay | | 4 | | 5 | | 8 | | 10 | | 12 | ns | | t <sub>PEXP</sub> | Cascade Logic Delay | | 0.8 | | 0.8 | | 1 | | 1 | | 1.2 | ns | | t <sub>LAD</sub> | Logic Array Delay | | 3 | | 5 | | 6 | | 7 | | 8 | ns | | t <sub>LAC</sub> | Logic Control Delay | | 3 | | 5 | | 6 | | 7 | | 8 | ns | | t <sub>IOE</sub> | Internal Output Enable Delay | | 2 | | 2 | | 3 | | 3 | | 4 | ns | | t <sub>OD1</sub> | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 5V; C <sub>L</sub> = 35 pF) | | 2 | | 1.5 | | 4 | | 5 | | 6 | ns | | t <sub>OD2</sub> | Output Buffer and Pad Delay (Slow slew rate = OFF; V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF) | | 2.5 | | 2.0 | | 5 | | 6 | | 7 | ns | | t <sub>OD3</sub> | Output Buffer and Pad Delay (Slow slew rate = ON; V <sub>CCIO</sub> = 5V or 3.3V; C <sub>L</sub> = 35 pF) | | 5 | | 5.5 | | 8 | | 10 | | 10 | ns | Note: See ordering information for valid part numbers. # **Timing Model** # **BSC Configuration for Macrocell** # Pin BSC TDO Pin DQ Capture DR TDI Clock Shift # **PCI Compliance** The ATF1504AS also supports the growing need in the industry to support the new Peripheral Component Interconnect (PCI) interface standard in PCI-based designs and specifications. The PCI interface calls for high current drivers, which are much larger than the traditional TTL drivers. In general, PLDs and FPGAs parallel outputs to support the high current load required by the PCI interface. The ATF1504AS allows this without contributing to system noise while delivering low output-to-output skew. Having a programmable high drive option is also possible without increasing output delay or pin capacitance. The PCI electrical characteristics appear on the next page. # PCI Voltage-to-current Curves for +5V Signaling in Pull-up Mode # PCI Voltage-to-current Curves for +5V Signaling in Pull-down Mode # ATF1504AS I/O Pinouts | МС | PLC | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP | мс | PLC | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP | |-------------------|------------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|-------------------|------------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------| | 1 | Α | 12 | 6 | 18 | 22 | 16 | 14 | 33 | С | 24 | 18 | 36 | 44 | 42 | 40 | | 2 | Α | _ | _ | _ | 21 | 15 | 13 | 34 | С | _ | _ | _ | 45 | 43 | 41 | | 3 | A/<br><b>PD1</b> | 11 | 5 | 17 | 20 | 14 | 12 | 35 | C/<br><b>PD2</b> | 25 | 19 | 37 | 46 | 44 | 42 | | 4 | Α | 9 | 3 | 15 | 18 | 12 | 10 | 36 | С | 26 | 20 | 39 | 48 | 46 | 44 | | 5 | Α | 8 | 2 | 14 | 17 | 11 | 9 | 37 | С | 27 | 21 | 40 | 49 | 47 | 45 | | 6 | Α | - | _ | 13 | 16 | 10 | 8 | 38 | С | _ | _ | 41 | 50 | 48 | 46 | | 7 | Α | _ | _ | _ | 15 | 8 | 6 | 39 | С | - | _ | _ | 51 | 49 | 47 | | 8/<br><b>TDI</b> | Α | 7 | 1 | 12 | 14 | 6 | 4 | 40 | С | 28 | 22 | 42 | 52 | 50 | 48 | | 9 | Α | _ | _ | 10 | 12 | 4 | 100 | 41 | С | 29 | 23 | 44 | 54 | 54 | 52 | | 10 | Α | _ | _ | _ | 11 | 3 | 99 | 42 | С | - | _ | _ | 55 | 56 | 54 | | 11 | Α | 6 | 44 | 9 | 10 | 100 | 98 | 43 | С | - | _ | 45 | 56 | 58 | 56 | | 12 | Α | _ | _ | 8 | 9 | 99 | 97 | 44 | С | - | _ | 46 | 57 | 59 | 57 | | 13 | Α | _ | _ | 7 | 8 | 98 | 96 | 45 | С | - | _ | 47 | 58 | 60 | 58 | | 14 | Α | 5 | 43 | 5 | 6 | 96 | 94 | 46 | С | 31 | 25 | 49 | 60 | 62 | 60 | | 15 | Α | _ | _ | _ | 5 | 95 | 93 | 47 | С | - | _ | _ | 61 | 63 | 61 | | 16 | Α | 4 | 42 | 4 | 4 | 94 | 92 | 48/<br><b>TCK</b> | С | 32 | 26 | 50 | 62 | 64 | 62 | | 17 | В | 21 | 15 | 33 | 41 | 39 | 37 | 49 | D | 33 | 27 | 51 | 63 | 65 | 63 | | 18 | В | _ | _ | _ | 40 | 38 | 36 | 50 | D | - | _ | _ | 64 | 66 | 64 | | 19 | В | 20 | 14 | 32 | 39 | 37 | 35 | 51 | D | 34 | 28 | 52 | 65 | 67 | 65 | | 20 | В | 19 | 13 | 30 | 37 | 35 | 33 | 52 | D | 36 | 30 | 54 | 67 | 69 | 67 | | 21 | В | 18 | 12 | 29 | 36 | 34 | 32 | 53 | D | 37 | 31 | 55 | 68 | 70 | 68 | | 22 | В | - | _ | 28 | 35 | 33 | 31 | 54 | D | _ | _ | 56 | 69 | 71 | 69 | | 23 | В | - | - | _ | 34 | 32 | 30 | 55 | D | - | - | - | 70 | 73 | 71 | | 24 | В | 17 | 11 | 27 | 33 | 31 | 29 | 56/<br><b>TDO</b> | D | 38 | 32 | 57 | 71 | 75 | 73 | | 25 | В | 16 | 10 | 25 | 31 | 27 | 25 | 57 | D | 39 | 33 | 59 | 73 | 77 | 75 | | 26 | В | - | - | _ | 30 | 25 | 23 | 58 | D | - | _ | _ | 74 | 78 | 76 | | 27 | В | - | - | 24 | 29 | 23 | 21 | 59 | D | - | _ | 60 | 75 | 81 | 79 | | 28 | В | - | - | 23 | 28 | 22 | 20 | 60 | D | _ | _ | 61 | 76 | 82 | 80 | | 29 | В | - | - | 22 | 27 | 21 | 19 | 61 | D | - | _ | 62 | 77 | 83 | 81 | | 30 | В | 14 | 8 | 20 | 25 | 19 | 17 | 62 | D | 40 | 34 | 64 | 79 | 85 | 83 | | 31 | В | - | - | _ | 24 | 18 | 16 | 63 | D | _ | _ | _ | 80 | 86 | 84 | | 32/<br><b>TMS</b> | В | 13 | 7 | 19 | 23 | 17 | 15 | 64 | D/<br>GCLK3 | 41 | 35 | 65 | 81 | 87 | 85 | SUPPLY CURRENT VS. SUPPLY VOLTAGE $(T_A = 25^{\circ}C,\,F = 0)$ SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE SUPPLY CURRENT VS. SUPPLY VOLTAGE LOW-POWER ("L") VERSION # SUPPLY CURRENT VS. FREQUENCY STANDARD POWER (T<sub>A</sub> = 25°C) #### **OUTPUT SOURCE CURRENT VS. OUTPUT VOLTAGE** #### **OUTPUT SOURCE CURRENT VS. SUPPLY VOLTAGE** INPUT CLAMP CURRENT VS. INPUT VOLTAGE # **ATF1504ASL Ordering Information** | t <sub>PD</sub><br>(ns) | t <sub>co1</sub><br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code | Package | Operation Range | |-------------------------|--------------------------|---------------------------|---------------------|---------|------------------| | 20 | 12 | 83.3 | ATF1504ASL-20 AC44 | 44A | Commercial | | 20 | | 00.0 | ATF1504ASL-20 JC44 | 44J | (0°C to 70°C) | | | | | ATF1504ASL-20 JC68 | 68J | (0 0 10 10 0) | | | | | ATF1504ASL-20 JC84 | 84J | | | | | | ATF1504ASL-20 QC100 | 100Q1 | | | | | | ATF1504ASL-20 AC100 | 100A | | | 25 | 15 | 70 | ATF1504ASL-25 AI44 | 44A | Industrial | | | | | ATF1504ASL-25 JI84 | 44J | (-40°C to +85°C) | | | | | ATF1504ASL-25 JI68 | 68J | | | | | | ATF1504ASL-25 JI84 | 84J | | | | | | ATF1504ASL-25 QI100 | 100Q1 | | | | | | ATF1504ASL-25 AI100 | 100A | | # **Using "C" Product for Industrial** To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%. # **Packaging Information** # **44A - TQFP** # **COMMON DIMENSIONS** (Unit of Measure = mm) SYMBOL MIN NOM MAX NOTE Α 1.20 \_ Α1 0.05 0.15 Α2 0.95 1.00 1.05 12.25 D 11.75 12.00 10.00 10.10 D1 9.90 Note 2 Ε 11.75 12.00 12.25 E1 9.90 10.00 10.10 Note 2 \_ В 0.30 0.45 С 0.09 0.20 L 0.45 0.75 0.80 TYP е Notes: - 1. This package conforms to JEDEC reference MS-026, Variation ACB. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.10 mm maximum. 10/5/2001 | 4 mei | | |---------|--| | AIIIIEL | | | | | 2325 Orchard Parkway San Jose, CA 95131 #### TITLE **44A**, 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | DRAWING NO. | REV. | |-------------|------| | 44A | В | #### **44J - PLCC** # **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|--------|-----------|--------|--------| | Α | 4.191 | _ | 4.572 | | | A1 | 2.286 | _ | 3.048 | | | A2 | 0.508 | _ | _ | | | D | 17.399 | _ | 17.653 | | | D1 | 16.510 | - | 16.662 | Note 2 | | Е | 17.399 | _ | 17.653 | | | E1 | 16.510 | _ | 16.662 | Note 2 | | D2/E2 | 14.986 | _ | 16.002 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | _ | 0.533 | | | е | | 1.270 TYF | ) | | Notes: - 1. This package conforms to JEDEC reference MS-018, Variation AC. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102 mm) maximum. 10/04/01 В 2325 Orchard Parkway San Jose, CA 95131 TITLE 44J, 44-lead, Plastic J-leaded Chip Carrier (PLCC) DRAWING NO. REV. 44J ATF1504AS(L) #### **84J - PLCC** # **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|--------|-----------|--------|--------| | Α | 4.191 | _ | 4.572 | | | A1 | 2.286 | _ | 3.048 | | | A2 | 0.508 | _ | _ | | | D | 30.099 | - | 30.353 | | | D1 | 29.210 | _ | 29.413 | Note 2 | | E | 30.099 | _ | 30.353 | | | E1 | 29.210 | _ | 29.413 | Note 2 | | D2/E2 | 27.686 | _ | 28.702 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | _ | 0.533 | | | е | | 1.270 TYF | ) | | Notes: - 1. This package conforms to JEDEC reference MS-018, Variation AF. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102 mm) maximum. 10/04/01 REV. В 2325 Orchard Parkway San Jose, CA 95131 | TITLE | DRAWING NO. | |----------------------------------------------------|-------------| | 84J, 84-lead, Plastic J-leaded Chip Carrier (PLCC) | 84J | #### 100Q1 - PQFP Dimensions in Millimeters and (Inches)\* \*Controlling dimensions: millimeters JEDEC STANDARD MS-022, GC-1 04/11/2001 2325 Orchard Parkway San Jose, CA 95131 TITLE **100Q1**, 100-lead, 14 x 20 mm Body, 3.2 mm Footprint, 0.65 mm Pitch, Plastic Quad Flat Package (PQFP) DRAWING NO. REV. Α 100Q1 #### 100A - TQFP #### **COMMON DIMENSIONS** (Unit of Measure = mm) | | ` | | | | |--------|-------|----------|-------|--------| | SYMBOL | MIN | NOM | MAX | NOTE | | Α | - | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 15.75 | 16.00 | 16.25 | | | D1 | 13.90 | 14.00 | 14.10 | Note 2 | | E | 15.75 | 16.00 | 16.25 | | | E1 | 13.90 | 14.00 | 14.10 | Note 2 | | В | 0.17 | _ | 0.27 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | | 0.50 TYP | | | 10/5/2001 Notes: - 1. This package conforms to JEDEC reference MS-026, Variation AED. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.08 mm maximum. | | TITLE | DRAWING NO. | REV. | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>100A</b> , 100-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness, 0.5 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | 100A | С |