



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                                             |
|---------------------------------|-----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                    |
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                       |
| Delay Time tpd(1) Max           | 25 ns                                                                       |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                                 |
| Number of Logic Elements/Blocks | -                                                                           |
| Number of Macrocells            | 64                                                                          |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 32                                                                          |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                           |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 44-LCC (J-Lead)                                                             |
| Supplier Device Package         | 44-PLCC (16.6x16.6)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1504asl-25ji44 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 44-lead TQFP Top View



## 44-lead PLCC Top View



## 68-lead PLCC Top View



## 84-lead PLCC Top View



## 100-lead PQFP Top View



## 100-lead TQFP Top View







# **Description**

The ATF1504AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable memory technology. With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1504AS's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications.

The ATF1504AS has up to 68 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.

Each of the 64 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1504AS allows fast, efficient generation of complex logic functions. The ATF1504AS contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1504AS macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

# **Block Diagram**



Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1504AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1504AS device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully-compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.





# Product Terms and Select Mux

Each ATF1504AS macrocell has five product terms. Each product term receives as its possible inputs all signals from both the global bus and regional bus.

The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration.

## OR/XOR/CASCADE Logic

The ATF1504AS's logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input AND/OR sum term. With the addition of the CASIN from neighboring macrocells, this can be expanded to as many as 40 product terms with a little small additional delay.

The macrocell's XOR gate allows efficient implementation of compare and arithmetic functions. One input to the XOR comes from the OR sum term. The other XOR input can be a product term or a fixed high- or low-level. For combinatorial outputs, the fixed level input allows polarity selection. For registered functions, the fixed levels allow DeMorgan minimization of product terms. The XOR gate is also used to emulate T- and JK-type flip-flops.

### Flip-flop

The ATF1504AS's flip-flop has very flexible data and control functions. The data input can come from either the XOR gate, from a separate product term or directly from the I/O pin. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. (This feature is automatically implemented by the fitter software). In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low.

The clock itself can be either one of the Global CLK Signals (GCK[0:2]) or an individual product term. The flip-flop changes state on the clock's rising edge. When the GCK signal is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the Global Clear (GCLEAR), a product term, or always off. AR can also be a logic OR of GCLEAR with a product term. The asynchronous preset (AP) can be a product term or always off.

#### **Output Select and Enable**

The ATF1504AS macrocell output can be selected as registered or combinatorial. The buried feedback signal can be either combinatorial or registered signal regardless of whether the output is combinatorial or registered.

The output enable multiplexer (MOE) controls the output enable signals. Any buffer can be permanently enabled for simple output operation. Buffers can also be permanently disabled to allow use of the pin as an input. In this configuration all the macrocell resources are still available, including the buried feedback, expander and CASCADE logic. The output enable for each macrocell can be selected as either of the two dedicated OE input pins as an I/O pin configured as an input, or as an individual product term.

## Global Bus/Switch Matrix

The global bus contains all input and I/O pin signals as well as the buried feedback signal from all 64 macrocells. The switch matrix in each logic block receives as its possible inputs all signals from the global bus. Under software control, up to 40 of these signals can be selected as inputs to the logic block.



# Programmable Pinkeeper Option for Inputs and I/Os

The ATF1504AS offers the option of programming all input and I/O pins so that pinkeeper circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high- or low-level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

# **Input Diagram**



# Speed/Power Management

The ATF1504AS has several built-in speed and power management features. The ATF1504AS contains circuitry that automatically puts the device into a low-power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 5 MHz. This feature may be selected as a device option.

# I/O Diagram



To further reduce power, each ATF1504AS macrocell has a Reduced Power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

All ATF1504AS also have an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power-down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.



# **Programming**

ATF1504AS devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally required for programming and facilitates rapid design iterations and field changes.

Atmel provides ISP hardware and software to allow programming of the ATF1504AS via the PC. ISP is performed by using either a download cable or a comparable board tester or a simple microprocessor interface.

To facilitate ISP programming by the Automated Test Equipment (ATE) vendors. Serial Vector Format (SVF) files can be created by Atmel provided software utilities.

ATF1504AS devices can also be programmed using standard third-party programmers. With third-party programmer, the JTAG ISP port can be disabled thereby allowing four additional I/O pins to be used for logic.

Contact your local Atmel representatives or Atmel PLD applications for details.

# ISP Programming Protection

The ATF1504AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition the pin-keeper option preserves the former state during device programming, if this circuit were previously programmed on the device. This prevents disturbing the operation of other circuits in the system while the ATF1504AS is being programmed via ISP.

All ATF1504AS devices are initially shipped in the erased state thereby making them ready to use for ISP.

Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.

# **DC and AC Operating Conditions**

|                                                           | Commercial  | Industrial   |
|-----------------------------------------------------------|-------------|--------------|
| Operating Temperature (Ambient)                           | 0°C - 70°C  | -40°C - 85°C |
| V <sub>CCINT</sub> or V <sub>CCIO</sub> (5V) Power Supply | 5V ± 5%     | 5V ± 10%     |
| V <sub>CCIO</sub> (3.3V) Power Supply                     | 3.0V - 3.6V | 3.0V - 3.6V  |

# **DC Characteristics**

| Symbol                          | Parameter                                | Condition                                                                                  |                                              |      | Min  | Тур | Max                     | Units |
|---------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------|------|------|-----|-------------------------|-------|
| I <sub>IL</sub>                 | Input or I/O Low<br>Leakage Current      | V <sub>IN</sub> = V <sub>CC</sub>                                                          |                                              |      |      | -2  | -10                     | μΑ    |
| I <sub>IH</sub>                 | Input or I/O High<br>Leakage Current     |                                                                                            |                                              |      |      | 2   | 10                      |       |
| I <sub>OZ</sub>                 | Tri-state Output<br>Off-state Current    | $V_O = V_{CC}$ or G                                                                        | V <sub>O</sub> = V <sub>CC</sub> or GND      |      |      |     | 40                      | μΑ    |
|                                 |                                          |                                                                                            | Std Mode                                     | Com. |      | 105 |                         | mA    |
| 1                               | Power Supply Current,                    | V <sub>CC</sub> = Max                                                                      | Sta Mode                                     | Ind. |      | 130 |                         | mA    |
| I <sub>CC1</sub>                | Standby                                  | $V_{IN} = 0, V_{CC}$                                                                       | "L" Mode                                     | Com. |      | 10  |                         | μΑ    |
|                                 |                                          |                                                                                            | Livioue                                      | Ind. |      | 10  |                         | μΑ    |
| I <sub>CC2</sub>                | Power Supply Current,<br>Power-down Mode | $V_{CC} = Max$<br>$V_{IN} = 0, V_{CC}$                                                     | "PD" Mode                                    |      |      | 1   | 10                      | mA    |
| 1 (2)                           | Current in Reduced-power                 | V <sub>CC</sub> = Max                                                                      | Std Power                                    | Com  |      | 85  |                         | ma    |
| I <sub>CC3</sub> <sup>(2)</sup> | Mode                                     | $V_{IN} = 0$ , VCC                                                                         |                                              | Ind  |      | 105 |                         |       |
| V                               | Supply Voltage                           | 5 OV Dovice C                                                                              | 5.0V Device Output                           |      |      |     | 5.25                    | V     |
| V <sub>CCIO</sub>               | Supply Voltage                           | 5.0V Device C                                                                              | ruipui                                       | Ind. | 4.5  |     | 5.5                     | V     |
| V <sub>CCIO</sub>               | Supply Voltage                           | 3.3V Device C                                                                              | utput                                        |      | 3.0  |     | 3.6                     | V     |
| V <sub>IL</sub>                 | Input Low Voltage                        |                                                                                            |                                              |      | -0.3 |     | 0.8                     | V     |
| V <sub>IH</sub>                 | Input High Voltage                       |                                                                                            |                                              |      | 2.0  |     | V <sub>CCIO</sub> + 0.3 | V     |
|                                 | Output Low Voltage (TTL)                 | $V_{IN} = V_{IH} \text{ or } V_{II}$                                                       | L                                            | Com. |      |     | 0.45                    | V     |
| V                               | Output Low Voltage (TTL)                 | V <sub>CCIO</sub> = MIN, I                                                                 | <sub>OL</sub> = 12 mA                        | Ind. |      |     |                         |       |
| $V_{OL}$                        | Output Low Voltage (CMOC)                | $V_{IN} = V_{IH} \text{ or } V_{II}$                                                       |                                              | Com. |      |     | .2                      | V     |
|                                 | Output Low Voltage (CMOS)                | $V_{CC} = MIN, I_{OL}$                                                                     | $V_{CC} = MIN, I_{OL} = 0.1 \text{ mA}$ Ind. |      |      |     | .2                      | V     |
| V <sub>OH</sub>                 | Output High Voltage (TTL)                | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{CCIO} = \text{MIN, } I_{OH} = -4.0 \text{ mA}$ |                                              |      | 2.4  |     |                         | V     |

Notes: 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30 sec.

# Pin Capacitance

|                  | Тур | Max | Units | Conditions                         |
|------------------|-----|-----|-------|------------------------------------|
| C <sub>IN</sub>  | 8   | 10  | pF    | V <sub>IN</sub> = 0V; f = 1.0 MHz  |
| C <sub>I/O</sub> | 8   | 10  | pF    | V <sub>OUT</sub> = 0V; f = 1.0 MHz |

Note: Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. The OGI pin (high-voltage pin during programming) has a maximum capacitance of 12 pF.



 $<sup>2. \ \</sup> When \ macrocell \ reduced-power \ feature \ is \ enabled.$ 



# **Absolute Maximum Ratings\***

Temperature Under Bias .... -40°C to +85°C

Storage Temperature .... -65°C to +150°C

Voltage on Any Pin with
Respect to Ground .... -2.0V to +7.0V<sup>(1)</sup>

Voltage on Input Pins
with Respect to Ground
During Programming .... -2.0V to +14.0V<sup>(1)</sup>

Programming Voltage with
Respect to Ground .... -2.0V to +14.0V<sup>(1)</sup>

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note:

Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.

## **AC Characteristics**

|                   |                                                     | -7  | 7   | -   | 10  | -1   | 15  | -20 |     | -2  | 25  |       |
|-------------------|-----------------------------------------------------|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-------|
| Symbol            | Parameter                                           | Min | Max | Min | Max | Min  | Max | Min | Max | Min | Max | Units |
| t <sub>PD1</sub>  | Input or Feedback to<br>Non-registered Output       |     | 7.5 |     | 10  | 3    | 15  |     | 20  |     | 25  | ns    |
| t <sub>PD2</sub>  | I/O Input or Feedback to<br>Non-registered Feedback |     | 7   |     | 9   | 3    | 12  |     | 16  |     | 25  | ns    |
| t <sub>SU</sub>   | Global Clock Setup Time                             | 6   |     | 7   |     | 11   |     | 16  |     | 20  |     | ns    |
| t <sub>H</sub>    | Global Clock Hold Time                              | 0   |     | 0   |     | 0    |     | 0   |     | 0   |     | ns    |
| t <sub>FSU</sub>  | Global Clock Setup Time of Fast Input               | 3   |     | 3   |     | 3    |     | 3   |     | 5   |     | ns    |
| t <sub>FH</sub>   | Global Clock Hold Time of<br>Fast Input             | 0.5 |     | 0.5 |     | 1.0  |     | 1.5 |     | 2   |     | ns    |
| t <sub>COP</sub>  | Global Clock to Output Delay                        |     | 4.5 |     | 5   |      | 8   |     | 10  |     | 13  | ns    |
| t <sub>CH</sub>   | Global Clock High Time                              | 3   |     | 4   |     | 5    |     | 6   |     | 7   |     | ns    |
| t <sub>CL</sub>   | Global Clock Low Time                               | 3   |     | 4   |     | 5    |     | 6   |     | 7   |     | ns    |
| t <sub>ASU</sub>  | Array Clock Setup Time                              | 3   |     | 3   |     | 4    |     | 4   |     | 5   |     | ns    |
| t <sub>AH</sub>   | Array Clock Hold Time                               | 2   |     | 3   |     | 4    |     | 5   |     | 6   |     | ns    |
| t <sub>ACOP</sub> | Array Clock Output Delay                            |     | 7.5 |     | 10  |      | 15  |     | 20  |     | 25  | ns    |
| t <sub>ACH</sub>  | Array Clock High Time                               | 3   |     | 4   |     | 6    |     | 8   |     | 10  |     | ns    |
| t <sub>ACL</sub>  | Array Clock Low Time                                | 3   |     | 4   |     | 6    |     | 8   |     | 10  |     | ns    |
| t <sub>CNT</sub>  | Minimum Clock Global Period                         |     | 8   |     | 10  |      | 13  |     | 17  |     | 22  | ns    |
| f <sub>CNT</sub>  | Maximum Internal Global<br>Clock Frequency          | 125 |     | 100 |     | 76.9 |     | 66  |     | 50  |     | MHz   |
| t <sub>ACNT</sub> | Minimum Array Clock Period                          |     | 8   |     | 10  |      | 13  |     | 17  |     | 22  | ns    |
| f <sub>ACNT</sub> | Maximum Internal Array<br>Clock Frequency           | 125 |     | 100 |     | 76.9 |     | 66  |     | 50  |     | MHz   |

# AC Characteristics (Continued)

|                   |                                                                                                            | -7    | 7   |     | 10  | -15 |     | -2   | 20  | -25 |     |       |
|-------------------|------------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|-----|-----|------|-----|-----|-----|-------|
| Symbol            | Parameter                                                                                                  | Min   | Max | Min | Max | Min | Max | Min  | Max | Min | Max | Units |
| f <sub>MAX</sub>  | Maximum Clock Frequency                                                                                    | 166.7 |     | 125 |     | 100 |     | 83.3 |     | 60  |     | MHz   |
| t <sub>IN</sub>   | Input Pad and Buffer Delay                                                                                 |       | 0.5 |     | 0.5 |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>IO</sub>   | I/O Input Pad and Buffer Delay                                                                             |       | 0.5 |     | 0.5 |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>FIN</sub>  | Fast Input Delay                                                                                           |       | 1   |     | 1   |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>SEXP</sub> | Foldback Term Delay                                                                                        |       | 4   |     | 5   |     | 8   |      | 10  |     | 12  | ns    |
| t <sub>PEXP</sub> | Cascade Logic Delay                                                                                        |       | 0.8 |     | 0.8 |     | 1   |      | 1   |     | 1.2 | ns    |
| t <sub>LAD</sub>  | Logic Array Delay                                                                                          |       | 3   |     | 5   |     | 6   |      | 7   |     | 8   | ns    |
| t <sub>LAC</sub>  | Logic Control Delay                                                                                        |       | 3   |     | 5   |     | 6   |      | 7   |     | 8   | ns    |
| t <sub>IOE</sub>  | Internal Output Enable Delay                                                                               |       | 2   |     | 2   |     | 3   |      | 3   |     | 4   | ns    |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 5V; C <sub>L</sub> = 35 pF)   |       | 2   |     | 1.5 |     | 4   |      | 5   |     | 6   | ns    |
| t <sub>OD2</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF) |       | 2.5 |     | 2.0 |     | 5   |      | 6   |     | 7   | ns    |
| t <sub>OD3</sub>  | Output Buffer and Pad Delay (Slow slew rate = ON; $V_{CCIO} = 5V$ or 3.3V; $C_L = 35$ pF)                  |       | 5   |     | 5.5 |     | 8   |      | 10  |     | 10  | ns    |

Note: See ordering information for valid part numbers.

# **Timing Model**





# **AC Characteristics** (Continued)

|                   |                                                                                                               |     | 7   | _   | 10  |     | 15  | -2  | 20  | -25 |     |       |
|-------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| Symbol            | Parameter                                                                                                     | Min | Max | Units |
| t <sub>ZX1</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 5.0V; C <sub>L</sub> = 35 pF)     |     | 4.0 |     | 5.0 |     | 7   |     | 9   |     | 10  | ns    |
| t <sub>ZX2</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF)     |     | 4.5 |     | 5.5 |     | 7   |     | 9   |     | 10  | ns    |
| t <sub>ZX3</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = ON;<br>V <sub>CCIO</sub> = 5.0V/3.3V; C <sub>L</sub> = 35 pF) |     | 9   |     | 9   |     | 10  |     | 11  |     | 12  | ns    |
| t <sub>XZ</sub>   | Output Buffer Disable Delay (C <sub>L</sub> = 5 pF)                                                           |     | 4   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| t <sub>SU</sub>   | Register Setup Time                                                                                           | 3   |     | 3   |     | 4   |     | 5   |     | 6   |     | ns    |
| t <sub>H</sub>    | Register Hold Time                                                                                            | 2   |     | 3   |     | 4   |     | 5   |     | 6   |     | ns    |
| t <sub>FSU</sub>  | Register Setup Time of Fast Input                                                                             | 3   |     | 3   |     | 2   |     | 2   |     | 3   |     | ns    |
| t <sub>FH</sub>   | Register Hold Time of Fast Input                                                                              | 0.5 |     | 0.5 |     | 2   |     | 2   |     | 2.5 |     | ns    |
| t <sub>RD</sub>   | Register Delay                                                                                                |     | 1   |     | 2   |     | 1   |     | 2   |     | 2   | ns    |
| t <sub>COMB</sub> | Combinatorial Delay                                                                                           |     | 1   |     | 2   |     | 1   |     | 2   |     | 2   | ns    |
| t <sub>IC</sub>   | Array Clock Delay                                                                                             |     | 3   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| $t_{\sf EN}$      | Register Enable Time                                                                                          |     | 3   |     | 5   |     | 6   |     | 7   |     | 8   | ns    |
| t <sub>GLOB</sub> | Global Control Delay                                                                                          |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | ns    |
| t <sub>PRE</sub>  | Register Preset Time                                                                                          |     | 2   |     | 3   |     | 4   |     | 5   |     | 6   | ns    |
| t <sub>CLR</sub>  | Register Clear Time                                                                                           |     | 2   |     | 3   |     | 4   |     | 5   |     | 6   | ns    |
| t <sub>UIM</sub>  | Switch Matrix Delay                                                                                           |     | 1   |     | 1   |     | 2   |     | 2   |     | 2   | ns    |
| t <sub>RPA</sub>  | Reduced-power Adder <sup>(2)</sup>                                                                            |     | 10  |     | 11  |     | 13  |     | 14  |     | 15  | ns    |

Notes: 1. See ordering information for valid part numbers.

# **Input Test Waveforms and Measurement Levels**



 $t_R$ ,  $t_F = 1.5$  ns typical

<sup>2.</sup> The  $t_{RPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{TIC}$ ,  $t_{ACL}$ , and  $t_{SEXP}$  parameters for macrocells running in the reduced-power mode.

# **BSC Configuration for Macrocell**

# Pin BSC TDO Pin DQ Capture DR TDI Clock Shift



# **PCI DC Characteristics**

| Symbol             | Parameter                  | Conditions                    | Min  | Max                   | Units |
|--------------------|----------------------------|-------------------------------|------|-----------------------|-------|
| V <sub>CC</sub>    | Supply Voltage             |                               | 4.75 | 5.25                  | V     |
| V <sub>IH</sub>    | Input High Voltage         |                               | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>IL</sub>    | Input Low Voltage          |                               | -0.5 | 0.8                   | V     |
| I <sub>IH</sub>    | Input High Leakage Current | V <sub>IN</sub> = 2.7V        |      | 70                    | μA    |
| I <sub>IL</sub>    | Input Low Leakage Current  | V <sub>IN</sub> = 0.5V        |      | -70                   | μA    |
| V <sub>OH</sub>    | Output High Voltage        | I <sub>OUT</sub> = -2 mA      | 2.4  |                       | V     |
| V <sub>OL</sub>    | Output Low Voltage         | I <sub>OUT</sub> = 3 mA, 6 mA |      | 0.55                  | V     |
| C <sub>IN</sub>    | Input Pin Capacitance      |                               |      | 10                    | pF    |
| C <sub>CLK</sub>   | CLK Pin Capacitance        |                               |      | 12                    | pF    |
| C <sub>IDSEL</sub> | IDSEL Pin Capacitance      |                               |      | 8                     | pF    |
| L <sub>PIN</sub>   | Pin Inductance             |                               |      | 20                    | nH    |

Leakage current is with pin-keeper off. Note:

# **PCI AC Characteristics**

| Symbol              | Parameter                | Conditions                   | Min                                | Max        | Units |
|---------------------|--------------------------|------------------------------|------------------------------------|------------|-------|
|                     |                          | 0 < V <sub>OUT</sub> ≤ 1.4   | -44                                |            | mA    |
|                     | Switching Current High   | 1.4 < V <sub>OUT</sub> < 2.4 | -44+(V <sub>OUT</sub> - 1.4)/0.024 |            | mA    |
| I <sub>OH(AC)</sub> | Current High (Test High) | $3.1 < V_{OUT} < V_{CC}$     |                                    | Equation A | mA    |
|                     |                          | V <sub>OUT</sub> = 3.1V      |                                    | -142       | μΑ    |
|                     |                          | V <sub>OUT</sub> > 2.2V      | 95                                 |            | mA    |
| ı                   | Switching<br>Current Low | 2.2 > V <sub>OUT</sub> > 0   | V <sub>OUT</sub> /0.023            |            | mA    |
| I <sub>OL(AC)</sub> | (Test Point)             | 0.1 > V <sub>OUT</sub> > 0   |                                    | Equation B | mA    |
|                     | ,                        | V <sub>OUT</sub> = 0.71      |                                    | 206        | mA    |
| I <sub>CL</sub>     | Low Clamp Current        | -5 < V <sub>IN</sub> ≤ -1    | -25+(V <sub>IN</sub> +1)/0.015     |            | mA    |
| SLEW <sub>R</sub>   | Output Rise Slew Rate    | 0.4V to 2.4V load            | 0.5                                | 3          | V/ns  |
| SLEW <sub>F</sub>   | Output Fall Slew Rate    | 2.4V to 0.4V load            | 0.5                                | 3          | V/ns  |

Notes: 1. Equation A:  $I_{OH} = 11.9 (V_{OUT} - 5.25) * (V_{OUT} + 2.45)$ for  $V_{CC} > V_{OUT} > 3.1$ V. 2. Equation B:  $I_{OL} = 78.5 * V_{OUT} * (4.4 - V_{OUT})$  for 0V <  $V_{OUT} < 0.71$ V.









# SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE



## SUPPLY CURRENT VS. SUPPLY VOLTAGE LOW-POWER ("L") VERSION



## SUPPLY CURRENT VS. FREQUENCY LOW-POWER ("L") VERSION



# SUPPLY CURRENT VS. FREQUENCY STANDARD POWER (T<sub>A</sub> = 25°C)



#### OUTPUT SOURCE CURRENT VS. OUTPUT VOLTAGE



## OUTPUT SOURCE CURRENT VS. SUPPLY VOLTAGE



## INPUT CLAMP CURRENT VS. INPUT VOLTAGE



# **ATF1504AS Ordering Information**

| t <sub>PD</sub> | t <sub>co1</sub> | f <sub>MAX</sub> |                    |         |                  |
|-----------------|------------------|------------------|--------------------|---------|------------------|
| (ns)            | (ns)             | (MHz)            | Ordering Code      | Package | Operation Range  |
| 7.5             | 4.5              | 166.7            | ATF1504AS-7 AC44   | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-7 JC44   | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-7 JC68   | 68J     |                  |
|                 |                  |                  | ATF1504AS-7 JC84   | 84J     |                  |
|                 |                  |                  | ATF1504AS-7 QC100  | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-7 AC100  | 100A    |                  |
| 10              | 5                | 125              | ATF1504AS-10 AC44  | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-10 JC44  | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-10 JC68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-10 JC84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-10 QC100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-10 AC100 | 100A    |                  |
| 10              | 5                | 125              | ATF1504AS-10 AI44  | 44A     | Industrial       |
|                 |                  |                  | ATF1504AS-10 JI44  | 44J     | (-40°C to +85°C) |
|                 |                  |                  | ATF1504AS-10 JI68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-10 JI84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-10 QI100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-10 AI100 | 100A    |                  |
| 15              | 8                | 100              | ATF1504AS-15 AC44  | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-15 JC44  | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-15 JC68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-15 JC84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-15 QC100 | 100Q1   |                  |
|                 |                  |                  | ATF1500AS-15 AC100 | 100A    |                  |
| 15              | 8                | 100              | ATF1504AS-15 AI44  | 44A     | Industrial       |
|                 |                  |                  | ATF1504AS-15 JI44  | 44J     | (-40°C to +85°C) |
|                 |                  |                  | ATF1504AS-15 JI68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-15 JI84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-15 QI100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-15 AI100 | 100A    |                  |

# **Using "C" Product for Industrial**

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.





# **ATF1504ASL Ordering Information**

| t <sub>PD</sub> | t <sub>CO1</sub> | f <sub>MAX</sub><br>(MHz) | Ordering Code       | Package | Operation Range  |
|-----------------|------------------|---------------------------|---------------------|---------|------------------|
| (ns)            | (ns)             | ` '                       |                     |         |                  |
| 20              | 12               | 83.3                      | ATF1504ASL-20 AC44  | 44A     | Commercial       |
|                 |                  |                           | ATF1504ASL-20 JC44  | 44J     | (0°C to 70°C)    |
|                 |                  |                           | ATF1504ASL-20 JC68  | 68J     |                  |
|                 |                  |                           | ATF1504ASL-20 JC84  | 84J     |                  |
|                 |                  |                           | ATF1504ASL-20 QC100 | 100Q1   |                  |
|                 |                  |                           | ATF1504ASL-20 AC100 | 100A    |                  |
| 25              | 15               | 70                        | ATF1504ASL-25 AI44  | 44A     | Industrial       |
|                 |                  |                           | ATF1504ASL-25 JI84  | 44J     | (-40°C to +85°C) |
|                 |                  |                           | ATF1504ASL-25 JI68  | 68J     |                  |
|                 |                  |                           | ATF1504ASL-25 JI84  | 84J     |                  |
|                 |                  |                           | ATF1504ASL-25 QI100 | 100Q1   |                  |
|                 |                  |                           | ATF1504ASL-25 AI100 | 100A    |                  |

# **Using "C" Product for Industrial**

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.

# **Packaging Information**

# **44A - TQFP**



# **COMMON DIMENSIONS** (Unit of Measure = mm)

SYMBOL MIN NOM MAX NOTE Α 1.20 \_ Α1 0.05 0.15 Α2 0.95 1.00 1.05 12.25 D 11.75 12.00 10.00 10.10 D1 9.90 Note 2 Ε 11.75 12.00 12.25 E1 9.90 10.00 10.10 Note 2 \_ В 0.30 0.45 С 0.09 0.20 L 0.45 0.75 0.80 TYP е

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation ACB.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.10 mm maximum.

10/5/2001

| 4  |    |       |     |
|----|----|-------|-----|
| 4  | 11 | 1 – 1 | ı   |
| _/ | Ш  |       | L   |
|    | шц |       | (A) |
|    |    |       |     |

2325 Orchard Parkway San Jose, CA 95131

## TITLE

**44A**, 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

| DRAWING NO. | REV. |
|-------------|------|
| 44A         | В    |





## **44J - PLCC**





# **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM       | MAX    | NOTE   |
|--------|--------|-----------|--------|--------|
| Α      | 4.191  | _         | 4.572  |        |
| A1     | 2.286  | _         | 3.048  |        |
| A2     | 0.508  | _         | _      |        |
| D      | 17.399 | _         | 17.653 |        |
| D1     | 16.510 | -         | 16.662 | Note 2 |
| Е      | 17.399 | _         | 17.653 |        |
| E1     | 16.510 | _         | 16.662 | Note 2 |
| D2/E2  | 14.986 | _         | 16.002 |        |
| В      | 0.660  | _         | 0.813  |        |
| B1     | 0.330  | _         | 0.533  |        |
| е      |        | 1.270 TYF | )      |        |

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AC.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

2325 Orchard Parkway San Jose, CA 95131

TITLE

44J, 44-lead, Plastic J-leaded Chip Carrier (PLCC)

DRAWING NO. REV. 44J

В

## 100Q1 - PQFP

Dimensions in Millimeters and (Inches)\*
\*Controlling dimensions: millimeters
JEDEC STANDARD MS-022, GC-1





04/11/2001

2325 Orchard Parkway San Jose, CA 95131 **TITLE 100Q1**, 100-lead, 14 x 20 mm Body, 3.2 mm Footprint, 0.65 mm Pitch, Plastic Quad Flat Package (PQFP)

DRAWING NO. REV. 100Q1 A





## 100A - TQFP



## **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN      | NOM   | MAX   | NOTE   |
|--------|----------|-------|-------|--------|
| Α      | _        | _     | 1.20  |        |
| A1     | 0.05     | -     | 0.15  |        |
| A2     | 0.95     | 1.00  | 1.05  |        |
| D      | 15.75    | 16.00 | 16.25 |        |
| D1     | 13.90    | 14.00 | 14.10 | Note 2 |
| E      | 15.75    | 16.00 | 16.25 |        |
| E1     | 13.90    | 14.00 | 14.10 | Note 2 |
| В      | 0.17     | _     | 0.27  |        |
| С      | 0.09     | _     | 0.20  |        |
| L      | 0.45     | _     | 0.75  |        |
| е      | 0.50 TYP |       |       |        |

10/5/2001

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation AED.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.08 mm maximum.

| <b>Amei</b> | 2325 Orchard Parkway<br>San Jose, CA 95131 |
|-------------|--------------------------------------------|
| AIIIEL      | San Jose, CA 95131                         |

**100A**, 100-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness, 0.5 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

| DRAWING NO. | REV. |
|-------------|------|
| 100A        | С    |