



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                                             |
|---------------------------------|-----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                    |
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                       |
| Delay Time tpd(1) Max           | 25 ns                                                                       |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                                 |
| Number of Logic Elements/Blocks | -                                                                           |
| Number of Macrocells            | 64                                                                          |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 48                                                                          |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                           |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 68-LCC (J-Lead)                                                             |
| Supplier Device Package         | 68-PLCC (24.23x24.23)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1504asl-25ji68 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 100-lead PQFP Top View



### 100-lead TQFP Top View







# Programmable Pinkeeper Option for Inputs and I/Os

The ATF1504AS offers the option of programming all input and I/O pins so that pinkeeper circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high- or low-level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

# **Input Diagram**



# Speed/Power Management

The ATF1504AS has several built-in speed and power management features. The ATF1504AS contains circuitry that automatically puts the device into a low-power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 5 MHz. This feature may be selected as a device option.

# I/O Diagram



To further reduce power, each ATF1504AS macrocell has a Reduced Power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

All ATF1504AS also have an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power-down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.

All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals.

All power-down AC characteristic parameters are computed from external input or I/O pins, with Reduced Power Bit turned on. For macrocells in reduced-power mode (reduced-power bit turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which include the data paths  $t_{IAD}$ ,  $t_{IAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ ,  $t_{ACH}$  and  $t_{SEXP}$ .

The ATF1504AS macrocell also has an option whereby the power can be reduced on a per macrocell basis. By enabling this power-down option, macrocells that are not used in an application can be turned-down, thereby reducing the overall power consumption of the device.

Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file.

# Design Software Support

ATF1504AS designs are supported by several industry-standard third-party tools. Automated fitters allow logic synthesis using a variety of high level description languages and formats.

# **Power-up Reset**

The ATF1504AS is designed with a power-up reset, a feature critical for state machine initialization. At a point delayed slightly from  $V_{CC}$  crossing  $V_{RST}$ , all registers will be initialized, and the state of each output will depend on the polarity of its buffer. However, due to the asynchronous nature of reset and uncertainty of how  $V_{CC}$  actually rises in the system, the following conditions are required:

- 1. The V<sub>CC</sub> rise must be monotonic,
- 2. After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and,
- 3. The clock must remain stable during T<sub>D</sub>.

The ATF1504AS has two options for the hysteresis about the reset level,  $V_{RST}$ , Small and Large. During the fitting process users may configure the device with the Power-up Reset hysteresis set to Large or Small. Atmel POF2JED users may select the Large option by including the flag "-power\_reset" on the command line after "filename.POF". To allow the registers to be properly reinitialized with the Large hysteresis option selected, the following condition is added:

4. If  $V_{CC}$  falls below 2.0V, it must shut off completely before the device is turned on again.

When the Large hysteresis option is active,  $I_{CC}$  is reduced by several hundred microamps as well.

# Security Fuse Usage

A single fuse is provided to prevent unauthorized copying of the ATF1504AS fuse patterns. Once programmed, fuse verify is inhibited. However, the 16-bit User Signature remains accessible.



# AC Characteristics (Continued)

|                   |                                                                                                            | -7 -10 |     | _   | 15  | -2  | 20  | -2   | 25  |     |     |       |
|-------------------|------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|------|-----|-----|-----|-------|
| Symbol            | Parameter                                                                                                  | Min    | Max | Min | Max | Min | Max | Min  | Max | Min | Max | Units |
| f <sub>MAX</sub>  | Maximum Clock Frequency                                                                                    | 166.7  |     | 125 |     | 100 |     | 83.3 |     | 60  |     | MHz   |
| t <sub>IN</sub>   | Input Pad and Buffer Delay                                                                                 |        | 0.5 |     | 0.5 |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>IO</sub>   | I/O Input Pad and Buffer Delay                                                                             |        | 0.5 |     | 0.5 |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>FIN</sub>  | Fast Input Delay                                                                                           |        | 1   |     | 1   |     | 2   |      | 2   |     | 2   | ns    |
| t <sub>SEXP</sub> | Foldback Term Delay                                                                                        |        | 4   |     | 5   |     | 8   |      | 10  |     | 12  | ns    |
| t <sub>PEXP</sub> | Cascade Logic Delay                                                                                        |        | 0.8 |     | 0.8 |     | 1   |      | 1   |     | 1.2 | ns    |
| t <sub>LAD</sub>  | Logic Array Delay                                                                                          |        | 3   |     | 5   |     | 6   |      | 7   |     | 8   | ns    |
| t <sub>LAC</sub>  | Logic Control Delay                                                                                        |        | 3   |     | 5   |     | 6   |      | 7   |     | 8   | ns    |
| t <sub>IOE</sub>  | Internal Output Enable Delay                                                                               |        | 2   |     | 2   |     | 3   |      | 3   |     | 4   | ns    |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 5V; C <sub>L</sub> = 35 pF)   |        | 2   |     | 1.5 |     | 4   |      | 5   |     | 6   | ns    |
| t <sub>OD2</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF;<br>V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF) |        | 2.5 |     | 2.0 |     | 5   |      | 6   |     | 7   | ns    |
| t <sub>OD3</sub>  | Output Buffer and Pad Delay (Slow slew rate = ON; $V_{CCIO} = 5V$ or 3.3V; $C_L = 35$ pF)                  |        | 5   |     | 5.5 |     | 8   |      | 10  |     | 10  | ns    |

Note: See ordering information for valid part numbers.

# **Timing Model**



# **Output AC Test Loads**

$$R1 = 464$$
 Ω OUTPUT PIN  $R2 = 250$  Ω CL =  $35$  pF

Note: \*Numbers in parenthesis refer to 3.0V operating conditions (preliminary).

### **Power-down Mode**

The ATF1504AS includes an optional pin-controlled power-down feature. When this mode is enabled, the PD pin acts as the power-down pin. When the PD pin is high, the device supply current is reduced to less than 10 mA. During power-down, all output data and internal logic states are latched internally and held. Therefore, all registered and combinatorial output data remain valid. Any outputs that were in a high-Z state at the onset will remain at high-Z. During power-down, all input signals except the power-down pin are blocked. Input and I/O hold latches remain active to ensure that pins do not float to indeterminate levels, further reducing system power. The power-down mode feature is enabled in the logic design file or as a fitted or translated s/w option. Designs using the power-down pin may not use the PD pin as a logic array input. However, all other PD pin macrocell resources may still be used, including the buried feedback and foldback product term array inputs.

# **Power Down AC Characteristics**(1)(2)

|                   |                                               | -7  |     | -10 |     | -   | 15  | -2  | 20  | -25 |     |       |
|-------------------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| Symbol            | Parameter                                     | Min | Max | Units |
| t <sub>IVDH</sub> | Valid I, I/O before PD High                   | 7   |     | 10  |     | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>GVDH</sub> | Valid OE <sup>(2)</sup> before PD High        | 7   |     | 10  |     | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>CVDH</sub> | Valid Clock <sup>(2)</sup> before PD High     | 7   |     | 10  |     | 15  |     | 20  |     | 25  |     | ns    |
| t <sub>DHIX</sub> | I, I/O Don't Care after PD High               |     | 12  |     | 15  |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DHGX</sub> | OE <sup>(2)</sup> Don't Care after PD High    |     | 12  |     | 15  |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DHCX</sub> | Clock <sup>(2)</sup> Don't Care after PD High |     | 12  |     | 15  |     | 25  |     | 30  |     | 35  | ns    |
| t <sub>DLIV</sub> | PD Low to Valid I, I/O                        |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLGV</sub> | PD Low to Valid OE (Pin or Term)              |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLCV</sub> | PD Low to Valid Clock (Pin or Term)           |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | μs    |
| t <sub>DLOV</sub> | PD Low to Valid Output                        |     | 1   |     | 1   |     | 1   |     | 1   |     | 1   | μs    |

Notes: 1. For slow slew outputs, add  $t_{\text{SSO}}$ .

2. Pin or product term.

3. Includes  $t_{\text{RPA}}$  due to reduced power bit enabled.





# JTAG-BST/ISP Overview

The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller in the ATF1504AS. The boundary-scan technique involves the inclusion of a shift-register stage (contained in a boundary-scan cell) adjacent to each component so that signals at component boundaries can be controlled and observed using scan testing principles. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary scan testing. The ATF1504AS does not currently include a Test Reset (TRST) input pin because the TAP controller is automatically reset at power-up. The five JTAG modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS, IDCODE and HIGHZ. The ATF1504AS's ISP can be fully described using JTAG's BSDL as described in IEEE Standard 1149.1b. This allows ATF1504AS programming to be described and implemented using any one of the third-party development tools supporting this standard.

The ATF1504AS has the option of using four JTAG-standard I/O pins for boundary-scan testing (BST) and in-system programming (ISP) purposes. The ATF1504AS is programmable through the four JTAG pins using the IEEE standard JTAG programming protocol established by IEEE Standard 1149.1 using 5V TTL-level programming signals from the ISP interface for in-system programming. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins.

# JTAG Boundary-scan Cell (BSC) Testing

The ATF1504AS contains up to 68 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells are shown below.

# BSC Configuration for Input and I/O Pins (Except JTAG TAP Pins)



Note: The ATF1504AS has pull-up option on TMS and TDI pins. This feature is selected as a design option.

# **BSC Configuration for Macrocell**

# Pin BSC TDO Pin DQ Capture DR TDI Clock Shift





# **PCI Compliance**

The ATF1504AS also supports the growing need in the industry to support the new Peripheral Component Interconnect (PCI) interface standard in PCI-based designs and specifications. The PCI interface calls for high current drivers, which are much larger than the traditional TTL drivers. In general, PLDs and FPGAs parallel outputs to support the high current load required by the PCI interface. The ATF1504AS allows this without contributing to system noise while delivering low output-to-output skew. Having a programmable high drive option is also possible without increasing output delay or pin capacitance. The PCI electrical characteristics appear on the next page.

# PCI Voltage-to-current Curves for +5V Signaling in Pull-up Mode



# PCI Voltage-to-current Curves for +5V Signaling in Pull-down Mode



# **PCI DC Characteristics**

| Symbol             | Parameter                  | Conditions                    | Min  | Max                   | Units |
|--------------------|----------------------------|-------------------------------|------|-----------------------|-------|
| V <sub>CC</sub>    | Supply Voltage             |                               | 4.75 | 5.25                  | V     |
| V <sub>IH</sub>    | Input High Voltage         |                               | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>IL</sub>    | Input Low Voltage          |                               | -0.5 | 0.8                   | V     |
| I <sub>IH</sub>    | Input High Leakage Current | V <sub>IN</sub> = 2.7V        |      | 70                    | μΑ    |
| I <sub>IL</sub>    | Input Low Leakage Current  | V <sub>IN</sub> = 0.5V        |      | -70                   | μΑ    |
| V <sub>OH</sub>    | Output High Voltage        | I <sub>OUT</sub> = -2 mA      | 2.4  |                       | V     |
| $V_{OL}$           | Output Low Voltage         | I <sub>OUT</sub> = 3 mA, 6 mA |      | 0.55                  | V     |
| C <sub>IN</sub>    | Input Pin Capacitance      |                               |      | 10                    | pF    |
| C <sub>CLK</sub>   | CLK Pin Capacitance        |                               |      | 12                    | pF    |
| C <sub>IDSEL</sub> | IDSEL Pin Capacitance      |                               |      | 8                     | pF    |
| L <sub>PIN</sub>   | Pin Inductance             |                               |      | 20                    | nH    |

Leakage current is with pin-keeper off. Note:

# **PCI AC Characteristics**

| Symbol              | Parameter                                       | Conditions                               | Min                                | Max        | Units |
|---------------------|-------------------------------------------------|------------------------------------------|------------------------------------|------------|-------|
|                     |                                                 | 0 < V <sub>OUT</sub> ≤ 1.4               | -44                                |            | mA    |
|                     | Switching Current High                          | 1.4 < V <sub>OUT</sub> < 2.4             | -44+(V <sub>OUT</sub> - 1.4)/0.024 |            | mA    |
| OH(AC)              | I <sub>OH(AC)</sub> Current High<br>(Test High) | 3.1 < V <sub>OUT</sub> < V <sub>CC</sub> |                                    | Equation A | mA    |
|                     |                                                 | V <sub>OUT</sub> = 3.1V                  |                                    | -142       | μΑ    |
|                     |                                                 | V <sub>OUT</sub> > 2.2V                  | 95                                 |            | mA    |
|                     | Switching<br>Current Low                        | 2.2 > V <sub>OUT</sub> > 0               | V <sub>OUT</sub> /0.023            |            | mA    |
| I <sub>OL(AC)</sub> | (Test Point)                                    | 0.1 > V <sub>OUT</sub> > 0               |                                    | Equation B | mA    |
|                     |                                                 | V <sub>OUT</sub> = 0.71                  |                                    | 206        | mA    |
| I <sub>CL</sub>     | Low Clamp Current                               | -5 < V <sub>IN</sub> ≤ -1                | -25+(V <sub>IN</sub> + 1)/0.015    |            | mA    |
| SLEW <sub>R</sub>   | Output Rise Slew Rate                           | 0.4V to 2.4V load                        | 0.5                                | 3          | V/ns  |
| SLEW <sub>F</sub>   | Output Fall Slew Rate                           | 2.4V to 0.4V load                        | 0.5                                | 3          | V/ns  |

Notes: 1. Equation A:  $I_{OH} = 11.9 (V_{OUT} - 5.25) * (V_{OUT} + 2.45)$ for  $V_{CC} > V_{OUT} > 3.1$ V. 2. Equation B:  $I_{OL} = 78.5 * V_{OUT} * (4.4 - V_{OUT})$  for 0V <  $V_{OUT} < 0.71$ V.





# **ATF1504AS Dedicated Pinouts**

|                    | 44-lead       | 44-lead        | 68-lead                          | 84-lead                          | 100-lead                                                            | 100-lead                          |
|--------------------|---------------|----------------|----------------------------------|----------------------------------|---------------------------------------------------------------------|-----------------------------------|
| Dedicated Pin      | TQFP          | J-lead         | J-lead                           | J-lead                           | PQFP                                                                | TQFP                              |
| INPUT/OE2/GCLK2    | 40            | 2              | 2                                | 2                                | 92                                                                  | 90                                |
| INPUT/GCLR         | 39            | 1              | 1                                | 1                                | 91                                                                  | 89                                |
| INPUT/OE1          | 38            | 44             | 68                               | 84                               | 90                                                                  | 88                                |
| INPUT/GCLK1        | 37            | 43             | 67                               | 83                               | 89                                                                  | 87                                |
| I/O /GCLK3         | 35            | 41             | 65                               | 81                               | 87                                                                  | 85                                |
| I/O/PD (1,2)       | 5, 19         | 11, 25         | 17, 37                           | 20, 46                           | 14, 44                                                              | 12, 42                            |
| I/O/TDI (JTAG)     | 1             | 7              | 12                               | 14                               | 6                                                                   | 4                                 |
| I/O/TMS (JTAG)     | 7             | 13             | 19                               | 23                               | 17                                                                  | 15                                |
| I/O/TCK (JTAG)     | 26            | 32             | 50                               | 62                               | 64                                                                  | 62                                |
| I/O/TDO (JTAG)     | 32            | 38             | 57                               | 71                               | 75                                                                  | 73                                |
| GND                | 4, 16, 24, 36 | 10, 22, 30, 42 | 6, 16, 26, 34,<br>38, 48, 58, 66 | 7, 19, 32, 42,<br>47, 59, 72, 82 | 13, 28, 40, 45,<br>61, 76, 88, 97                                   | 11, 26, 38, 43,<br>59, 74, 86, 95 |
| V <sub>CCINT</sub> | 9, 17, 29, 41 | 3, 15, 23, 35  | 3, 35                            | 3, 43                            | 41, 93                                                              | 39, 91                            |
| V <sub>ccio</sub>  | _             | _              | 11, 21, 31, 43,<br>53, 63        | 13, 26, 38, 53,<br>66, 78        | 5, 20, 36, 53,<br>68, 84                                            | 3, 18, 34, 51,<br>66, 82          |
| N/C                | -             | -              | _                                | _                                | 1, 2, 7, 9,<br>24, 26, 29, 30,<br>51, 52, 55, 57,<br>72, 74, 79, 80 | ' ' ' '                           |
| # of Signal Pins   | 36            | 36             | 52                               | 68                               | 68                                                                  | 68                                |
| # User I/O Pins    | 32            | 32             | 48                               | 64                               | 64                                                                  | 64                                |

OE (1, 2) Global OE Pins
GCLR Global Clear Pin
GCLK (1, 2, 3) Global Clock Pins
PD (1, 2) Power down pins

TDI, TMS, TCK, TDO JTAG pins used for boundary-scan testing or in-system programming

GND Ground Pins

V<sub>CCINT</sub> VCC pins for the device (+5V - Internal)

 $V_{CCIO}$  VCC pins for output drivers (for I/O pins) (+5V or 3.3V - I/Os)

# ATF1504AS I/O Pinouts

| МС                | PLC              | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP | мс                | PLC              | 44-<br>lead<br>PLCC | 44-<br>lead<br>TQFP | 68-<br>lead<br>PLCC | 84-<br>lead<br>PLCC | 100-<br>lead<br>PQFP | 100-<br>lead<br>TQFP |
|-------------------|------------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|-------------------|------------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|
| 1                 | Α                | 12                  | 6                   | 18                  | 22                  | 16                   | 14                   | 33                | С                | 24                  | 18                  | 36                  | 44                  | 42                   | 40                   |
| 2                 | Α                | -                   | -                   | -                   | 21                  | 15                   | 13                   | 34                | С                | -                   | _                   | -                   | 45                  | 43                   | 41                   |
| 3                 | A/<br><b>PD1</b> | 11                  | 5                   | 17                  | 20                  | 14                   | 12                   | 35                | C/<br><b>PD2</b> | 25                  | 19                  | 37                  | 46                  | 44                   | 42                   |
| 4                 | Α                | 9                   | 3                   | 15                  | 18                  | 12                   | 10                   | 36                | С                | 26                  | 20                  | 39                  | 48                  | 46                   | 44                   |
| 5                 | Α                | 8                   | 2                   | 14                  | 17                  | 11                   | 9                    | 37                | С                | 27                  | 21                  | 40                  | 49                  | 47                   | 45                   |
| 6                 | Α                | _                   | _                   | 13                  | 16                  | 10                   | 8                    | 38                | С                | _                   | _                   | 41                  | 50                  | 48                   | 46                   |
| 7                 | Α                | -                   | _                   | _                   | 15                  | 8                    | 6                    | 39                | С                | _                   | _                   | _                   | 51                  | 49                   | 47                   |
| 8/<br><b>TDI</b>  | Α                | 7                   | 1                   | 12                  | 14                  | 6                    | 4                    | 40                | С                | 28                  | 22                  | 42                  | 52                  | 50                   | 48                   |
| 9                 | Α                | _                   | _                   | 10                  | 12                  | 4                    | 100                  | 41                | С                | 29                  | 23                  | 44                  | 54                  | 54                   | 52                   |
| 10                | Α                | _                   | _                   | _                   | 11                  | 3                    | 99                   | 42                | С                | _                   | _                   | _                   | 55                  | 56                   | 54                   |
| 11                | Α                | 6                   | 44                  | 9                   | 10                  | 100                  | 98                   | 43                | С                | _                   | _                   | 45                  | 56                  | 58                   | 56                   |
| 12                | Α                | _                   | _                   | 8                   | 9                   | 99                   | 97                   | 44                | С                | _                   | _                   | 46                  | 57                  | 59                   | 57                   |
| 13                | Α                | _                   | _                   | 7                   | 8                   | 98                   | 96                   | 45                | С                | _                   | _                   | 47                  | 58                  | 60                   | 58                   |
| 14                | Α                | 5                   | 43                  | 5                   | 6                   | 96                   | 94                   | 46                | С                | 31                  | 25                  | 49                  | 60                  | 62                   | 60                   |
| 15                | Α                | _                   | _                   | _                   | 5                   | 95                   | 93                   | 47                | С                | _                   | _                   | _                   | 61                  | 63                   | 61                   |
| 16                | Α                | 4                   | 42                  | 4                   | 4                   | 94                   | 92                   | 48/<br><b>TCK</b> | С                | 32                  | 26                  | 50                  | 62                  | 64                   | 62                   |
| 17                | В                | 21                  | 15                  | 33                  | 41                  | 39                   | 37                   | 49                | D                | 33                  | 27                  | 51                  | 63                  | 65                   | 63                   |
| 18                | В                | _                   | _                   | _                   | 40                  | 38                   | 36                   | 50                | D                | _                   | _                   | -                   | 64                  | 66                   | 64                   |
| 19                | В                | 20                  | 14                  | 32                  | 39                  | 37                   | 35                   | 51                | D                | 34                  | 28                  | 52                  | 65                  | 67                   | 65                   |
| 20                | В                | 19                  | 13                  | 30                  | 37                  | 35                   | 33                   | 52                | D                | 36                  | 30                  | 54                  | 67                  | 69                   | 67                   |
| 21                | В                | 18                  | 12                  | 29                  | 36                  | 34                   | 32                   | 53                | D                | 37                  | 31                  | 55                  | 68                  | 70                   | 68                   |
| 22                | В                | _                   | _                   | 28                  | 35                  | 33                   | 31                   | 54                | D                | _                   | _                   | 56                  | 69                  | 71                   | 69                   |
| 23                | В                | _                   | _                   | _                   | 34                  | 32                   | 30                   | 55                | D                | _                   | _                   | _                   | 70                  | 73                   | 71                   |
| 24                | В                | 17                  | 11                  | 27                  | 33                  | 31                   | 29                   | 56/<br><b>TDO</b> | D                | 38                  | 32                  | 57                  | 71                  | 75                   | 73                   |
| 25                | В                | 16                  | 10                  | 25                  | 31                  | 27                   | 25                   | 57                | D                | 39                  | 33                  | 59                  | 73                  | 77                   | 75                   |
| 26                | В                | 1                   | -                   | _                   | 30                  | 25                   | 23                   | 58                | D                | _                   | _                   | _                   | 74                  | 78                   | 76                   |
| 27                | В                | _                   | _                   | 24                  | 29                  | 23                   | 21                   | 59                | D                | _                   | _                   | 60                  | 75                  | 81                   | 79                   |
| 28                | В                | 1                   | -                   | 23                  | 28                  | 22                   | 20                   | 60                | D                | -                   | -                   | 61                  | 76                  | 82                   | 80                   |
| 29                | В                | -                   | -                   | 22                  | 27                  | 21                   | 19                   | 61                | D                | -                   | -                   | 62                  | 77                  | 83                   | 81                   |
| 30                | В                | 14                  | 8                   | 20                  | 25                  | 19                   | 17                   | 62                | D                | 40                  | 34                  | 64                  | 79                  | 85                   | 83                   |
| 31                | В                | 1                   | -                   | -                   | 24                  | 18                   | 16                   | 63                | D                | -                   | -                   | -                   | 80                  | 86                   | 84                   |
| 32/<br><b>TMS</b> | В                | 13                  | 7                   | 19                  | 23                  | 17                   | 15                   | 64                | D/<br>GCLK3      | 41                  | 35                  | 65                  | 81                  | 87                   | 85                   |









# SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE



### SUPPLY CURRENT VS. SUPPLY VOLTAGE LOW-POWER ("L") VERSION



### SUPPLY CURRENT VS. FREQUENCY LOW-POWER ("L") VERSION



# SUPPLY CURRENT VS. FREQUENCY STANDARD POWER (T<sub>A</sub> = 25°C)



### OUTPUT SOURCE CURRENT VS. OUTPUT VOLTAGE



### OUTPUT SOURCE CURRENT VS. SUPPLY VOLTAGE



### INPUT CLAMP CURRENT VS. INPUT VOLTAGE

























# **ATF1504AS Ordering Information**

| t <sub>PD</sub> | t <sub>co1</sub> | f <sub>MAX</sub> |                    |         |                  |
|-----------------|------------------|------------------|--------------------|---------|------------------|
| (ns)            | (ns)             | (MHz)            | Ordering Code      | Package | Operation Range  |
| 7.5             | 4.5              | 166.7            | ATF1504AS-7 AC44   | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-7 JC44   | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-7 JC68   | 68J     |                  |
|                 |                  |                  | ATF1504AS-7 JC84   | 84J     |                  |
|                 |                  |                  | ATF1504AS-7 QC100  | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-7 AC100  | 100A    |                  |
| 10              | 5                | 125              | ATF1504AS-10 AC44  | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-10 JC44  | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-10 JC68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-10 JC84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-10 QC100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-10 AC100 | 100A    |                  |
| 10              | 5                | 125              | ATF1504AS-10 AI44  | 44A     | Industrial       |
|                 |                  |                  | ATF1504AS-10 JI44  | 44J     | (-40°C to +85°C) |
|                 |                  |                  | ATF1504AS-10 JI68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-10 JI84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-10 QI100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-10 AI100 | 100A    |                  |
| 15              | 8                | 100              | ATF1504AS-15 AC44  | 44A     | Commercial       |
|                 |                  |                  | ATF1504AS-15 JC44  | 44J     | (0°C to 70°C)    |
|                 |                  |                  | ATF1504AS-15 JC68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-15 JC84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-15 QC100 | 100Q1   |                  |
|                 |                  |                  | ATF1500AS-15 AC100 | 100A    |                  |
| 15              | 8                | 100              | ATF1504AS-15 AI44  | 44A     | Industrial       |
|                 |                  |                  | ATF1504AS-15 JI44  | 44J     | (-40°C to +85°C) |
|                 |                  |                  | ATF1504AS-15 JI68  | 68J     |                  |
|                 |                  |                  | ATF1504AS-15 JI84  | 84J     |                  |
|                 |                  |                  | ATF1504AS-15 QI100 | 100Q1   |                  |
|                 |                  |                  | ATF1504AS-15 AI100 | 100A    |                  |

# **Using "C" Product for Industrial**

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.



# **Packaging Information**

# **44A - TQFP**



# **COMMON DIMENSIONS** (Unit of Measure = mm)

SYMBOL MIN NOM MAX NOTE Α 1.20 \_ Α1 0.05 0.15 Α2 0.95 1.00 1.05 12.25 D 11.75 12.00 10.00 10.10 D1 9.90 Note 2 Ε 11.75 12.00 12.25 E1 9.90 10.00 10.10 Note 2 \_ В 0.30 0.45 С 0.09 0.20 L 0.45 0.75 0.80 TYP е

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation ACB.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.10 mm maximum.

10/5/2001

| 4  |    |       |     |
|----|----|-------|-----|
| 4  | 11 | 1 – 1 | ı   |
| _/ | Ш  |       | L   |
|    | шш |       | (P) |
|    |    |       |     |

2325 Orchard Parkway San Jose, CA 95131

# TITLE

**44A**, 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

| DRAWING NO. | REV. |
|-------------|------|
| 44A         | В    |





## **44J - PLCC**





# **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM       | MAX    | NOTE   |
|--------|--------|-----------|--------|--------|
| Α      | 4.191  | _         | 4.572  |        |
| A1     | 2.286  | _         | 3.048  |        |
| A2     | 0.508  | _         | _      |        |
| D      | 17.399 | _         | 17.653 |        |
| D1     | 16.510 | -         | 16.662 | Note 2 |
| Е      | 17.399 | _         | 17.653 |        |
| E1     | 16.510 | _         | 16.662 | Note 2 |
| D2/E2  | 14.986 | _         | 16.002 |        |
| В      | 0.660  | _         | 0.813  |        |
| B1     | 0.330  | _         | 0.533  |        |
| е      |        | 1.270 TYF | )      |        |

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AC.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

2325 Orchard Parkway San Jose, CA 95131

TITLE

44J, 44-lead, Plastic J-leaded Chip Carrier (PLCC)

DRAWING NO. REV. 44J

В

## **68J - PLCC**





# **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM | MAX    | NOTE   |
|--------|--------|-----|--------|--------|
| Α      | 4.191  | _   | 4.572  |        |
| A1     | 2.286  | _   | 3.048  |        |
| A2     | 0.508  | _   | _      |        |
| D      | 25.019 | _   | 25.273 |        |
| D1     | 24.130 | _   | 24.333 | Note 2 |
| Е      | 25.019 | _   | 25.273 |        |
| E1     | 24.130 | _   | 24.333 | Note 2 |
| D2/E2  | 22.606 | _   | 23.622 |        |
| В      | 0.660  | -   | 0.813  |        |
| B1     | 0.330  | _   | 0.533  |        |
| е      |        |     |        |        |

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AE.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

| A   | MEL | 2325 Or |
|-----|-----|---------|
| All |     | San Jos |

rchard Parkway se, CA 95131

TITLE 68J, 68-lead, Plastic J-leaded Chip Carrier (PLCC) DRAWING NO. REV. 68J В



### 100Q1 - PQFP

Dimensions in Millimeters and (Inches)\*
\*Controlling dimensions: millimeters
JEDEC STANDARD MS-022, GC-1





04/11/2001

2325 Orchard Parkway San Jose, CA 95131 **TITLE 100Q1**, 100-lead, 14 x 20 mm Body, 3.2 mm Footprint, 0.65 mm Pitch, Plastic Quad Flat Package (PQFP)

DRAWING NO. REV. 100Q1 A





### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

### Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

e-mail literature@atmel.com

Web Site http://www.atmel.com

### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the registered trademark of Atmel.

Other terms and product names may be the trademarks of others.

