



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART               |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 38                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 13x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-UFQFN Exposed Pad                                                  |
| Supplier Device Package    | 48-UFQFPN (7x7)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f091ccu6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | Block diagram                                                       | . 12 |
|------------|---------------------------------------------------------------------|------|
| Figure 2.  | Clock tree                                                          | . 16 |
| Figure 3.  | UFBGA100 package pinout                                             | . 28 |
| Figure 4.  | LQFP100 package pinout                                              | . 29 |
| Figure 5.  | UFBGA64 package pinout                                              | . 30 |
| Figure 6.  | LQFP64 package pinout                                               | . 31 |
| Figure 7.  | WLCSP64 package pinout                                              | . 32 |
| Figure 8.  | LQFP48 package pinout                                               | . 32 |
| Figure 9.  | UFQFPN48 package pinout                                             | . 33 |
| Figure 10. | STM32F091xC memory map                                              | . 45 |
| Figure 11. | Pin loading conditions                                              | 49   |
| Figure 12. | Pin input voltage                                                   | 49   |
| Figure 13  | Power supply scheme                                                 | 50   |
| Figure 14  | Current consumption measurement scheme                              | 51   |
| Figure 15  | High-speed external clock source AC timing diagram                  | 68   |
| Figure 16  | Low-speed external clock source AC timing diagram                   | 68   |
| Figure 17  | Typical application with an 8 MHz crystal                           | 70   |
| Figure 18  | Typical application with a 32 768 kHz crystal                       | . 70 |
| Figure 10. | HSL oscillator accuracy characterization results for soldered parts | 72   |
| Figure 20  | HSI 0scillator accuracy characterization results                    | . 72 |
| Figure 20. | HSI14 Oscillator accuracy characterization results                  | . 73 |
| Figure 21. |                                                                     | . 74 |
| Figure 22. | Fire welt televent (FT and FTf) I/O input characteristics           | . 01 |
| Figure 23. |                                                                     | . 01 |
| Figure 24. |                                                                     | . 84 |
| Figure 25. |                                                                     | . 85 |
| Figure 26. | ADC accuracy characteristics                                        | . 88 |
| Figure 27. | Typical connection diagram using the ADC                            | . 88 |
| Figure 28. | SPI timing diagram - slave mode and CPHA = 0                        | . 96 |
| Figure 29. | SPI timing diagram - slave mode and CPHA = 1                        | . 96 |
| Figure 30. | SPI timing diagram - master mode                                    | . 97 |
| Figure 31. | I <sup>2</sup> S slave timing diagram (Philips protocol)            | . 98 |
| Figure 32. | I <sup>2</sup> S master timing diagram (Philips protocol)           | . 99 |
| Figure 33. | UFBGA100 package outline                                            | 100  |
| Figure 34. | Recommended footprint for UFBGA100 package                          | 101  |
| Figure 35. | UFBGA100 package marking example                                    | 102  |
| Figure 36. | LQFP100 package outline                                             | 103  |
| Figure 37. | Recommended footprint for LQFP100 package                           | 104  |
| Figure 38. | LQFP100 package marking example                                     | 105  |
| Figure 39. | UFBGA64 package outline                                             | 106  |
| Figure 40. | Recommended footprint for UFBGA64 package                           | 107  |
| Figure 41. | UFBGA64 package marking example                                     | 108  |
| Figure 42. | WLCSP64 package outline.                                            | 109  |
| Figure 43. | Recommended footprint for WLCSP64 package                           | 110  |
| Figure 44  | WLCSP64 package marking example                                     | 111  |
| Figure 45  | LQFP64 package outline                                              | 112  |
| Figure 46  | Recommended footprint for LQFP64 package                            | 113  |
| Figure 47  | LQEP64 package marking example                                      | 114  |
| Figure 48  | LQFP48 package outline                                              | 115  |
|            |                                                                     |      |



## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F091xB/xC microcontrollers.

This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website.





threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.5.3 Voltage regulator

The regulator has two operating modes and it is always enabled after reset.

- Main (MR) is used in normal operating mode (Run).
- Low power (LPR) can be used in Stop mode where the power demand is reduced.

In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost).

#### 3.5.4 Low-power modes

The STM32F091xB/xC microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1, USART1, USART2, USART3, COMPx,  $V_{DDIO2}$  supply comparator or the CEC.

The CEC, USART1, USART2, USART3 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral.

#### • Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.

## 3.6 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches



DocID026284 Rev 4

back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).



Figure 2. Clock tree

Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz.

DocID026284 Rev 4



#### 3.14.1 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.

#### 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17)

There are six synchronizable general-purpose timers embedded in the STM32F091xB/xC devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base.

#### TIM2, TIM3

STM32F091xB/xC devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advancedcontrol timer via the Timer Link feature for synchronization or event chaining.

TIM2 and TIM3 both have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

#### TIM14

This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

Its counter can be frozen in debug mode.

#### TIM15, TIM16 and TIM17

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.



The RTC is an independent BCD timer/counter. Its main features are the following:

- calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- automatic correction for 28, 29 (leap year), 30, and 31 day of the month
- programmable alarm with wake up from Stop and Standby mode capability
- Periodic wakeup unit with programmable resolution and period.
- on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock
- digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection
- timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection
- reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision

The RTC clock sources can be:

- a 32.768 kHz external crystal
- a resonator or oscillator
- the internal low-power RC oscillator (typical frequency of 40 kHz)
- the high-speed external clock divided by 32

## 3.16 Inter-integrated circuit interface (I<sup>2</sup>C)

Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s), Fast mode (up to 400 kbit/s) and Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive on most of the associated I/Os.

Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters.

| Aspect                              | Analog filter                                         | Digital filter                                                                                           |  |  |
|-------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|
| Pulse width of<br>suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15<br>I2Cx peripheral clocks                                               |  |  |
| Benefits                            | Available in Stop mode                                | <ul> <li>Extra filtering capability vs.</li> <li>standard requirements</li> <li>Stable length</li> </ul> |  |  |
| Drawbacks                           | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled.                 |  |  |

In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts



verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match.

The I2C peripherals can be served by the DMA controller.

Refer to *Table 9* for the differences between I2C1 and I2C2.

| Table 9. | STM32F091xB/xC I <sup>2</sup> | $^{2}C$ | implementation |
|----------|-------------------------------|---------|----------------|
|          |                               | 0       | implementation |

| I <sup>2</sup> C features <sup>(1)</sup>                     | I2C1 | I2C2 |
|--------------------------------------------------------------|------|------|
| 7-bit addressing mode                                        | Х    | Х    |
| 10-bit addressing mode                                       | Х    | Х    |
| Standard mode (up to 100 kbit/s)                             | Х    | Х    |
| Fast mode (up to 400 kbit/s)                                 | Х    | Х    |
| Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive I/Os | Х    | Х    |
| Independent clock                                            | Х    | -    |
| SMBus                                                        | Х    | -    |
| Wakeup from STOP                                             | Х    | -    |

1. X = supported.

# 3.17 Universal synchronous/asynchronous receiver/transmitter (USART)

The device embeds up to eight universal synchronous/asynchronous receivers/transmitters (USART1, USART2, USART3, USART4, USART5, USART6, USART7, USART8) which communicate at speeds of up to 6 Mbit/s.

They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1, USART2 and USART3 support also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and have a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode.

The USART interfaces can be served by the DMA controller.

| USART modes/features <sup>(1)</sup> | USART1<br>USART2<br>USART3 | USART4 | USART5<br>USART6<br>USART7<br>USART8 |
|-------------------------------------|----------------------------|--------|--------------------------------------|
| Hardware flow control for modem     | Х                          | Х      | -                                    |
| Continuous communication using DMA  | Х                          | Х      | Х                                    |
| Multiprocessor communication        | Х                          | Х      | Х                                    |
| Synchronous mode                    | Х                          | Х      | Х                                    |
| Smartcard mode                      | Х                          | -      | -                                    |

#### Table 10. STM32F091xB/xC USART implementation



|          | Pi      | in nu   | mber   | s       |                 |                                      |          |                           |  | Pin functions                                                                           |                         |  |
|----------|---------|---------|--------|---------|-----------------|--------------------------------------|----------|---------------------------|--|-----------------------------------------------------------------------------------------|-------------------------|--|
| UFBGA100 | LQFP100 | UFBGA64 | LQFP64 | WLCSP64 | LQFP48/UFQFPN48 | Pin name<br>(function upon<br>reset) | Pin type | Fin type<br>I/O structure |  | Alternate functions                                                                     | Additional<br>functions |  |
| M11      | 45      | -       | -      | -       | -               | PE14                                 | I/O      | FT                        |  | SPI1_MISO, I2S1_MCK,<br>TIM1_CH4                                                        | -                       |  |
| M12      | 46      | -       | -      | -       | -               | PE15                                 | I/O      | FT                        |  | SPI1_MOSI, I2S1_SD,<br>TIM1_BKIN                                                        | -                       |  |
| L10      | 47      | G7      | 29     | G3      | 21              | PB10                                 | I/O      | FTf                       |  | SPI2_SCK, I2S2_CK,<br>I2C2_SCL,<br>USART3_TX, CEC,<br>TSC_SYNC, TIM2_CH3                | -                       |  |
| L11      | 48      | H7      | 30     | H3      | 22              | PB11                                 | I/O      | FTf                       |  | USART3_RX, TIM2_CH4,<br>EVENTOUT,<br>TSC_G6_IO1,<br>I2C2_SDA                            | -                       |  |
| F12      | 49      | D5      | 31     | H2      | 23              | VSS                                  | S        | -                         |  | Ground                                                                                  |                         |  |
| G12      | 50      | E5      | 32     | H1      | 24              | VDD                                  | S        | -                         |  | Digital power supply                                                                    |                         |  |
| L12      | 51      | H8      | 33     | G2      | 25              | PB12                                 | I/O      | FT                        |  | TIM1_BKIN, TIM15_BKIN,<br>SPI2_NSS, I2S2_WS,<br>USART3_CK,<br>TSC_G6_IO2,<br>EVENTOUT   | -                       |  |
| K12      | 52      | G8      | 34     | F2      | 26              | PB13                                 | I/O      | FTf                       |  | SPI2_SCK, I2S2_CK,<br>I2C2_SCL,<br>USART3_CTS,<br>TIM1_CH1N,<br>TSC_G6_IO3              | -                       |  |
| K11      | 53      | F8      | 35     | G1      | 27              | PB14                                 | I/O      | FTf                       |  | SPI2_MISO, I2S2_MCK,<br>I2C2_SDA,<br>USART3_RTS,<br>TIM1_CH2N, TIM15_CH1,<br>TSC_G6_IO4 | -                       |  |
| K10      | 54      | F7      | 36     | F1      | 28              | PB15                                 | I/O      | FT                        |  | SPI2_MOSI, I2S2_SD,<br>TIM1_CH3N, WKUP7<br>TIM15_CH1N, RTC_REF<br>TIM15_CH2             |                         |  |
| K9       | 55      | -       | -      | -       | -               | PD8                                  | I/O      | FT                        |  | USART3_TX                                                                               | -                       |  |
| K8       | 56      | -       | -      | -       | -               | PD9                                  | I/O      | FT                        |  | USART3_RX                                                                               | -                       |  |
| J12      | 57      | -       | -      | -       | -               | PD10                                 | I/O      | FT                        |  | USART3_CK                                                                               | -                       |  |
| J11      | 58      | -       | -      | -       | -               | PD11                                 | I/O      | FT                        |  | USART3_CTS -                                                                            |                         |  |

Table 13. STM32F091xB/xC pin definitions (continued)



## 6.3 Operating conditions

## 6.3.1 General operating conditions

| Symbol             | Parameter                                                                                           | Conditions                                      | Min      | Мах                                  | Unit  |  |
|--------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|--------------------------------------|-------|--|
| f <sub>HCLK</sub>  | Internal AHB clock frequency                                                                        | -                                               | 0        | 48                                   | MLIZ  |  |
| f <sub>PCLK</sub>  | Internal APB clock frequency                                                                        | -                                               | 0        | 48                                   | IVITZ |  |
| V <sub>DD</sub>    | Standard operating voltage                                                                          | -                                               | 2.0      | 3.6                                  | V     |  |
| V <sub>DDIO2</sub> | I/O supply voltage                                                                                  | Must not be supplied if $V_{DD}$ is not present | 1.65     | 3.6                                  | V     |  |
| V                  | Analog operating voltage<br>(ADC and DAC not used)                                                  | Must have a potential equal                     | $V_{DD}$ | 3.6                                  | V     |  |
| V DDA              | Analog operating voltage<br>(ADC and DAC used)                                                      | to or higher than V <sub>DD</sub>               | 2.4      | 3.6                                  | v     |  |
| V <sub>BAT</sub>   | Backup operating voltage                                                                            | -                                               | 1.65     | 3.6                                  | V     |  |
| V <sub>IN</sub>    |                                                                                                     | TC and RST I/O                                  | -0.3     | V <sub>DDIOx</sub> +0.3              | V     |  |
|                    | I/O input voltage                                                                                   | TTa I/O                                         | -0.3     | V <sub>DDA</sub> +0.3 <sup>(1)</sup> |       |  |
|                    |                                                                                                     | FT and FTf I/O                                  | -0.3     | 5.5 <sup>(1)</sup>                   |       |  |
|                    |                                                                                                     | UFBGA100                                        | -        | 364                                  | mW    |  |
|                    |                                                                                                     | LQFP100                                         | -        | 476                                  |       |  |
|                    | Power dissipation at $T_A$ = 85 °C<br>for suffix 6 or $T_A$ = 105 °C for<br>suffix 7 <sup>(2)</sup> | LQFP64                                          | -        | 455                                  |       |  |
| P <sub>D</sub>     |                                                                                                     | WLCSP64                                         | -        | 377                                  |       |  |
|                    |                                                                                                     | UFBGA64                                         | -        | 308                                  |       |  |
|                    |                                                                                                     | LQFP48                                          | -        | 370                                  |       |  |
|                    |                                                                                                     | UFQFPN48                                        | -        | 625                                  |       |  |
|                    | Ambient temperature for the                                                                         | Maximum power dissipation                       | -40      | 85                                   | ŝ     |  |
| T.                 | suffix 6 version                                                                                    | Low power dissipation <sup>(3)</sup>            | -40      | 105                                  | Ĵ     |  |
| IA                 | Ambient temperature for the                                                                         | Maximum power dissipation                       | -40      | 105                                  |       |  |
|                    | suffix 7 version                                                                                    | Low power dissipation <sup>(3)</sup>            | -40      | 125                                  | C     |  |
| т.                 | lunction temporature record                                                                         | Suffix 6 version                                | -40      | 105                                  | °C    |  |
| IJ                 | Junction temperature range                                                                          | Suffix 7 version                                | -40      | 125                                  | Ĵ     |  |

#### Table 24. General operating conditions

1. For operation with a voltage higher than  $V_{DDIOx}$  + 0.3 V, the internal pull-up resistor must be disabled.

2. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ . See Section 7.8: Thermal characteristics

3. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.8: Thermal characteristics).

## 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 25* are derived from tests performed under the ambient temperature condition summarized in *Table 24*.



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 39*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol              | Parameter                   | Conditions <sup>(1)</sup>                                   | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|---------------------|-----------------------------|-------------------------------------------------------------|--------------------|-----|--------------------|------|
| f <sub>OSC_IN</sub> | Oscillator frequency        | -                                                           | 4                  | 8   | 32                 | MHz  |
| R <sub>F</sub>      | Feedback resistor           | -                                                           | -                  | 200 | -                  | kΩ   |
|                     |                             | During startup <sup>(3)</sup>                               | -                  | -   | 8.5                |      |
|                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@8 MHz  | -                  | 0.4 | -                  |      |
|                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 45 Ω,<br>CL = 10 pF@8 MHz  | -                  | 0.5 | -                  |      |
| I <sub>DD</sub>     | HSE current consumption     | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 5 pF@32 MHz  | -                  | 0.8 | -                  | mA   |
|                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@32 MHz | -                  | 1   | -                  |      |
|                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 20 pF@32 MHz | -                  | 1.5 | -                  |      |
| 9 <sub>m</sub>      | Oscillator transconductance | Startup                                                     | 10                 | -   | -                  | mA/V |
| $t_{SU(HSE)}^{(4)}$ | Startup time                | $V_{DD}$ is stabilized                                      | -                  | 2   | -                  | ms   |

| Table   | 39. | HSE | oscillator | characteristics    |
|---------|-----|-----|------------|--------------------|
| I GINIO |     |     | ooomator   | 01101 00101 101100 |

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Guaranteed by design, not tested in production.

3. This consumption level occurs during the first 2/3 of the  $t_{\mbox{SU(HSE)}}$  startup time

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 17*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



#### High-speed internal (HSI) RC oscillator

| Symbol                | Parameter                           | Conditions                    | Min                 | Тур | Max                | Unit |
|-----------------------|-------------------------------------|-------------------------------|---------------------|-----|--------------------|------|
| f <sub>HSI</sub>      | Frequency                           | -                             | -                   | 8   | -                  | MHz  |
| TRIM                  | HSI user trimming step              | -                             | -                   | -   | 1 <sup>(2)</sup>   | %    |
| DuCy <sub>(HSI)</sub> | Duty cycle                          | -                             | 45 <sup>(2)</sup>   | -   | 55 <sup>(2)</sup>  | %    |
|                       |                                     | T <sub>A</sub> = -40 to 105°C | -2.8 <sup>(3)</sup> | -   | 3.8 <sup>(3)</sup> |      |
| ACC <sub>HSI</sub>    | Accuracy of the HSI<br>oscillator   | T <sub>A</sub> = -10 to 85°C  | -1.9 <sup>(3)</sup> | -   | 2.3 <sup>(3)</sup> | %    |
|                       |                                     | T <sub>A</sub> = 0 to 85°C    | -1.9 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   |      |
|                       |                                     | $T_A = 0$ to $70^{\circ}C$    | -1.3 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   |      |
|                       |                                     | $T_A = 0$ to 55°C             | -1 <sup>(3)</sup>   | -   | 2 <sup>(3)</sup>   |      |
|                       |                                     | $T_A = 25^{\circ}C^{(4)}$     | -1                  | -   | 1                  |      |
| t <sub>su(HSI)</sub>  | HSI oscillator startup time         | -                             | 1 <sup>(2)</sup>    | -   | 2 <sup>(2)</sup>   | μs   |
| I <sub>DDA(HSI)</sub> | HSI oscillator power<br>consumption | -                             | -                   | 80  | 100 <sup>(2)</sup> | μA   |

#### Table 41. HSI oscillator characteristics<sup>(1)</sup>

1.  $V_{DDA}$  = 3.3 V, T<sub>A</sub> = -40 to 105°C unless otherwise specified.

2. Guaranteed by design, not tested in production.

3. Data based on characterization results, not tested in production.

4. Factory calibrated, parts not soldered.



#### Figure 19. HSI oscillator accuracy characterization results for soldered parts



#### Low-speed internal (LSI) RC oscillator

| Table 44. LS | oscillator | characteristics <sup>(1)</sup> |
|--------------|------------|--------------------------------|
|--------------|------------|--------------------------------|

| Symbol                               | Parameter                        | Min | Тур  | Max | Unit |
|--------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub>                     | Frequency                        | 30  | 40   | 50  | kHz  |
| t <sub>su(LSI)</sub> <sup>(2)</sup>  | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | 1.2 | μA   |

1. V<sub>DDA</sub> = 3.3 V, T<sub>A</sub> = –40 to 105  $^\circ\text{C}$  unless otherwise specified.

2. Guaranteed by design, not tested in production.

#### 6.3.9 PLL characteristics

The parameters given in *Table 45* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

| Symbol                | Parameter                      |                   | Unit |                    |      |
|-----------------------|--------------------------------|-------------------|------|--------------------|------|
| Symbol                | Faiameter                      | Min               | Тур  | Max                | Unit |
| f <sub>PLL_IN</sub>   | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | 8.0  | 24 <sup>(2)</sup>  | MHz  |
|                       | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -    | 60 <sup>(2)</sup>  | %    |
| f <sub>PLL_OUT</sub>  | PLL multiplier output clock    | 16 <sup>(2)</sup> | -    | 48                 | MHz  |
| t <sub>LOCK</sub>     | PLL lock time                  | -                 | -    | 200 <sup>(2)</sup> | μs   |
| Jitter <sub>PLL</sub> | Cycle-to-cycle jitter          | -                 | -    | 300 <sup>(2)</sup> | ps   |

Table 45. PLL characteristics

1. Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.

2. Guaranteed by design, not tested in production.

#### 6.3.10 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A$  = -40 to 105 °C unless otherwise specified.

| Table 46. | Flash | memory | characteristics |
|-----------|-------|--------|-----------------|
|-----------|-------|--------|-----------------|

| Symbol             | Parameter               | Conditions                       | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | T <sub>A</sub> = - 40 to +105 °C | 40  | 53.5 | 60                 | μs   |
| t <sub>ERASE</sub> | Page (2 KB) erase time  | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
| I <sub>DD</sub>    | Supply current          | Write mode                       | -   | -    | 10                 | mA   |
|                    |                         | Erase mode                       | -   | -    | 12                 | mA   |

1. Guaranteed by design, not tested in production.



| Symbol           | Parameter      | Conditions                                         | Min <sup>(1)</sup> | Unit   |
|------------------|----------------|----------------------------------------------------|--------------------|--------|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -40 to +105 °C                    | 10                 | kcycle |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C  | 30                 |        |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10                 | Year   |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20                 | 1      |

 Table 47. Flash memory endurance and data retention

1. Data based on characterization results, not tested in production.

2. Cycling performed over the whole temperature range.

#### 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 48*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                        | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP100, T <sub>A</sub> = +25 °C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, T <sub>A</sub> = +25°C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-4  | 4B              |

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.



#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 21: Voltage characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 21: Voltage characteristics*).

#### **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified).

| Symbol                            | Parameter                                      | Conditions                                              | Min                     | Max | Unit |  |
|-----------------------------------|------------------------------------------------|---------------------------------------------------------|-------------------------|-----|------|--|
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin        | CMOS port <sup>(2)</sup>                                | -                       | 0.4 |      |  |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin       | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | V <sub>DDIOx</sub> -0.4 | -   | V    |  |
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin        | TTL port <sup>(2)</sup>                                 | -                       | 0.4 |      |  |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin       | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | 2.4                     | -   | V    |  |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin        | I <sub>IO</sub>   = 20 mA                               | -                       | 1.3 | V    |  |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin       | V <sub>DDIOx</sub> ≥2.7 V                               | V <sub>DDIOx</sub> -1.3 | -   | v    |  |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin        | an I/O pin  I <sub>IO</sub>   = 6 mA                    |                         | 0.4 | V    |  |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin       | V <sub>DDIOx</sub> ≥ 2 V                                | V <sub>DDIOx</sub> -0.4 | -   | v    |  |
| V <sub>OL</sub> <sup>(4)</sup>    | Output low level voltage for an I/O pin        | 11 1 = 4 mA                                             | -                       | 0.4 | V    |  |
| V <sub>OH</sub> <sup>(4)</sup>    | Output high level voltage for an I/O pin       | 1 <sub> 0</sub>   – 4 mA                                | V <sub>DDIOx</sub> -0.4 | -   | V    |  |
| V <sub>OLFm+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in | I <sub>IO</sub>   = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | -                       | 0.4 | V    |  |
|                                   |                                                | I <sub>IO</sub>   = 10 mA                               | -                       | 0.4 | V    |  |

#### Table 54. Output voltage characteristics<sup>(1)</sup>

 The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 21: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. Data based on characterization results. Not tested in production.

4. Data based on characterization results. Not tested in production.





#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 24* and *Table 55*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

| OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol                  | Parameter                        | Conditions                                                                            | Min | Max  | Unit    |  |
|----------------------------------------|-------------------------|----------------------------------|---------------------------------------------------------------------------------------|-----|------|---------|--|
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> |                                                                                       | -   | 2    | MHz     |  |
|                                        | t <sub>f(IO)out</sub>   | Output fall time                 | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2 V                                      | -   | 125  | ns      |  |
| ٧Û                                     | t <sub>r(IO)out</sub>   | Output rise time                 |                                                                                       |     | 125  | 115     |  |
| ×0                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> |                                                                                       | -   | 1    | MHz     |  |
|                                        | t <sub>f(IO)out</sub>   | Output fall time                 | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V                                      | -   | 125  | ne      |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                 |                                                                                       | -   | 125  | 115     |  |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> |                                                                                       | -   | 10   | MHz     |  |
| 01                                     | t <sub>f(IO)out</sub>   | Output fall time                 | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2 \text{ V}$                                      | -   | 25   | ns      |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                 |                                                                                       | -   | 25   |         |  |
| 01                                     | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | equency <sup>(3)</sup>                                                                |     | 4    | MHz     |  |
|                                        | t <sub>f(IO)out</sub>   | Output fall time                 | $C_L$ = 50 pF, $V_{DDIOx}$ < 2 V                                                      | -   | 62.5 | ne      |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                 |                                                                                       | -   | 62.5 | 115     |  |
|                                        |                         |                                  | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$                                                  | -   | 50   |         |  |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 V$                                                  | -   | 30   |         |  |
|                                        |                         |                                  | $C_{L} = 50 \text{ pF}, 2 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ - 20 |     |      | 1011 12 |  |
|                                        |                         |                                  | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V -                                    |     | 10   |         |  |
|                                        |                         |                                  | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$                                                  | -   | 5    |         |  |
| 11                                     | town                    | Output fall time                 | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                                    | -   | 8    |         |  |
|                                        | ۲(IO)out                |                                  | $C_{L} = 50 \text{ pF}, 2 \text{ V} \le \text{V}_{\text{DDIOX}} < 2.7 \text{ V}$ - 12 |     | 12   | 1       |  |
|                                        |                         |                                  | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V                                      | -   | 25   | ns      |  |
|                                        |                         |                                  | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$                                                  | -   | 5    |         |  |
|                                        | +                       | Output rise time                 | $C_L = 50 \text{ pF}, V_{DDIOX} \ge 2.7 \text{ V}$ -                                  |     | 8    | 1       |  |
|                                        | чr(IO)out               |                                  | $C_{L} = 50 \text{ pF}, 2 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$      | -   | 12   |         |  |
|                                        |                         |                                  | $C_L = 50 \text{ pF}, V_{DDIOx} < 2 \text{ V}$                                        | -   | 25   |         |  |

Table 55. I/O AC characteristics<sup>(1)(2)</sup>



## 6.3.17 DAC electrical specifications

| Symbol                           | Parameter                                                                                                   | Min | Тур | Мах                     | Unit | Comments                                                                                                                |
|----------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| V <sub>DDA</sub>                 | Analog supply voltage for<br>DAC ON                                                                         | 2.4 | -   | 3.6                     | V    | -                                                                                                                       |
| р (1)                            | Resistive load with buffer                                                                                  | 5   | -   | -                       | kΩ   | Load connected to V <sub>SSA</sub>                                                                                      |
| KLOAD'                           | ON                                                                                                          | 25  | -   | -                       | kΩ   | Load connected to V <sub>DDA</sub>                                                                                      |
| R <sub>0</sub> <sup>(1)</sup>    | Impedance output with<br>buffer OFF                                                                         | -   | -   | 15                      | kΩ   | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ |
| C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load                                                                                             | -   | -   | 50                      | pF   | Maximum capacitive load at DAC_OUT pin (when the buffer is ON).                                                         |
| DAC_OUT<br>min <sup>(1)</sup>    | Lower DAC_OUT voltage with buffer ON                                                                        | 0.2 | -   | -                       | V    | It gives the maximum output<br>excursion of the DAC.<br>It corresponds to 12-bit input                                  |
| DAC_OUT<br>max <sup>(1)</sup>    | Higher DAC_OUT voltage with buffer ON                                                                       | -   | -   | V <sub>DDA</sub> – 0.2  | V    | $V_{DDA} = 3.6 V \text{ and } (0x155) \text{ and}$<br>(0xEAB) at $V_{DDA} = 2.4 V$                                      |
| DAC_OUT<br>min <sup>(1)</sup>    | Lower DAC_OUT voltage with buffer OFF                                                                       | -   | 0.5 | -                       | mV   | It gives the maximum output                                                                                             |
| DAC_OUT<br>max <sup>(1)</sup>    | Higher DAC_OUT voltage<br>with buffer OFF                                                                   | I   | -   | V <sub>DDA</sub> – 1LSB | V    | excursion of the DAC.                                                                                                   |
| I(1)                             | DAC DC current                                                                                              | -   | -   | 600                     | μA   | With no load, middle code<br>(0x800) on the input                                                                       |
| 'DDA'                            | mode <sup>(2)</sup>                                                                                         | -   | -   | 700                     | μA   | With no load, worst code<br>(0xF1C) on the input                                                                        |
| DNL <sup>(3)</sup>               | Differential non linearity<br>Difference between two                                                        | -   | -   | ±0.5                    | LSB  | Given for the DAC in 10-bit configuration                                                                               |
|                                  | consecutive code-1LSB)                                                                                      | -   | -   | ±2                      | LSB  | Given for the DAC in 12-bit configuration                                                                               |
|                                  | Integral non linearity<br>(difference between                                                               | -   | -   | ±1                      | LSB  | Given for the DAC in 10-bit configuration                                                                               |
| INL <sup>(3)</sup>               | and the value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | -   | -   | ±4                      | LSB  | Given for the DAC in 12-bit configuration                                                                               |
|                                  | Offset error                                                                                                | -   | -   | ±10                     | mV   | -                                                                                                                       |
| Offset <sup>(3)</sup>            | (difference between<br>measured value at Code                                                               | -   | -   | ±3                      | LSB  | Given for the DAC in 10-bit at V <sub>DDA</sub> = 3.6 V                                                                 |
|                                  | (0x800) and the ideal value<br>= V <sub>DDA</sub> /2)                                                       | -   | -   | ±12                     | LSB  | Given for the DAC in 12-bit at $V_{DDA} = 3.6 V$                                                                        |

#### Table 60. DAC characteristics



| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit |  |  |  |  |  |
|-------------------|--------------|--------------------------------|--------------------------------|------|--|--|--|--|--|
| /4                | 0            | 0.1                            | 409.6                          |      |  |  |  |  |  |
| /8                | 1            | 0.2                            | 819.2                          |      |  |  |  |  |  |
| /16               | 2            | 0.4                            | 1638.4                         |      |  |  |  |  |  |
| /32               | 3            | 0.8                            | 3276.8                         | ms   |  |  |  |  |  |
| /64               | 4            | 1.6                            | 6553.6                         |      |  |  |  |  |  |
| /128              | 5            | 3.2                            | 13107.2                        |      |  |  |  |  |  |
| /256              | 6 or 7       | 6.4                            | 26214.4                        |      |  |  |  |  |  |

Table 65. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup>

1. These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit |
|-----------|-------|-------------------|-------------------|------|
| 1         | 0     | 0.0853            | 5.4613            |      |
| 2         | 1     | 0.1706            | 10.9226           | me   |
| 4         | 2     | 0.3413            | 21.8453           | 1115 |
| 8         | 3     | 0.6826            | 43.6906           |      |

Table 66. WWDG min/max timeout value at 48 MHz (PCLK)

#### 6.3.22 Communication interfaces

#### I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I<sup>2</sup>C timings requirements are guaranteed by design when the I2Cx peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DDIOx}$  is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |
| А      | 0.460       | 0.530 | 0.600 | 0.0181                | 0.0209 | 0.0236 |  |
| ddd    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |
| eee    | -           | -     | 0.150 | -                     | -      | 0.0059 |  |
| fff    | -           | -     | 0.050 | -                     | -      | 0.0020 |  |

#### Table 73. UFBGA64 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

#### Figure 40. Recommended footprint for UFBGA64 package



A019\_FP\_V2

#### Table 74. UFBGA64 recommended PCB design rules

| Dimension         | Recommended values                                               |  |  |  |  |
|-------------------|------------------------------------------------------------------|--|--|--|--|
| Pitch             | 0.5                                                              |  |  |  |  |
| Dpad              | 0.280 mm                                                         |  |  |  |  |
| Dsm               | 0.370 mm typ. (depends on the soldermask registration tolerance) |  |  |  |  |
| Stencil opening   | 0.280 mm                                                         |  |  |  |  |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                    |  |  |  |  |
| Pad trace width   | 0.100 mm                                                         |  |  |  |  |



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |
| E3     | -           | 7.500 | -     | -                     | 0.2953 | -      |  |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| К      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |  |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| CCC    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

Table 77. LQFP64 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 46. Recommended footprint for LQFP64 package

1. Dimensions are expressed in millimeters.



## 8 Ordering information

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

| Example:                                      | STM32        | F | 091 | R | С | T | 6 x |
|-----------------------------------------------|--------------|---|-----|---|---|---|-----|
| Device family                                 |              |   |     |   |   |   |     |
| STM32 = ARM-based 32-bit microcontroller      |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
| Product type                                  |              |   |     |   |   |   |     |
| F = General-purpose                           |              |   |     |   |   |   |     |
| Sub-family                                    |              |   |     |   |   |   |     |
| 091= STM32F091xx                              |              |   |     |   |   |   |     |
| Din sound                                     |              |   |     |   |   |   |     |
| C = 48 pips                                   |              |   |     |   |   |   |     |
| R = 64 nins                                   |              |   |     |   |   |   |     |
| V = 100  pins                                 |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
| User code memory size                         |              |   |     |   |   |   |     |
| B = 128 Kbyte                                 |              |   |     |   |   |   |     |
| C = 256 Kbyte                                 |              |   |     |   |   |   |     |
| Deskawa                                       |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
| T - WLCGF                                     |              |   |     |   |   |   |     |
| Temperature range                             |              |   |     |   |   |   |     |
| 6 = -40 to 85 °C                              |              |   |     |   |   |   |     |
| 7 = -40 to 105 °C                             |              |   |     |   |   |   |     |
|                                               |              |   |     |   |   |   |     |
| Options                                       |              |   |     |   |   |   |     |
| xxx = code ID of programmed parts (includes p | ocking type) |   |     |   |   |   |     |

xxx = code ID of programmed parts (includes packing type)TR = tape and reel packingblank = tray packing

