Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 67MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB | | Peripherals | CapSense, DMA, LCD, POR, PWM, WDT | | Number of I/O | 62 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V | | Data Converters | A/D 16x20b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3865axi-204 | boost typically draws 250 $\mu A$ in active mode and 25 $\mu A$ in standby mode. The boost operating modes must be used in conjunction with chip power modes to minimize total power consumption. Table 6-4 lists the boost power modes available in different chip power modes. Table 6-4. Chip and Boost Power Modes Compatibility | Chip Power Modes | Boost Power Modes | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Chip-active or alternate active mode | Boost must be operated in its active mode. | | Chip-sleep mode | Boost can be operated in either active or standby mode. In boost standby mode, the chip must wake up periodically for boost active-mode refresh. | | Chip-hibernate mode | Boost can be operated in its active mode. However, it is recommended not to use the boost in chip hibernate mode due to the higher current consumption in boost active mode. | #### 6.2.2.1 Boost Firmware Requirements To ensure boost inrush current is within specification at startup, the **Enable Fast IMO During Startup** value must be unchecked in the PSoC Creator IDE. The **Enable Fast IMO During Startup** option is found in PSoC Creator in the design wide resources (cydwr) file **System** tab. Un-checking this option configures the device to run at 12 MHz vs 48 MHz during startup while configuring the device. The slower clock speed results in reduced current draw through the boost circuit. #### 6.2.2.2 Boost Design Process Correct operation of the boost converter requires specific component values determined for each designs unique operating conditions. The $C_{BAT}$ capacitor, Inductor, Schottky diode, and $C_{BOOST}$ capacitor components are required with the values specified in the electrical specifications, Table 11-7 on page 78. The only variable component value is the inductor $L_{BOOST}$ which is primarily sized for correct operation of the boost across operating conditions and secondarily for efficiency. Additional operating region constraints exist for $V_{OUT},\,V_{BAT},\,I_{OUT},\,$ and $T_{A}.$ The following steps must be followed to determine boost converter operating parameters and $L_{\text{BOOST}}$ value. - 1. Choose desired $V_{BAT}\!,\,V_{OUT}\!,\,T_A\!,$ and $I_{OUT}$ operating condition ranges for the application. - Determine if V<sub>BAT</sub> and V<sub>OUT</sub> ranges fit the boost operating range based on the T<sub>A</sub> range over V<sub>BAT</sub> and V<sub>OUT</sub> chart, Figure 11-8 on page 78. If the operating ranges are not met, modify the operating conditions or use an external boost regulator. - Determine if the desired ambient temperature (T<sub>A</sub>) range fits the ambient temperature operating range based on the T<sub>A</sub> range over V<sub>BAT</sub> and V<sub>OUT</sub> chart, Figure 11-8 on page 78. If the temperature range is not met, modify the operating conditions and return to step 2, or use an external boost regulator. - 4. Determine if the desired output current (I<sub>OUT</sub>) range fits the output current operating range based on the I<sub>OUT</sub> range over V<sub>BAT</sub> and V<sub>OUT</sub> chart, Figure 11-9 on page 78. If the output current range is not met, modify the operating conditions and return to step 2, or use an external boost regulator. - Find the allowed inductor values based on the L<sub>BOOST</sub> values over V<sub>BAT</sub> and V<sub>OUT</sub> chart, Figure 11-10 on page 78. - 6. Based on the allowed inductor values, inductor dimensions, inductor cost, boost efficiency, and V<sub>RIPPLE</sub> choose the optimum inductor value for the system. Boost efficiency and V<sub>RIPPLE</sub> typical values are provided in the Efficiency vs V<sub>BAT</sub> and V<sub>RIPPLE</sub> vs V<sub>BAT</sub> charts, Figure 11-11 on page 79 through Figure 11-14 on page 79. In general, if high efficiency and low V<sub>RIPPLE</sub> are most important, then the highest allowed inductor value should be used. If low inductor cost or small inductor size are most important, then one of the smaller allowed inductor values should be used. If the allowed inductor(s) efficiency, V<sub>RIPPLE</sub>, cost or dimensions are not acceptable for the application than an external boost regulator should be used. #### 6.3 Reset CY8C38 has multiple internal and external reset sources available. The reset sources are: - Power source monitoring The analog and digital power voltages, VDDA, VDDD, VCCA, and VCCD are monitored in several different modes during power up, active mode, and sleep mode (buzzing). If any of the voltages goes outside predetermined ranges then a reset is generated. The monitors are programmable to generate an interrupt to the processor under certain conditions before reaching the reset thresholds. - External The device <u>can</u> be reset from <u>an</u> external source by pulling the reset pin (XRES) low. The XRES pin includes an internal pull-up to VDDIO1. VDDD, VDDA, and VDDIO1 must all have voltage applied before the part comes out of reset. - Watchdog timer A watchdog timer monitors the execution of instructions by the processor. If the watchdog timer is not reset by firmware within a certain period of time, the watchdog timer generates a reset. - Software The device can be reset under program control. Document Number: 001-11729 Rev. AF Page 35 of 140 **Digital Input Path** Naming Convention PRT[x]CTL 'x' = Port Number PRT[x]DBL\_SYNC\_IN 'y' = Pin Number PRT[x]PS Digital System Input PICU[x]INTTYPE[y] Input Buffer Disable PICU[x]INTSTAT Interrupt Pin Interrupt Signal Logic PICU[x]INTSTAT **Digital Output Path** PRT[x]SLW PRT[x]SYNC\_OUT Vddio Vddio PRT[x]DR In Digital System Output PRT[x]BYP PRT[x]DM2 Drive Slew PRT[x]DM1 Logic PIN Cntl PRT[x]DM0 Bidirectional Control PRT[x]BIE OE Analog Capsense Global Control CAPS[x]CFG1 Switches PRT[x]AG Analog Global PRT[x]AMUX Analog Mux $\sim$ LCD Display Data PRT[x]LCD\_COM\_SEG Logic & MUX PRT[x]LCD\_EN LCD Bias Bus Figure 6-9. GPIO Block Diagram Figure 7-15. CAN Controller Block Diagram Analog local buses (abus) are routing resources located within the analog subsystem and are used to route signals between different analog blocks. There are eight abus routes in CY8C38, four in the left half (abusl [0:3]) and four in the right half (abusr [0:3]) as shown in Figure 8-2. Using the abus saves the analog globals and analog mux buses from being used for interconnecting the analog blocks. Multiplexers and switches exist on the various buses to direct signals into and out of the analog blocks. A multiplexer can have only one connection on at a time, whereas a switch can have multiple connections on simultaneously. In Figure 8-2, multiplexers are indicated by grayed ovals and switches are indicated by transparent ovals. # 8.2 Delta-sigma ADC The CY8C38 device contains one delta-sigma ADC. This ADC offers differential input, high resolution and excellent linearity, making it a good ADC choice for both audio signal processing and measurement applications. The converter's nominal operation is 16 bits at 48 ksps. The ADC can be configured to output 20-bit resolution at data rates of up to 187 sps. At a fixed clock rate, resolution can be traded for faster data rates as shown in Table 8-1 and Figure 8-3. Table 8-1. Delta-sigma ADC Performance | Bits | Maximum Sample Rate (sps) | SINAD (dB) | |------|---------------------------|------------| | 20 | 187 | - | | 16 | 48 k | 84 | | 12 | 192 k | 66 | | 8 | 384 k | 43 | Figure 8-3. Delta-sigma ADC Sample Rates, Range = ±1.024 V #### 8.2.1 Functional Description The ADC connects and configures three basic components, input buffer, delta-sigma modulator, and decimator. The basic block diagram is shown in Figure 8-4. The signal from the input muxes is delivered to the delta-sigma modulator either directly or through the input buffer. The delta-sigma modulator performs the actual analog to digital conversion. The modulator over-samples the input and generates a serial data stream output. This high speed data stream is not useful for most applications without some type of post processing, and so is passed to the decimator through the Analog Interface block. The decimator converts the high speed serial data stream into parallel ADC results. The modulator/decimator frequency response is [(sin x)/x]<sup>4</sup>. Figure 8-4. Delta-sigma ADC Block Diagram Resolution and sample rate are controlled by the Decimator. Data is pipelined in the decimator; the output is a function of the last four samples. When the input multiplexer is switched, the output data is not valid until after the fourth sample after the switch. #### 8.2.2 Operational Modes The ADC can be configured by the user to operate in one of four modes: Single Sample, Multi Sample, Continuous, or Multi Sample (Turbo). All four modes are started by either a write to the start bit in a control register or an assertion of the Start of Conversion (SoC) signal. When the conversion is complete, a status bit is set and the output signal End of Conversion (EoC) asserts high and remains high until the value is read by either the DMA controller or the CPU. #### 8.2.2.1 Single Sample In Single Sample mode, the ADC performs one sample conversion on a trigger. In this mode, the ADC stays in standby state waiting for the SoC signal to be asserted. When SoC is signaled the ADC performs four successive conversions. The first three conversions prime the decimator. The ADC result is valid and available after the fourth conversion, at which time the EoC signal is generated. To detect the end of conversion, the system may poll a control register for status or configure the external EoC signal to generate an interrupt or invoke a DMA request. When the transfer is done the ADC reenters the standby state where it stays until another SoC event. ### 8.2.2.2 Continuous Continuous sample mode is used to take multiple successive samples of a single input signal. Multiplexing multiple inputs should not be done with this mode. There is a latency of three conversion times before the first conversion result is available. This is the time required to prime the decimator. After the first result, successive conversions are available at the selected sample rate. Document Number: 001-11729 Rev. AF Page 59 of 140 #### 8.3.2 LUT The CY8C38 family of devices contains four LUTs. The LUT is a two input, one output lookup table that is driven by any one or two of the comparators in the chip. The output of any LUT is routed to the digital system interface of the UDB array. From the digital system interface of the UDB array, these signals can be connected to UDBs, DMA controller, I/O, or the interrupt controller. The LUT control word written to a register sets the logic function on the output. The available LUT functions and the associated control word is shown in Table 8-2. Table 8-2. LUT Function vs. Program Word and Inputs | Control Word | Output (A and B are LUT inputs) | |--------------|---------------------------------| | 0000b | FALSE ('0') | | 0001b | A AND B | | 0010b | A AND (NOT B) | | 0011b | A | | 0100b | (NOT <b>A</b> ) AND <b>B</b> | | 0101b | В | | 0110b | A XOR B | | 0111b | A OR B | | 1000b | A NOR B | | 1001b | A XNOR B | | 1010b | NOT B | | 1011b | A OR (NOT B) | | 1100b | NOT A | | 1101b | (NOT A) OR B | | 1110b | A NAND B | | 1111b | TRUE ('1') | #### 8.4 Opamps The CY8C38 family of devices contain up to four general purpose opamps in a device. Figure 8-6. Opamp The opamp is uncommitted and can be configured as a gain stage or voltage follower, or output buffer on external or internal signals. See Figure 8-7. In any configuration, the input and output signals can all be connected to the internal global signals and monitored with an ADC, or comparator. The configurations are implemented with switches between the signals and GPIO pins. Figure 8-7. Opamp Configurations The opamp has three speed modes, slow, medium, and fast. The slow mode consumes the least amount of quiescent power and the fast mode consumes the most power. The inputs are able to swing rail-to-rail. The output swing is capable of rail-to-rail operation at low current output, within 50 mV of the rails. When driving high current loads (about 25 mA) the output voltage may only get within 500 mV of the rails. #### 8.5 Programmable SC/CT Blocks The CY8C38 family of devices contains up to four switched capacitor/continuous time (SC/CT) blocks in a device. Each switched capacitor/continuous time block is built around a single rail-to-rail high bandwidth opamp. Switched capacitor is a circuit design technique that uses capacitors plus switches instead of resistors to create analog functions. These circuits work by moving charge between capacitors by opening and closing different switches. Nonoverlapping in phase clock signals control the switches, so that not all switches are ON simultaneously. The PSoC Creator tool offers a user friendly interface, which allows you to easily program the SC/CT blocks. Switch control and clock phase control configuration is done by PSoC Creator so users only need to determine the application use parameters such as gain, amplifier polarity, $V_{\rm RFF}$ connection, and so on. The same opamps and block interfaces are also connectable to an array of resistors which allows the construction of a variety of continuous time functions. The opamp and resistor array is programmable to perform various analog functions including - Naked operational amplifier Continuous mode - Unity-gain buffer Continuous mode - PGA Continuous mode - Transimpedance amplifier (TIA) Continuous mode - Up/down mixer Continuous mode - Sample and hold mixer (NRZ S/H) Switched cap mode - First order analog to digital modulator Switched cap mode #### 8.5.1 Naked Opamp The Naked Opamp presents both inputs and the output for connection to internal or external signals. The opamp has a unity gain bandwidth greater than 6.0 MHz and output drive current up to 650 µA. This is sufficient for buffering internal signals (such as DAC outputs) and driving external loads greater than 7.5 kohms. #### 8.5.2 Unity Gain The Unity Gain buffer is a Naked Opamp with the output directly connected to the inverting input for a gain of 1.00. It has a –3 dB bandwidth greater than 6.0 MHz. #### 8.5.3 PGA The PGA amplifies an external or internal signal. The PGA can be configured to operate in inverting mode or noninverting mode. The PGA function may be configured for both positive and negative gains as high as 50 and 49 respectively. The gain is adjusted by changing the values of R1 and R2 as illustrated in Figure 8-8. The schematic in Figure 8-8 shows the configuration and possible resistor settings for the PGA. The gain is switched from inverting and non inverting by changing the shared select value of the both the input muxes. The bandwidth for each gain case is listed in Table 8-3. Table 8-3. Bandwidth | Gain | Bandwidth | |------|-----------| | 1 | 6.0 MHz | | 24 | 340 kHz | | 48 | 220 kHz | | 50 | 215 kHz | Figure 8-8. PGA Resistor Settings The PGA is used in applications where the input signal may not be large enough to achieve the desired resolution in the ADC, or dynamic range of another SC/CT block such as a mixer. The gain is adjustable at runtime, including changing the gain of the PGA prior to each ADC sample. #### 8.5.4 TIA The Transimpedance Amplifier (TIA) converts an internal or external current to an output voltage. The TIA uses an internal feedback resistor in a continuous time configuration to convert input current to output voltage. For an input current $I_{in}$ , the output voltage is $V_{REF}$ - $I_{in}$ x $R_{fb}$ , where $V_{REF}$ is the value placed on the non inverting input. The feedback resistor Rfb is programmable between 20 $K\Omega$ and 1 $M\Omega$ through a configuration register. Table 8-4 shows the possible values of Rfb and associated configuration settings. Table 8-4. Feedback Resistor Settings | Configuration Word | Nominal R <sub>fb</sub> (KΩ) | |--------------------|------------------------------| | 000b | 20 | | 001b | 30 | | 010b | 40 | | 011b | 60 | | 100b | 120 | | 101b | 250 | | 110b | 500 | | 111b | 1000 | Figure 8-9. Continuous Time TIA Schematic The TIA configuration is used for applications where an external sensor's output is current as a function of some type of stimulus such as temperature, light, magnetic flux etc. In a common application, the voltage DAC output can be connected to the $V_{REF}$ TIA input to allow calibration of the external sensor bias current by adjusting the voltage DAC output voltage. #### 8.6 LCD Direct Drive The PSoC LCD driver system is a highly configurable peripheral designed to allow PSoC to directly drive a broad range of LCD glass. All voltages are generated on chip, eliminating the need for external components. With a high multiplex ratio of up to 1/16, the CY8C38 family LCD driver system can drive a maximum of 736 segments. The PSoC LCD driver module was also designed with the conservative power budget of portable devices in mind, enabling different LCD drive modes and power down modes to conserve power. Table 11-3. AC Specifications [33] | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------| | F <sub>CPU</sub> | CPU frequency | 1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V | DC | _ | 67.01 | MHz | | F <sub>BUSCLK</sub> | Bus frequency | 1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V | DC | _ | 67.01 | MHz | | Svdd | V <sub>DD</sub> ramp rate | | _ | _ | 0.066 | V/µs | | T <sub>IO_INIT</sub> | Time from V <sub>DDD</sub> /V <sub>DDA</sub> /V <sub>CCD</sub> /V <sub>CCA</sub> ≥ IPOR to I/O ports set to their reset states | | - | _ | 10 | μs | | T <sub>STARTUP</sub> | Time from V <sub>DDD</sub> /V <sub>DDA</sub> /V <sub>CCD</sub> /V <sub>CCA</sub> ≥ PRES to CPU executing code at reset vector | V <sub>CCA</sub> /V <sub>DDA</sub> = regulated from<br>V <sub>DDA</sub> /V <sub>DDD</sub> , no PLL used, fast IMO<br>boot mode (48 MHz typ.) | - | _ | 40 | μs | | | | $V_{CCA}/V_{CCD}$ = regulated from $V_{DDA}/V_{DDD}$ , no PLL used, slow IMO boot mode (12 MHz typ.) | - | _ | 74 | μs | | T <sub>SLEEP</sub> | Wakeup from sleep mode –<br>Application of non-LVD interrupt to<br>beginning of execution of next CPU<br>instruction | | - | _ | 15 | μs | | T <sub>HIBERNATE</sub> | Wakeup from hibernate mode –<br>Application of external interrupt to<br>beginning of execution of next CPU<br>instruction | | - | _ | 100 | μs | Figure 11-4. F<sub>CPU</sub> vs. V<sub>DD</sub> Figure 11-15. GPIO Output High Voltage and Current Figure 11-16. GPIO Output Low Voltage and Current Table 11-10. GPIO AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------|-----------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-------| | TriseF | Rise time in Fast Strong Mode <sup>[41]</sup> | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | _ | _ | 6 | ns | | TfallF | Fall time in Fast Strong Mode <sup>[41]</sup> | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | - | _ | 6 | ns | | TriseS | Rise time in Slow Strong Mode <sup>[41]</sup> | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | _ | _ | 60 | ns | | TfallS | Fall time in Slow Strong Mode <sup>[41]</sup> | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | - | _ | 60 | ns | | | GPIO output operating frequency | | | | | | | | $2.7 \text{ V} \leq \text{V}_{\text{DDIO}} \leq 5.5 \text{ V}$ , fast strong drive mode | 90/10% V <sub>DDIO</sub> into 25 pF | - | _ | 33 | MHz | | Fgpioout | 1.71 V ≤ V <sub>DDIO</sub> < 2.7 V, fast strong drive mode | 90/10% V <sub>DDIO</sub> into 25 pF | - | _ | 20 | MHz | | | $3.3 \text{ V} \leq \text{V}_{DDIO} \leq 5.5 \text{ V}$ , slow strong drive mode | 90/10% V <sub>DDIO</sub> into 25 pF | - | _ | 7 | MHz | | | $1.71 \text{ V} \leq \text{V}_{DDIO} < 3.3 \text{ V}$ , slow strong drive mode | 90/10% V <sub>DDIO</sub> into 25 pF | - | _ | 3.5 | MHz | | Fgpioin | GPIO input operating frequency | | | | | | | li abioiii | 1.71 V ≤ V <sub>DDIO</sub> ≤ 5.5 V | 90/10% V <sub>DDIO</sub> | _ | _ | 33 | MHz | Note 41. Based on device characterization (Not production tested). # 11.4.2 SIO # Table 11-11. SIO DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------|-----|-------------------------|-------| | Vinmax | Maximum input voltage | All allowed values of V <sub>DDIO</sub> and V <sub>DDD</sub> , see Section 11.1 | - | - | 5.5 | V | | Vinref | Input voltage reference<br>(Differential input mode) | | 0.5 | - | $0.52 \times V_{DDIO}$ | V | | | Output voltage reference (Regulat | ed output mode) | | | | • | | Voutref | | V <sub>DDIO</sub> > 3.7 | 1 | - | V <sub>DDIO</sub> – 1 | V | | | | V <sub>DDIO</sub> < 3.7 | 1 | - | V <sub>DDIO</sub> – 0.5 | V | | | Input voltage high threshold | | | | 1 | | | V <sub>IH</sub> | GPIO mode | CMOS input | $0.7 \times V_{DDIO}$ | - | _ | V | | | Differential input mode <sup>[42]</sup> | Hysteresis disabled | SIO_ref + 0.2 | - | _ | V | | | Input voltage low threshold | 1 | 1 | | 1 | I | | $V_{IL}$ | GPIO mode | CMOS input | _ | - | $0.3 \times V_{DDIO}$ | V | | | Differential input mode <sup>[42]</sup> | Hysteresis disabled | _ | _ | SIO_ref - 0.2 | V | | | Output voltage high | 1 | | | 1 | I | | V <sub>OH</sub> | Unregulated mode | I <sub>OH</sub> = 4 mA, V <sub>DDIO</sub> = 3.3 V | V <sub>DDIO</sub> – 0.4 | - | _ | V | | | Regulated mode <sup>[42]</sup> | I <sub>OH</sub> = 1 mA | SIO_ref - 0.65 | - | SIO_ref + 0.2 | V | | | Regulated mode <sup>[42]</sup> | I <sub>OH</sub> = 0.1 mA | SIO_ref - 0.3 | - | SIO_ref + 0.2 | V | | $V_{OL}$ | Output voltage low | V <sub>DDIO</sub> = 3.30 V, I <sub>OL</sub> = 25 mA | _ | - | 8.0 | V | | | | V <sub>DDIO</sub> = 3.30 V, I <sub>OL</sub> = 20 mA | _ | - | 0.4 | V | | | | V <sub>DDIO</sub> = 1.80 V, I <sub>OL</sub> = 4 mA | _ | - | 0.4 | V | | Rpullup | Pull-up resistor | | 3.5 | 5.6 | 8.5 | kΩ | | Rpulldown | Pull-down resistor | | 3.5 | 5.6 | 8.5 | kΩ | | I <sub>IL</sub> | Input leakage current (Absolute value) <sup>[43]</sup> | | | | | | | | V <sub>IH</sub> ≤ Vddsio | 25 °C, Vddsio = 3.0 V, V <sub>IH</sub> = 3.0 V | _ | - | 14 | nA | | | V <sub>IH</sub> > Vddsio | 25 °C, Vddsio = 0 V, V <sub>IH</sub> = 3.0 V | _ | - | 10 | μΑ | | C <sub>IN</sub> | Input Capacitance <sup>[43]</sup> | | _ | - | 7 | pF | | V <sub>H</sub> | Input voltage hysteresis (Schmitt-Trigger) <sup>[43]</sup> | Single ended mode (GPIO mode) | - | 40 | _ | mV | | | | Differential mode | _ | 35 | _ | mV | | Idiode | Current through protection diode to V <sub>SSIO</sub> | | - | - | 100 | μA | <sup>42.</sup> See Figure 6-10 on page 39 and Figure 6-13 on page 43 for more information on SIO reference. 43. Based on device characterization (Not production tested). Figure 11-37. Delta-sigma ADC DNL vs Output Code, 16-bit, 48 ksps, 25 $^{\circ}$ C V<sub>DDA</sub> = 3.3 V Figure 11-38. Delta-sigma ADC INL vs Output Code, 16-bit, 48 ksps, 25 °C $V_{DDA}$ = 3.3 V 11.5.3 Voltage Reference # Table 11-28. Voltage Reference Specifications See also ADC external reference specifications in Section 11.5.2. | Parameter | Description | Conditions | | Min | Тур | Max | Units | |----------------------------------|-------------------------------------------------------|-----------------------------------------|--------|------------------|-------|------------------|---------| | V <sub>REF</sub> <sup>[51]</sup> | Precision reference voltage | Initial trimming, 25 °C | | 1.023<br>(-0.1%) | 1.024 | 1.025<br>(+0.1%) | V | | | After typical PCB assembly, | , , , , , , , , , , , , , , , , , , , , | –40 °C | _ | ±0.5 | _ | % | | | post reflow | | 25 °C | _ | ±0.2 | _ | % | | | | | 85 °C | _ | ±0.2 | _ | % | | | Temperature drift <sup>[52]</sup> | Box method | | _ | _ | 30 | ppm/°C | | | Long term drift | | | _ | 100 | _ | ppm/khr | | | Thermal cycling drift (stability) <sup>[52, 53]</sup> | | | _ | 100 | _ | ppm | Figure 11-39. Voltage Reference vs. Temperature and V<sub>CCA</sub> Figure 11-40. Voltage Reference Long-Term Drift ## Notes - 51. $V_{\mathsf{REF}}$ is measured after packaging, and thus accounts for substrate and die attach stresses - 52. Based on device characterization (Not production tested). - 53. After eight full cycles between -40 °C and 100 °C. # 11.5.6 Current Digital-to-analog Converter (IDAC) All specifications are based on use of the low-resistance IDAC output pins (see Pin Descriptions on page 12 for details). See the IDAC component data sheet in PSoC Creator for full electrical specifications and APIs. Unless otherwise specified, all charts and graphs show typical values. Table 11-32. IDAC DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|-----|--------|------|--------| | | Resolution | | _ | _ | 8 | bits | | I <sub>OUT</sub> | Output current at code = 255 | Range = 2.04 mA, code = 255,<br>$V_{DDA} \ge 2.7$ V, Rload = 600 $\Omega$ | - | 2.04 | - | mA | | | | Range = 2.04 mA, high speed mode, code = 255, $V_{DDA} \le 2.7$ V, Rload = 300 $\Omega$ | _ | 2.04 | - | mA | | | | Range = 255 $\mu$ A, code = 255, Rload<br>= 600 $\Omega$ | _ | 255 | _ | μΑ | | | | Range = 31.875 $\mu$ A, code = 255,<br>Rload = 600 $\Omega$ | _ | 31.875 | _ | μΑ | | | Monotonicity | | _ | _ | Yes | | | Ezs | Zero scale error | | _ | 0 | ±1 | LSB | | Eg | Gain error | Range = 2.04 mA, 25 °C | _ | _ | ±2.5 | % | | | | Range = 255 μA, 25 ° C | _ | _ | ±2.5 | % | | | | Range = 31.875 μA, 25 ° C | _ | _ | ±3.5 | % | | TC_Eg | Temperature coefficient of gain error | Range = 2.04 mA | _ | _ | 0.04 | % / °C | | | | Range = 255 μA | _ | _ | 0.04 | % / °C | | | | Range = 31.875 μA | _ | _ | 0.05 | % / °C | | INL | Integral nonlinearity | Sink mode, range = 255 $\mu$ A, Codes 8 – 255, Rload = 2.4 $k\Omega$ , Cload = 15 pF | - | ±0.9 | ±1 | LSB | | | | Source mode, range = 255 $\mu$ A,<br>Codes 8 – 255, Rload = 2.4 $k\Omega$ ,<br>Cload = 15 pF | - | ±1.2 | ±1.6 | LSB | | DNL | Differential nonlinearity | Sink mode, range = 255 μA, Rload<br>= 2.4 kΩ, Cload = 15 pF | _ | ±0.3 | ±1 | LSB | | | | Source mode, range = 255 $\mu$ A,<br>Rload = 2.4 $k\Omega$ , Cload = 15 pF | _ | ±0.3 | ±1 | LSB | | Vcompliance | Dropout voltage, source or sink mode | Voltage headroom at max current, Rload to $V_{DDA}$ or Rload to $V_{SSA}$ , Vdiff from $V_{DDA}$ | 1 | _ | - | V | Document Number: 001-11729 Rev. AF Page 97 of 140 Figure 11-43. IDAC DNL vs Input Code, Range = 255 $\mu$ A, Source Mode Figure 11-45. IDAC INL vs Temperature, Range = $255 \mu A$ , High speed mode Figure 11-47. IDAC Full Scale Error vs Temperature, Range = 255 $\mu$ A, Source Mode Figure 11-44. IDAC DNL vs Input Code, Range = 255 $\mu$ A, Sink Mode Figure 11-46. IDAC DNL vs Temperature, Range = 255 $\mu A$ , High speed mode Figure 11-48. IDAC Full Scale Error vs Temperature, Range = 255 $\mu$ A, Sink Mode Figure 11-61. VDAC Operating Current vs Temperature, 1V Mode, Low speed mode Figure 11-62. VDAC Operating Current vs Temperature, 1 V Mode, High speed mode Table 11-35. VDAC AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------|----------------------------------------|-----------------------------------------------------------------|-----|------|------|-----------| | F <sub>DAC</sub> | Update rate | 1 V scale | - | - | 1000 | ksps | | | | 4 V scale | - | - | 250 | ksps | | TsettleP | Settling time to 0.1%, step 25% to 75% | 1 V scale, Cload = 15 pF | - | 0.45 | 1 | μs | | | | 4 V scale, Cload = 15 pF | _ | 0.8 | 3.2 | μs | | TsettleN | Settling time to 0.1%, step 75% to 25% | 1 V scale, Cload = 15 pF | _ | 0.45 | 1 | μs | | | | 4 V scale, Cload = 15 pF | _ | 0.7 | 3 | μs | | | Voltage noise | Range = 1 V, High speed mode,<br>V <sub>DDA</sub> = 5 V, 10 kHz | - | 750 | _ | nV/sqrtHz | Figure 11-63. VDAC Step Response, Codes 0x40 - 0xC0, 1 V Mode, High speed mode, $V_{DDA} = 5 \text{ V}$ Figure 11-64. VDAC Glitch Response, Codes 0x7F - 0x80, 1 V Mode, High speed mode, $V_{DDA} = 5 V$ # 11.5.9 Transimpedance Amplifier The TIA is created using a SC/CT analog block; see the TIA component data sheet in PSoC Creator for full electrical specifications and APIs. Table 11-38. Transimpedance Amplifier (TIA) DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-------------------|---------------------------------------|----------------------|-----|-----|-----|-------| | V <sub>IOFF</sub> | Input offset voltage | | _ | _ | 10 | mV | | Rconv | Conversion resistance <sup>[58]</sup> | R = 20K; 40 pF load | -25 | _ | +35 | % | | | | R = 30K; 40 pF load | -25 | _ | +35 | % | | | | R = 40K; 40 pF load | -25 | _ | +35 | % | | | | R = 80K; 40 pF load | -25 | _ | +35 | % | | | | R = 120K; 40 pF load | -25 | _ | +35 | % | | | | R = 250K; 40 pF load | -25 | _ | +35 | % | | | | R= 500K; 40 pF load | -25 | _ | +35 | % | | | | R = 1M; 40 pF load | -25 | _ | +35 | % | | | Quiescent current | | _ | 1.1 | 2 | mA | # Table 11-39. Transimpedance Amplifier (TIA) AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------------------|-----------------------|------|-----|-----|-------| | BW | Input bandwidth (–3 dB) | R = 20K; –40 pF load | 1500 | - | _ | kHz | | | | R = 120K; –40 pF load | 240 | _ | _ | kHz | | | | R = 1M; –40 pF load | 25 | _ | _ | kHz | #### Note Document Number: 001-11729 Rev. AF Page 105 of 140 <sup>58.</sup> Conversion resistance values are not calibrated. Calibrated values and details about calibration are provided in PSoC Creator component data sheets. External precision resistors can also be used. Table 11-41. PGA AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |----------------|---------------------|----------------------------------------------------------------|-----|-----|-----|-----------| | BW1 | -3 dB bandwidth | Power mode = high,<br>gain = 1, input = 100 mV<br>peak-to-peak | 6.7 | 8 | - | MHz | | SR1 | Slew rate | Power mode = high,<br>gain = 1, 20% to 80% | 3 | - | _ | V/µs | | e <sub>n</sub> | Input noise density | Power mode = high,<br>V <sub>DDA</sub> = 5 V, at 100 kHz | _ | 43 | _ | nV/sqrtHz | Figure 11-68. Bandwidth vs. Temperature, at Different Gain Settings, Power Mode = High Figure 11-69. Noise vs. Frequency, $V_{DDA} = 5 V$ , Power Mode = High 11.5.11 Temperature Sensor **Table 11-42. Temperature Sensor Specifications** | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|----------------------|-------------------------|-----|-----|-----|-------| | | Temp sensor accuracy | Range: –40 °C to +85 °C | - | ±5 | - | °C | 11.5.12 LCD Direct Drive Table 11-43. LCD Direct Drive DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|-------| | lcc | LCD system operating current | Device sleep mode with wakeup at 400-Hz rate to refresh LCDs, bus clock = 3 MHz, V <sub>DDIO</sub> = V <sub>DDA</sub> = 3 V, 4 commons, 16 segments, 1/4 duty cycle, 50 Hz frame rate, no glass connected | - | 38 | - | μА | | I <sub>CC_SEG</sub> | Current per segment driver | Strong drive mode | _ | 260 | _ | μA | | V <sub>BIAS</sub> | LCD bias range (V <sub>BIAS</sub> refers to the main output voltage(V0) of LCD DAC) | $V_{DDA} \ge 3 \text{ V} \text{ and } V_{DDA} \ge V_{BIAS}$ | 2 | - | 5 | V | | | LCD bias step size | $V_{DDA} \ge 3 \text{ V and } V_{DDA} \ge V_{BIAS}$ | - | 9.1 × V <sub>DDA</sub> | - | mV | | | LCD capacitance per segment/common driver | Drivers may be combined | _ | 500 | 5000 | pF | | | Long term segment offset | | _ | - | 20 | mV | | I <sub>OUT</sub> | Output drive current per segment driver) | V <sub>DDIO</sub> = 5.5V, strong drive mode | 355 | _ | 710 | μA | #### 11.6.2 Counter The following specifications apply to the Timer/Counter/PWM peripheral, in counter mode. Counters can also be implemented in UDBs; for more information, see the Counter component data sheet in PSoC Creator. Table 11-47. Counter DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|---------------------------|-------------------------------------------------|-----|-----|-----|-------| | | Block current consumption | 16-bit counter, at listed input clock frequency | _ | _ | _ | μA | | | 3 MHz | | - | 15 | _ | μA | | | 12 MHz | | _ | 60 | _ | μA | | | 48 MHz | | - | 260 | - | μA | | | 67 MHz | | _ | 350 | _ | μA | Table 11-48. Counter AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------------------------|------------|-----|-----|-------|-------| | | Operating frequency | | DC | _ | 67.01 | MHz | | | Capture pulse | | 15 | - | _ | ns | | | Resolution | | 15 | _ | _ | ns | | | Pulse width | | 15 | - | _ | ns | | | Pulse width (external) | | 30 | | | ns | | | Enable pulse width | | 15 | _ | _ | ns | | | Enable pulse width (external) | | 30 | - | _ | ns | | | Reset pulse width | | 15 | - | _ | ns | | | Reset pulse width (external) | | 30 | - | _ | ns | # 11.6.3 Pulse Width Modulation The following specifications apply to the Timer/Counter/PWM peripheral, in PWM mode. PWM components can also be implemented in UDBs; for more information, see the PWM component data sheet in PSoC Creator. Table 11-49. PWM DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|---------------------------|---------------------------------------------|-----|-----|-----|-------| | | Block current consumption | 16-bit PWM, at listed input clock frequency | - | - | _ | μA | | | 3 MHz | | _ | 15 | - | μA | | | 12 MHz | | _ | 60 | _ | μA | | | 48 MHz | | _ | 260 | - | μA | | | 67 MHz | | _ | 350 | _ | μA | Table 11-50. Pulse Width Modulation (PWM) AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------------------------|------------|-----|-----|-------|-------| | | Operating frequency | | DC | - | 67.01 | MHz | | | Pulse width | | 15 | - | - | ns | | | Pulse width (external) | | 30 | - | - | ns | | | Kill pulse width | | 15 | - | _ | ns | | | Kill pulse width (external) | | 30 | - | - | ns | | | Enable pulse width | | 15 | - | - | ns | | | Enable pulse width (external) | | 30 | - | _ | ns | | | Reset pulse width | | 15 | - | - | ns | | | Reset pulse width (external) | | 30 | - | - | ns | Document Number: 001-11729 Rev. AF Page 109 of 140 # 11.6.4 PC # Table 11-51. Fixed I<sup>2</sup>C DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|---------------------------|----------------------------------|-----|-----|-----|-------| | | Block current consumption | Enabled, configured for 100 kbps | _ | _ | 250 | μΑ | | | _ | Enabled, configured for 400 kbps | _ | - | 260 | μΑ | | | _ | Wake from sleep mode | _ | _ | 30 | μA | # Table 11-52. Fixed I<sup>2</sup>C AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------|------------|-----|-----|-----|-------| | | Bit rate | | - | - | 1 | Mbps | ## 11.6.5 Controller Area Network # Table 11-53. CAN DC Specifications<sup>[59]</sup> | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|---------------------------|------------|-----|-----|-----|-------| | $I_{DD}$ | Block current consumption | | _ | - | 200 | μA | # Table 11-54. CAN AC Specifications<sup>[59]</sup> | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------|---------------------|-----|-----|-----|-------| | | Bit rate | Minimum 8 MHz clock | 1 | _ | 1 | Mbit | # 11.6.6 Digital Filter Block # Table 11-55. DFB DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-----------------------|--------------------------------|-----|------|------|-------| | | DFB operating current | 64-tap FIR at F <sub>DFB</sub> | | | | | | | | 500 kHz (6.7 ksps) | _ | 0.16 | 0.27 | mA | | | | 1 MHz (13.4 ksps) | _ | 0.33 | 0.53 | mA | | | | 10 MHz (134 ksps) | _ | 3.3 | 5.3 | mA | | | | 48 MHz (644 ksps) | _ | 15.7 | 25.5 | mA | | | | 67 MHz (900 ksps) | - | 21.8 | 35.6 | mA | # Table 11-56. DFB AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------|-------------------------|------------|-----|-----|-------|-------| | F <sub>DFB</sub> | DFB operating frequency | | DC | - | 67.01 | MHz | #### Note 59. Refer to ISO 11898 specification for details. #### 11.6.7 USB #### Table 11-57. USB DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|------|-----|------|-------| | V <sub>USB_5</sub> | Device supply (V <sub>DDD</sub> ) for USB operation | USB configured, USB regulator enabled | 4.35 | _ | 5.25 | V | | V <sub>USB_3.3</sub> | | USB configured, USB regulator bypassed | 3.15 | _ | 3.6 | V | | V <sub>USB_3</sub> | | USB configured, USB regulator bypassed <sup>[60]</sup> | 2.85 | _ | 3.6 | V | | I <sub>USB_Configured</sub> | Device supply current in device | V <sub>DDD</sub> = 5 V, F <sub>CPU</sub> = 1.5 MHz | _ | 10 | _ | mA | | | active mode, bus clock and IMO = 24 MHz | V <sub>DDD</sub> = 3.3 V, F <sub>CPU</sub> = 1.5 MHz | _ | 8 | - | mA | | I <sub>USB_Suspended</sub> | Device supply current in device sleep mode | V <sub>DDD</sub> = 5 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal | - | 0.5 | - | mA | | | | V <sub>DDD</sub> = 5 V, disconnected from USB host | _ | 0.3 | _ | mA | | | | V <sub>DDD</sub> = 3.3 V, connected to USB host, PICU configured to wake on USB resume signal | - | 0.5 | - | mA | | | | V <sub>DDD</sub> = 3.3 V, disconnected from USB host | _ | 0.3 | _ | mA | # 11.6.8 Universal Digital Blocks (UDBs) PSoC Creator provides a library of prebuilt and tested standard digital peripherals (UART, SPI, LIN, PRS, CRC, timer, counter, PWM, AND, OR, and so on) that are mapped to the UDB array. See the component data sheets in PSoC Creator for full AC/DC specifications, APIs, and example code. Table 11-58. UDB AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------------|---------------------------------------------------------------|--------------------------------------------------|-----|-----|-------|-------| | Datapath Per | formance | | • | • | | • | | F <sub>MAX_TIMER</sub> | Maximum frequency of 16-bit timer in a UDB pair | | _ | - | 67.01 | MHz | | F <sub>MAX_ADDER</sub> | Maximum frequency of 16-bit adder in a UDB pair | | _ | - | 67.01 | MHz | | F <sub>MAX_CRC</sub> | Maximum frequency of 16-bit CRC/PRS in a UDB pair | | - | - | 67.01 | MHz | | PLD Perform | ance | | | | | | | F <sub>MAX_PLD</sub> | Maximum frequency of a two-pass PLD function in a UDB pair | | _ | - | 67.01 | MHz | | Clock to Outp | out Performance | | | | | | | t <sub>CLK_OUT</sub> | Propagation delay for clock in to data out, see Figure 11-70. | $25$ °C, $V_{DDD} \ge 2.7$ V | _ | 20 | 25 | ns | | t <sub>CLK_OUT</sub> | Propagation delay for clock in to data out, see Figure 11-70. | Worst-case placement, routing, and pin selection | _ | _ | 55 | ns | #### Note 60. Rise/fall time matching (TR) not guaranteed, see USB Driver AC Specifications on page 87. Document Number: 001-11729 Rev. AF Page 111 of 140 # 11.9.2 Internal Low-Speed Oscillator # Table 11-79. ILO DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------------|----------------------------|-----|-----|-----|-------| | | Operating current <sup>[76]</sup> | F <sub>OUT</sub> = 1 kHz | _ | _ | 1.7 | μΑ | | I <sub>CC</sub> | | F <sub>OUT</sub> = 33 kHz | _ | _ | 2.6 | μA | | | | F <sub>OUT</sub> = 100 kHz | _ | _ | 2.6 | μΑ | | | Leakage current <sup>[76]</sup> | Power down mode | _ | _ | 15 | nA | # Table 11-80. ILO AC Specifications<sup>[77]</sup> | Parameter | Description | Conditions | Min | Тур | Max | Units | |------------------|-------------------------------|------------|-----|-----|-----|-------| | | Startup time, all frequencies | Turbo mode | _ | _ | 2 | ms | | F <sub>ILO</sub> | ILO frequencies | | | | | | | | 100 kHz | | 45 | 100 | 200 | kHz | | | 1 kHz | | 0.5 | 1 | 2 | kHz | Figure 11-78. ILO Frequency Variation vs. Temperature Figure 11-79. ILO Frequency Variation vs. $V_{\rm DD}$ 11.9.3 MHz External Crystal Oscillator For more information on crystal or ceramic resonator selection for the MHzECO, refer to application note AN54439: PSoC 3 and PSoC 5 External Oscillators. Table 11-81. MHzECO DC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------------|-------------------|-----|-----|-----|-------| | I <sub>CC</sub> | Operating current <sup>[77]</sup> | 13.56 MHz crystal | 1 | 3.8 | 1 | mA | # Table 11-82. MHzECO AC Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------|-------------------------|------------|-----|-----|-----|-------| | F | Crystal frequency range | | 4 | _ | 25 | MHz | #### Note 76. This value is calculated, not measured. <sup>77.</sup> Based on device characterization (Not production tested). Figure 13-5. WLCSP Package (4.25 × 4.98 × 0.60 mm)