

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | 8051                                                                        |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 67MHz                                                                       |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                     |
| Peripherals                | CapSense, DMA, LCD, POR, PWM, WDT                                           |
| Number of I/O              | 38                                                                          |
| Program Memory Size        | 64KB (64K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 2K x 8                                                                      |
| RAM Size                   | 8K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x20b; D/A 2x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 68-VFQFN Exposed Pad                                                        |
| Supplier Device Package    | 68-QFN (8x8)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3866lti-207t |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# Figure 2-8. Example PCB Layout for 100-pin TQFP Part for Optimal Analog Performance

# 3. Pin Descriptions

# IDAC0, IDAC1, IDAC2, IDAC3

Low resistance output pin for high current DACs (IDAC).

#### Opamp0OUT, Opamp1OUT, Opamp2OUT, Opamp3OUT

High current output of uncommitted opamp<sup>[11]</sup>.

#### Extref0, Extref1

External reference input to the analog system.

#### Opamp0–, Opamp1–, Opamp2–, Opamp3–

Inverting input to uncommitted opamp.

## Opamp0+, Opamp1+, Opamp2+, Opamp3+

Noninverting input to uncommitted opamp.

#### GPIO

General purpose I/O pin provides interfaces to the CPU, digital peripherals, analog peripherals, interrupts, LCD segment drive, and CapSense<sup>[11]</sup>.

## I2C0: SCL, I2C1: SCL

 $I^2C$  SCL line providing wake from sleep on an address match. Any I/O pin can be used for  $I^2C$  SCL if wake from sleep is not required.

#### I2C0: SDA, I2C1: SDA

 $I^2C$  SDA line providing wake from sleep on an address match. Any I/O pin can be used for  $I^2C$  SDA if wake from sleep is not required.

# IND

Inductor connection to boost pump.

# kHz XTAL: Xo, kHz XTAL: Xi

32.768-kHz crystal oscillator pin.

## MHz XTAL: Xo, MHz XTAL: Xi

4- to 25-MHz crystal oscillator pin.

# nTRST

Optional JTAG test reset programming and debug port connection to reset the JTAG connection.

#### SIO

Special I/O provides interfaces to the CPU, digital peripherals and interrupts with a programmable high threshold voltage, analog comparator, high sink current, and high impedance state when the device is unpowered.

#### SWDCK

Serial wire debug clock programming and debug port connection.

#### **SWDIO**

Serial wire debug input and output programming and debug port connection.

# SWV

Single wire viewer debug output.

# тск

JTAG test clock programming and debug port connection.

# TDI

JTAG test data in programming and debug port connection.

# TDO

JTAG test data out programming and debug port connection.

#### Note

11. GPIOs with opamp outputs are not recommended for use with CapSense.



# 6. System Integration

# 6.1 Clocking System

The clocking system generates, divides, and distributes clocks throughout the PSoC system. For the majority of systems, no external crystal is required. The IMO and PLL together can generate up to a 66 MHz clock, accurate to  $\pm 1$  percent over voltage and temperature. Additional internal and external clock sources allow each design to optimize accuracy, power, and cost. Any of the clock sources can be used to generate other clock frequencies in the 16-bit clock dividers and UDBs for anything the user wants, for example a UART baud rate generator.

Clock generation and distribution is automatically configured through the PSoC Creator IDE graphical interface. This is based on the complete system's requirements. It greatly speeds the design process. PSoC Creator allows you to build clocking systems with minimal input. You can specify desired clock frequencies and accuracies, and the software locates or builds a clock that meets the required specifications. This is possible because of the programmability inherent in PSoC. Key features of the clocking system include:

- Seven general purpose clock sources
  - □ 3- to 62-MHz IMO, ±1% at 3 MHz
  - 4- to 25-MHz external crystal oscillator (MHzECO)
  - Clock doubler provides a doubled clock frequency output for the USB block, see USB Clock Domain on page 30.
  - DSI signal from an external I/O pin or other logic
  - 24- to 67-MHz fractional PLL sourced from IMO, MHzECO, or DSI
  - 1-kHz, 33-kHz, 100-kHz ILO for WDT and sleep timer
     32.768-kHz external crystal oscillator (kHzECO) for RTC
- IMO has a USB mode that auto locks to the USB bus clock requiring no external crystal for USB (USB equipped parts only)
- Independently sourced clock in all clock dividers
- Eight 16-bit clock dividers for the digital system
- Four 16-bit clock dividers for the analog system
- Dedicated 16-bit divider for the bus clock
- Dedicated 4-bit divider for the CPU clock
- Automatic clock configuration in PSoC Creator

| Source  | Fmin   | Tolerance at Fmin                | Fmax    | Tolerance at Fmax | Startup Time                         |
|---------|--------|----------------------------------|---------|-------------------|--------------------------------------|
| IMO     | 3 MHz  | ±1% over voltage and temperature | 62 MHz  | ±7%               | 13 µs max                            |
| MHzECO  | 4 MHz  | Crystal dependent                | 25 MHz  | Crystal dependent | 5 ms typ, max is crystal dependent   |
| DSI     | 0 MHz  | Input dependent                  | 33 MHz  | Input dependent   | Input dependent                      |
| PLL     | 24 MHz | Input dependent                  | 67 MHz  | Input dependent   | 250 µs max                           |
| Doubler | 48 MHz | Input dependent                  | 48 MHz  | Input dependent   | 1 µs max                             |
| ILO     | 1 kHz  | -50%, +100%                      | 100 kHz | -55%, +100%       | 15 ms max in lowest power mode       |
| kHzECO  | 32 kHz | Crystal dependent                | 32 kHz  | Crystal dependent | 500 ms typ, max is crystal dependent |

#### Table 6-1. Oscillator Summary





#### Figure 6-8. Resets



The term **device reset** indicates that the processor as well as analog and digital peripherals and registers are reset.

A reset status register shows some of the resets or power voltage monitoring interrupts. The program may examine this register to detect and report certain exception conditions. This register is cleared after a power-on reset. For details see the Technical Reference Manual.

#### 6.3.1 Reset Sources

- 6.3.1.1 Power Voltage Level Monitors
- IPOR Initial power-on reset

At initial power on, IPOR monitors the power voltages VDDD, VDDA, VCCD and VCCA. The trip level is not precise. It is set to approximately 1 volt, which is below the lowest specified operating voltage but high enough for the internal circuits to be reset and to hold their reset state. The monitor generates a reset pulse that is at least 150 ns wide. It may be much wider if one or more of the voltages ramps up slowly.

After boot, the IPOR circuit is disabled and voltage supervision is handed off to the precise low-voltage reset (PRES) circuit.

PRES – Precise low voltage reset

This circuit monitors the outputs of the analog and digital internal regulators after power up. The regulator outputs are compared to a precise reference voltage. The response to a PRES trip is identical to an IPOR reset.

In normal operating mode, the program cannot disable the digital PRES circuit. The analog regulator can be disabled, which also disables the analog portion of the PRES. The PRES circuit is disabled automatically during sleep and hibernate modes, with one exception: During sleep mode the regulators are periodically activated (buzzed) to provide supervisory services and to reduce wakeup time. At these times the PRES circuit is also buzzed to allow periodic voltage monitoring.

ALVI, DLVI, AHVI – Analog/digital low voltage interrupt, analog high voltage interrupt

Interrupt circuits are available to detect when VDDA and VDDD go outside a voltage range. For AHVI, VDDA is compared to a fixed trip level. For ALVI and DLVI, VDDA and VDDD are compared to trip levels that are programmable, as listed in Table 6-5. ALVI and DLVI can also be configured to generate a device reset instead of an interrupt.

| Table 6-5. Analog/Digital Low Voltage Interrupt, Analog High |
|--------------------------------------------------------------|
| Voltage Interrupt                                            |

| Interrupt | Supply | Normal Voltage<br>Range | Available Trip Settings               |
|-----------|--------|-------------------------|---------------------------------------|
| DLVI      | VDDD   | 1.71 V–5.5 V            | 1.70 V–5.45 V in 250 mV<br>increments |
| ALVI      | VDDA   | 1.71 V–5.5 V            | 1.70 V–5.45 V in 250 mV<br>increments |
| AHVI      | VDDA   | 1.71 V–5.5 V            | 5.75 V                                |

The monitors are disabled until after IPOR. During sleep mode these circuits are periodically activated (buzzed). If an interrupt occurs during buzzing then the system first enters its wakeup sequence. The interrupt is then recognized and may be serviced.

The buzz frequency is adjustable, and should be set to be less than the minimum time that any voltage is expected to be out of range. For details on how to adjust the buzz frequency, see the TRM.

- 6.3.1.2 Other Reset Sources
- XRES External reset

PSoC 3 has either a single GPIO pin that is configured as an external reset or a dedicated XRES pin. Either the dedicated XRES pin or the GPIO pin, if configured, holds the part in reset while held active (low). The response to an XRES is the same as to an IPOR reset.

After XRES has been deasserted, at least 10  $\mu s$  must elapse before it can be reasserted.

The external reset is active low. It includes an internal pull-up resistor. XRES is active during sleep and hibernate modes.

SRES – Software reset

A reset can be commanded under program control by setting a bit in the software reset register. This is done either directly by the program or indirectly by DMA access. The response to a SRES is the same as after an IPOR reset.

Another register bit exists to disable this function.

WRES – Watchdog timer reset

The watchdog reset detects when the software program is no longer being executed correctly. To indicate to the watchdog timer that it is running correctly, the program must periodically reset the timer. If the timer is not reset before a user-specified amount of time, then a reset is generated.

**Note** IPOR disables the watchdog function. The program must enable the watchdog function at an appropriate point in the code by setting a register bit. When this bit is set, it cannot be cleared again except by an IPOR power on reset event.



## 7.2.2 Datapath Module

The datapath contains an 8-bit single cycle ALU, with associated compare and condition generation logic. This datapath block is optimized to implement embedded functions, such as timers, counters, integrators, PWMs, PRS, CRC, shifters and dead band generators and many others.



# 7.2.2.1 Working Registers

The datapath contains six primary working registers, which are accessed by CPU firmware or DMA during normal operation.

| Table 7-1. | Working | Datapath | Registers |
|------------|---------|----------|-----------|
|------------|---------|----------|-----------|

| Name      | Function       | Description                                                                                                                                                                                                                 |
|-----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0 and A1 | Accumulators   | These are sources and sinks for the ALU and also sources for the compares.                                                                                                                                                  |
| D0 and D1 | Data Registers | These are sources for the ALU and sources for the compares.                                                                                                                                                                 |
| F0 and F1 | FIFOs          | These are the primary interface<br>to the system bus. They can be a<br>data source for the data registers<br>and accumulators or they can<br>capture data from the<br>accumulators or ALU. Each FIFO<br>is four bytes deep. |

# 7.2.2.2 Dynamic Configuration RAM

Dynamic configuration is the ability to change the datapath function and internal configuration on a cycle-by-cycle basis, under sequencer control. This is implemented using the 8-word × 16-bit configuration RAM, which stores eight unique 16-bit wide configurations. The address input to this RAM controls the sequence, and can be routed from any block connected to the UDB routing matrix, most typically PLD logic, I/O pins, or from the outputs of this or other datapath blocks.

## ALU

The ALU performs eight general purpose functions. They are: Increment

- Decrement
- Add
- Subtract
- Logical AND
- Logical OR
- Logical XOR
- Pass, used to pass a value through the ALU to the shift register, mask, or another UDB register.



Independent of the ALU operation, these functions are available:

- Shift left
- Shift right
- Nibble swap
- Bitwise OR mask

## 7.2.2.3 Conditionals

Each datapath has two compares, with bit masking options. Compare operands include the two accumulators and the two data registers in a variety of configurations. Other conditions include zero detect, all ones detect, and overflow. These conditions are the primary datapath outputs, a selection of which can be driven out to the UDB routing matrix. Conditional computation can use the built in chaining to neighboring UDBs to operate on wider data widths without the need to use routing resources.

#### 7.2.2.4 Variable MSB

The most significant bit of an arithmetic and shift function can be programmatically specified. This supports variable width CRC and PRS functions, and in conjunction with ALU output masking, can implement arbitrary width timers, counters and shift blocks.

## 7.2.2.5 Built in CRC/PRS

The datapath has built-in support for single cycle CRC computation and PRS generation of arbitrary width and arbitrary polynomial. CRC/PRS functions longer than 8 bits may be implemented in conjunction with PLD logic, or built in chaining may be use to extend the function into neighboring UDBs.

#### 7.2.2.6 Input/Output FIFOs

Each datapath contains two four-byte deep FIFOs, which can be independently configured as an input buffer (system bus writes to the FIFO, datapath internal reads the FIFO), or an output buffer (datapath internal writes to the FIFO, the system bus reads from the FIFO). The FIFOs generate status that are selectable as datapath outputs and can therefore be driven to the routing, to interact with sequencers, interrupts, or DMA.





# 7.2.2.7 Chaining

The datapath can be configured to chain conditions and signals such as carries and shift data with neighboring datapaths to create higher precision arithmetic, shift, CRC/PRS functions.

## 7.2.2.8 Time Multiplexing

In applications that are over sampled, or do not need high clock rates, the single ALU block in the datapath can be efficiently shared with two sets of registers and condition generators. Carry and shift out data from the ALU are registered and can be selected as inputs in subsequent cycles. This provides support for 16-bit functions in one (8-bit) datapath.

## 7.2.2.9 Datapath I/O

There are six inputs and six outputs that connect the datapath to the routing matrix. Inputs from the routing provide the configuration for the datapath operation to perform in each cycle, and the serial data inputs. Inputs can be routed from other UDB blocks, other device peripherals, device I/O pins, and so on. The outputs to the routing can be selected from the generated conditions, and the serial data outputs. Outputs can be routed to other UDB blocks, device peripherals, interrupt and DMA controller, I/O pins, and so on.

#### 7.2.3 Status and Control Module

The primary purpose of this circuitry is to coordinate CPU firmware interaction with internal UDB operation.

## Figure 7-6. Status and Control Registers



The bits of the control register, which may be written to by the system bus, are used to drive into the routing matrix, and thus provide firmware with the opportunity to control the state of UDB processing. The status register is read-only and it allows internal UDB state to be read out onto the system bus directly from internal routing. This allows firmware to monitor the state of UDB processing. Each bit of these registers has programmable connections to the routing matrix and routing connections are made depending on the requirements of the application.

#### 7.2.3.1 Usage Examples

As an example of control input, a bit in the control register can be allocated as a function enable bit. There are multiple ways to enable a function. In one method the control bit output would be routed to the clock control block in one or more UDBs and serve as a clock enable for the selected UDB blocks. A status example is a case where a PLD or datapath block generated a condition, such as a "compare true" condition that is captured and latched by the status register and then read (and cleared) by CPU firmware.



# 7.9 Digital Filter Block

Some devices in the CY8C38 family of devices have a dedicated HW accelerator block used for digital filtering. The DFB has a dedicated multiplier and accumulator that calculates a 24-bit by 24-bit multiply accumulate in one bus clock cycle. This enables the mapping of a direct form FIR filter that approaches a computation rate of one FIR tap for each clock cycle. The MCU can implement any of the functions performed by this block, but at a slower rate that consumes MCU bandwidth.

The heart of the DFB is a datapath (DP), which is the numerical calculation unit of the DFB. The DP is a 24-bit fixed-point numerical processor containing a 48-bit multiply and accumulate function (MAC), a multi-function ALU, sample and coefficient data RAMs as well as data routing, shifting, holding and rounding functions.

In the MAC, two 24-bit values can be multiplied and the result added to the 48-bit accumulator in each bus clock cycle. The MAC is the only portion of the DP that is wider than 24 bits. All results from the MAC are passed on to the ALU as 24-bit values representing the high-order 24 bits in the accumulator shifted by one (bits 46:23). The MAC assumes an implied binary point after the most significant bit.

The DP also contains an optimized ALU that supports add, subtract, comparison, threshold, absolute value, squelch, saturation, and other functions. The DP unit is controlled by seven control fields totaling 18 bits coming from the DFB Controller. For more information see the TRM.

The PSoC Creator interface provides a wizard to implement FIR and IIR digital filters with coefficients for LPF, BPF, HPF, Notch and arbitrary shape filters. 64 pairs of data and coefficients are stored. This enables a 64 tap FIR filter or up to 4 16 tap filters of either FIR or IIR formulation.

#### Figure 7-20. DFB Application Diagram (pwr/gnd not shown)



The typical use model is for data to be supplied to the DFB over the system bus from another on-chip system data source such as an ADC. The data typically passes through main memory or is directly transferred from another chip resource through DMA. The DFB processes this data and passes the result to another on chip resource such as a DAC or main memory through DMA on the system bus.

Data movement in or out of the DFB is typically controlled by the system DMA controller but can be moved directly by the MCU.

# 8. Analog Subsystem

The analog programmable system creates application specific combinations of both standard and advanced analog signal processing blocks. These blocks are then interconnected to each other and also to any pin on the device, providing a high level of design flexibility and IP security. The features of the analog subsystem are outlined here to provide an overview of capabilities and architecture.

- Flexible, configurable analog routing architecture provided by analog globals, analog mux bus, and analog local buses.
- High resolution delta-sigma ADC.
- Up to four 8-bit DACs that provide either voltage or current output.
- Four comparators with optional connection to configurable LUT outputs.
- Up to four configurable switched capacitor/continuous time (SC/CT) blocks for functions that include opamp, unity gain buffer, programmable gain amplifier, transimpedance amplifier, and mixer.
- Up to four opamps for internal use and connection to GPIO that can be used as high current output buffers.
- CapSense subsystem to enable capacitive touch sensing.
- Precision reference for generating an accurate analog voltage for internal analog blocks.



PSoC Creator provides an LCD segment drive component. The component wizard provides easy and flexible configuration of LCD resources. You can specify pins for segments and commons along with other options. The software configures the device to meet the required specifications. This is possible because of the programmability inherent to PSoC devices.

Key features of the PSoC LCD segment system are:

- LCD panel direct driving
- Type A (standard) and Type B (low-power) waveform support
- Wide operating voltage range support (2 V to 5 V) for LCD panels
- Static, 1/2, 1/3, 1/4, 1/5 bias voltage levels
- Internal bias voltage generation through internal resistor ladder
- Up to 62 total common and segment outputs
- Up to 1/16 multiplex for a maximum of 16 backplane/common outputs
- Up to 62 front plane/segment outputs for direct drive
- Drives up to 736 total segments (16 backplane × 46 front plane)
- Up to 64 levels of software controlled contrast
- Ability to move display data from memory buffer to LCD driver through DMA (without CPU intervention)
- Adjustable LCD refresh rate from 10 Hz to 150 Hz
- Ability to invert LCD display for negative image
- Three LCD driver drive modes, allowing power optimization

#### Figure 8-10. LCD System



## 8.6.1 LCD Segment Pin Driver

Each GPIO pin contains an LCD driver circuit. The LCD driver buffers the appropriate output of the LCD DAC to directly drive the glass of the LCD. A register setting determines whether the pin is a common or segment. The pin's LCD driver then selects one of the six bias voltages to drive the I/O pin, as appropriate for the display data.

#### 8.6.2 Display Data Flow

The LCD segment driver system reads display data and generates the proper output voltages to the LCD glass to produce the desired image. Display data resides in a memory buffer in the system SRAM. Each time you need to change the common and segment driver voltages, the next set of pixel data moves from the memory buffer into the Port Data Registers through the DMA.

#### 8.6.3 UDB and LCD Segment Control

A UDB is configured to generate the global LCD control signals and clocking. This set of signals is routed to each LCD pin driver through a set of dedicated LCD global routing channels. In addition to generating the global LCD control signals, the UDB also produces a DMA request to initiate the transfer of the next frame of LCD data.

#### 8.6.4 LCD DAC

The LCD DAC generates the contrast control and bias voltage for the LCD system. The LCD DAC produces up to five LCD drive voltages plus ground, based on the selected bias ratio. The bias voltages are driven out to GPIO pins on a dedicated LCD bias bus, as required.

#### 8.7 CapSense

The CapSense system provides a versatile and efficient means for measuring capacitance in applications such as touch sense buttons, sliders, proximity detection, etc. The CapSense system uses a configuration of system resources, including a few hardware functions primarily targeted for CapSense. Specific resource usage is detailed in the CapSense component in PSoC Creator.

A capacitive sensing method using a Delta-sigma Modulator (CSD) is used. It provides capacitance sensing using a switched capacitor technique with a delta-sigma modulator to convert the sensing current to a digital code.

#### 8.8 Temp Sensor

Die temperature is used to establish programming parameters for writing flash. Die temperature is measured using a dedicated sensor based on a forward biased transistor. The temperature sensor has its own auxiliary ADC.



# 8.9 DAC

The CY8C38 parts contain up to four Digital to Analog Convertors (DACs). Each DAC is 8-bit and can be configured for either voltage or current output. The DACs support CapSense, power supply regulation, and waveform generation. Each DAC has the following features:

- Adjustable voltage or current output in 255 steps
- Programmable step size (range selection)
- Eight bits of calibration to correct ± 25 percent of gain error
- Source and sink option for current output

- High and low speed / power modes
- 8 Msps conversion rate for current output
- 1 Msps conversion rate for voltage output
- Monotonic in nature
- Data and strobe inputs can be provided by the CPU or DMA, or routed directly from the DSI
- Dedicated low-resistance output pin for high-current mode



# Figure 8-11. DAC Block Diagram

#### 8.9.1 Current DAC

The current DAC (IDAC) can be configured for the ranges 0 to 31.875  $\mu$ A, 0 to 255  $\mu$ A, and 0 to 2.04 mA. The IDAC can be configured to source or sink current.

#### 8.9.2 Voltage DAC

For the voltage DAC (VDAC), the current DAC output is routed through resistors. The two ranges available for the VDAC are 0 to 1.02 V and 0 to 4.08 V. In voltage mode any load connected to the output of a DAC should be purely capacitive (the output of the VDAC is not buffered).

#### 8.10 Up/Down Mixer

In continuous time mode, the SC/CT block components are used to build an up or down mixer. Any mixing application contains an input signal frequency and a local oscillator frequency. The polarity of the clock, Fclk, switches the amplifier between inverting or noninverting gain. The output is the product of the input and the switching function from the local oscillator, with frequency components at the local oscillator plus and minus the signal frequency (Fclk + Fin and Fclk – Fin) and reduced-level frequency components at odd integer multiples of the local oscillator frequency. The local oscillator frequency is provided by the selected clock source for the mixer.

Continuous time up and down mixing works for applications with input signals and local oscillator frequencies up to 1 MHz.

#### Figure 8-12. Mixer Configuration



# 8.11 Sample and Hold

The main application for a sample and hold, is to hold a value stable while an ADC is performing a conversion. Some applications require multiple signals to be sampled simultaneously, such as for power calculations (V and I).



# **10. Development Support**

The CY8C38 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit psoc.cypress.com/getting-started to find out more.

# 10.1 Documentation

A suite of documentation, supports the CY8C38 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component data sheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

Application Notes: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers.

# 10.2 Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

## 10.3 Tools

With industry standard cores, programming, and debugging interfaces, the CY8C38 family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



| Parameter          | Description                                                        | Conditions     | Min  | Тур  | Max  | Units |
|--------------------|--------------------------------------------------------------------|----------------|------|------|------|-------|
| L <sub>BOOST</sub> | Boost inductor                                                     | 4.7 μH nominal | 3.7  | 4.7  | 5.7  | μH    |
|                    |                                                                    | 10 μH nominal  | 8.0  | 10.0 | 12.0 | μH    |
|                    |                                                                    | 22 µH nominal  | 17.0 | 22.0 | 27.0 | μH    |
| C <sub>BOOST</sub> | Total capacitance sum of $V_{DDD}$ , $V_{DDA}$ , $V_{DDIO}^{[37]}$ |                | 17.0 | 26.0 | 31.0 | μF    |
| C <sub>BAT</sub>   | Battery filter capacitor                                           |                | 17.0 | 22.0 | 27.0 | μF    |
| I <sub>F</sub>     | Schottky diode average<br>forward current                          |                | 1.0  | _    | -    | A     |
| V <sub>R</sub>     | Schottky reverse voltage                                           |                | 20.0 | -    | -    | V     |

# Figure 11-8. T<sub>A</sub> range over $V_{BAT}$ and $V_{OUT}$



Figure 11-10.  $L_{BOOST}$  values over  $V_{BAT}$  and  $V_{OUT}$ 



# Figure 11-9. $I_{OUT}$ range over $V_{BAT}$ and $V_{OUT}$



Note 37. Based on device characterization (Not production tested).



5 4 3 Voh, V 2 Vddio = 5V Vddio = 3.3V 1 Vddio = 1.8V 0 0 5 10 15 20 25 30 loh, mA

# 2.0 Vddio = 5V 1.5 Vddio = 3.3V Vddio = 1.8V 0.5 0.0 0 5 10 15 20 25 Iol, mA

Figure 11-16. GPIO Output Low Voltage and Current

# Figure 11-15. GPIO Output High Voltage and Current

# Table 11-10. GPIO AC Specifications

| Parameter  | Description                                                                             | Conditions                            | Min | Тур | Max                            | Units |
|------------|-----------------------------------------------------------------------------------------|---------------------------------------|-----|-----|--------------------------------|-------|
| TriseF     | Rise time in Fast Strong Mode <sup>[41]</sup>                                           | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | -   | -   | 6                              | ns    |
| TfallF     | Fall time in Fast Strong Mode <sup>[41]</sup>                                           | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | -   | -   | 6                              | ns    |
| TriseS     | Rise time in Slow Strong Mode <sup>[41]</sup>                                           | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | -   | -   | 60                             | ns    |
| TfallS     | Fall time in Slow Strong Mode <sup>[41]</sup>                                           | 3.3 V V <sub>DDIO</sub> Cload = 25 pF | -   | -   | 60                             | ns    |
|            | GPIO output operating frequency                                                         |                                       |     |     |                                |       |
|            | 2.7 V $\leq$ V <sub>DDIO</sub> $\leq$ 5.5 V, fast strong drive mode                     | 90/10% V <sub>DDIO</sub> into 25 pF   | -   | -   | 33                             | MHz   |
| Fgpioout   | 1.71 V $\leq$ V <sub>DDIO</sub> < 2.7 V, fast strong drive mode                         | 90/10% V <sub>DDIO</sub> into 25 pF   | -   | -   | 20                             | MHz   |
|            | $3.3 \text{ V} \leq \text{V}_{\text{DDIO}} \leq 5.5 \text{ V}$ , slow strong drive mode | 90/10% V <sub>DDIO</sub> into 25 pF   | -   | -   | 7                              | MHz   |
|            | 1.71 V $\leq$ V <sub>DDIO</sub> < 3.3 V, slow strong drive mode                         | 90/10% V <sub>DDIO</sub> into 25 pF   | -   | -   | 3.5                            | MHz   |
| Fgpioin    | GPIO input operating frequency                                                          |                                       |     |     |                                |       |
| i gpioliti | 1.71 V <u>&lt;</u> V <sub>DDIO</sub> <u>&lt;</u> 5.5 V                                  | 90/10% V <sub>DDIO</sub>              | -   | -   | 6<br>60<br>60<br>33<br>20<br>7 | MHz   |

30



# 11.4.4 XRES

# Table 11-17. XRES DC Specifications

| Parameter       | Description                                                   | Conditions | Min                   | Тур | Max                   | Units |
|-----------------|---------------------------------------------------------------|------------|-----------------------|-----|-----------------------|-------|
| V <sub>IH</sub> | Input voltage high threshold                                  |            | $0.7 \times V_{DDIO}$ | -   | -                     | V     |
| V <sub>IL</sub> | Input voltage low threshold                                   |            | -                     | -   | $0.3 \times V_{DDIO}$ | V     |
| Rpullup         | Pull-up resistor                                              |            | 3.5                   | 5.6 | 8.5                   | kΩ    |
| C <sub>IN</sub> | Input capacitance <sup>[46]</sup>                             |            | -                     | 3   | _                     | pF    |
| V <sub>H</sub>  | Input voltage hysteresis<br>(Schmitt-Trigger) <sup>[46]</sup> |            | -                     | 100 | -                     | mV    |
| Idiode          | Current through protection diode to $V_{DDIO}$ and $V_{SSIO}$ |            | -                     | _   | 100                   | μA    |

#### Table 11-18. XRES AC Specifications

| Parameter          | Description       | Conditions | Min | Тур | Max | Units |
|--------------------|-------------------|------------|-----|-----|-----|-------|
| T <sub>RESET</sub> | Reset pulse width |            | 1   | -   | -   | μs    |

# 11.5 Analog Peripherals

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

# 11.5.1 Opamp

# Table 11-19. Opamp DC Specifications

| Parameter         | Description                                 | Conditions                                                                                                                                                                                  | Min                     | Тур  | Max                     | Units  |
|-------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|--------|
| VI                | Input voltage range                         |                                                                                                                                                                                             | V <sub>SSA</sub>        | -    | V <sub>DDA</sub>        | V      |
| V <sub>OS</sub>   | Input offset voltage                        |                                                                                                                                                                                             | -                       | -    | 2.5                     | mV     |
|                   |                                             | Operating temperature –40 °C to 70 °C                                                                                                                                                       | -                       | -    | 2                       | mV     |
| TCV <sub>OS</sub> | Input offset voltage drift with temperature | Power mode = high                                                                                                                                                                           | -                       | -    | ±30                     | µV/ °C |
| Ge1               | Gain error, unity gain buffer mode          | Rload = 1 k $\Omega$                                                                                                                                                                        | -                       | -    | ±0.1                    | %      |
| C <sub>IN</sub>   | Input capacitance                           | Routing from pin                                                                                                                                                                            | -                       | -    | 18                      | pF     |
| V <sub>O</sub>    | Output voltage range                        | 1 mA, source or sink, power mode = high                                                                                                                                                     | V <sub>SSA</sub> + 0.05 | -    | V <sub>DDA</sub> – 0.05 | V      |
| I <sub>OUT</sub>  | Output current capability, source or sink   | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ $V_{DDA}$ –500 mV, $V_{DDA}$ > 2.7 V                                                                                                                  | 25                      | -    | -                       | mA     |
|                   |                                             | $\label{eq:VSSA} \begin{array}{l} V_{SSA} \mbox{ + 500 mV} \leq \mbox{Vout} \leq \mbox{V}_{DDA} \\ -500 \mbox{ mV}, \mbox{ 1.7 V} \mbox{ = } \mbox{V}_{DDA} \leq \mbox{ 2.7 V} \end{array}$ | 16                      | _    | -                       | mA     |
| I <sub>DD</sub>   | Quiescent current                           | Power mode = min                                                                                                                                                                            | -                       | 250  | 400                     | uA     |
|                   |                                             | Power mode = low                                                                                                                                                                            | -                       | 250  | 400                     | uA     |
|                   |                                             | Power mode = med                                                                                                                                                                            | -                       | 330  | 950                     | uA     |
|                   |                                             | Power mode = high                                                                                                                                                                           | -                       | 1000 | 2500                    | uA     |
| CMRR              | Common mode rejection ratio                 |                                                                                                                                                                                             | 80                      | -    | -                       | dB     |
| PSRR              | Power supply rejection ratio                | $V_{DDA} \ge 2.7 V$                                                                                                                                                                         | 85                      | -    | -                       | dB     |
|                   |                                             | V <sub>DDA</sub> < 2.7 V                                                                                                                                                                    | 70                      | -    | -                       | dB     |
| I <sub>IB</sub>   | Input bias current <sup>[46]</sup>          | 25 °C                                                                                                                                                                                       | _                       | 10   | _                       | pА     |

#### Note

46. Based on device characterization (Not production tested).



| Sample rate, |                       | Input Voltage Range       |                                      |                           |  |  |  |  |
|--------------|-----------------------|---------------------------|--------------------------------------|---------------------------|--|--|--|--|
| sps          | 0 to V <sub>REF</sub> | 0 to V <sub>REF</sub> x 2 | V <sub>SSA</sub> to V <sub>DDA</sub> | 0 to V <sub>REF</sub> x 6 |  |  |  |  |
| 2000         | 1.21                  | 1.02                      | 1.14                                 | 0.99                      |  |  |  |  |
| 3000         | 1.28                  | 1.15                      | 1.25                                 | 1.22                      |  |  |  |  |
| 6000         | 1.36                  | 1.22                      | 1.38                                 | 1.22                      |  |  |  |  |
| 12000        | 1.44                  | 1.33                      | 1.43                                 | 1.40                      |  |  |  |  |
| 24000        | 1.67                  | 1.50                      | 1.43                                 | 1.53                      |  |  |  |  |
| 48000        | 1.91                  | 1.60                      | 1.85                                 | 1.67                      |  |  |  |  |

## Table 11-24. Delta-sigma ADC RMS Noise in Counts vs. Input Range and Sample Rate, 16-bit, Internal Reference, Single Ended

Table 11-25. Delta-sigma ADC RMS Noise in Counts vs. Input Range and Sample Rate, 16-bit, Internal Reference, Differential

| Sample rate, |                   | Inpu    | t Voltage Range |                |            |
|--------------|-------------------|---------|-----------------|----------------|------------|
| sps          | ±V <sub>REF</sub> | ±VREF/2 | ±VREF/4         | ±VREF/8        | ±VREF / 16 |
| 2000         | 0.56              | 0.65    | 0.74            | 1.02           | 1.77       |
| 4000         | 0.58              | 0.72    | 0.81            | 1.10           | 1.98       |
| 8000         | 0.53              | 0.72    | 0.82            | 1.12           | 2.18       |
| 15625        | 0.58              | 0.72    | 0.85            | 1.13           | 2.20       |
| 32000        | 0.60              | 0.76    | INV             | ALID OPERATING | REGION     |
| 43750        | 0.58              | 0.75    | -               |                |            |
| 48000        | 0.59              |         | -               |                |            |

## Table 11-26. Delta-sigma ADC RMS Noise in Counts vs. Input Range and Sample Rate, 20-bit, External Reference, Single Ended

| Sample rate, |                       | Input Voltage Range       |                                      |                           |  |  |  |  |
|--------------|-----------------------|---------------------------|--------------------------------------|---------------------------|--|--|--|--|
| sps          | 0 to V <sub>REF</sub> | 0 to V <sub>REF</sub> x 2 | V <sub>SSA</sub> to V <sub>DDA</sub> | 0 to V <sub>REF</sub> x 6 |  |  |  |  |
| 8            | 1.28                  | 1.24                      | 6.02                                 | 0.97                      |  |  |  |  |
| 23           | 1.33                  | 1.28                      | 6.09                                 | 0.98                      |  |  |  |  |
| 45           | 1.77                  | 1.26                      | 6.28                                 | 0.96                      |  |  |  |  |
| 90           | 1.65                  | 0.91                      | 6.84                                 | 0.95                      |  |  |  |  |
| 187          | 1.87                  | 1.06                      | 7.97                                 | 1.01                      |  |  |  |  |

# Table 11-27. Delta-sigma ADC RMS Noise in Counts vs. Input Range and Sample Rate, 20-bit, External Reference, Differential

| Sample rate, sps |                   |         | Input Voltage Range      |         |          |
|------------------|-------------------|---------|--------------------------|---------|----------|
|                  | ±V <sub>REF</sub> | ±VREF/2 | ±VREF/4                  | ±VREF/8 | ±VREF/16 |
| 8                | 0.70              | 0.84    | 1.02                     | 1.40    | 2.65     |
| 11.3             | 0.69              | 0.86    | 0.96                     | 1.40    | 2.69     |
| 22.5             | 0.73              | 0.82    | 1.25                     | 1.77    | 2.67     |
| 45               | 0.76              | 0.94    | 1.02                     | 1.76    | 2.75     |
| 61               | 0.75              | 1.01    | 1.13                     | 1.65    | 2.98     |
| 170              | 0.75              | 0.98    | INVALID OPERATING REGION |         |          |
| 187              | 0.73              |         | -                        |         |          |



Table 11-32. IDAC DC Specifications (continued)

| Parameter       | Description                 | Conditions                                           | Min | Тур | Max | Units |
|-----------------|-----------------------------|------------------------------------------------------|-----|-----|-----|-------|
| I <sub>DD</sub> | Operating current, code = 0 | Low speed mode, source mode, range = 31.875 µA       | -   | 44  | 100 | μA    |
|                 |                             | Low speed mode, source mode, range = 255 µA,         | -   | 33  | 100 | μA    |
|                 |                             | Low speed mode, source mode,<br>range = 2.04 mA      | -   | 33  | 100 | μΑ    |
|                 |                             | Low speed mode, sink mode, range = 31.875 µA         | -   | 36  | 100 | μA    |
|                 |                             | Low speed mode, sink mode,<br>range = 255 µA         | -   | 33  | 100 | μA    |
|                 |                             | Low speed mode, sink mode,<br>range = 2.04 mA        | -   | 33  | 100 | μA    |
|                 |                             | High speed mode, source mode, range = $31.875 \mu A$ | -   | 310 | 500 | μA    |
|                 |                             | High speed mode, source mode, range = 255 µA         | -   | 305 | 500 | μΑ    |
|                 |                             | High speed mode, source mode,<br>range = 2.04 mA     | -   | 305 | 500 | μΑ    |
|                 |                             | High speed mode, sink mode,<br>range = 31.875 μA     | -   | 310 | 500 | μA    |
|                 |                             | High speed mode, sink mode,<br>range = 255 µA        | -   | 300 | 500 | μA    |
|                 |                             | High speed mode, sink mode,<br>range = 2.04 mA       | -   | 300 | 500 | μA    |

# Figure 11-41. IDAC INL vs Input Code, Range = 255 $\mu$ A, Source Mode









## Table 11-41. PGA AC Specifications

| Parameter      | Description         | Conditions                                                     | Min | Тур | Max | Units     |
|----------------|---------------------|----------------------------------------------------------------|-----|-----|-----|-----------|
| BW1            | –3 dB bandwidth     | Power mode = high,<br>gain = 1, input = 100 mV<br>peak-to-peak | 6.7 | 8   | -   | MHz       |
| SR1            | Slew rate           | Power mode = high,<br>gain = 1, 20% to 80%                     | 3   | -   | -   | V/µs      |
| e <sub>n</sub> | Input noise density | Power mode = high,<br>V <sub>DDA</sub> = 5 V, at 100 kHz       | -   | 43  | -   | nV/sqrtHz |

# Figure 11-68. Bandwidth vs. Temperature, at Different Gain Settings, Power Mode = High



Figure 11-69. Noise vs. Frequency,  $V_{DDA} = 5 V$ , Power Mode = High



# 11.5.11 Temperature Sensor

## Table 11-42. Temperature Sensor Specifications

| Parameter | Description          | Conditions              | Min | Тур | Max | Units |
|-----------|----------------------|-------------------------|-----|-----|-----|-------|
|           | Temp sensor accuracy | Range: –40 °C to +85 °C | _   | ±5  | -   | °C    |

# 11.5.12 LCD Direct Drive

# Table 11-43. LCD Direct Drive DC Specifications

| Parameter           | Description                                                                         | Conditions                                                                                                                                                                                                | Min | Тур                    | Max  | Units |
|---------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|-------|
| I <sub>CC</sub>     | LCD system operating current                                                        | Device sleep mode with wakeup at<br>400-Hz rate to refresh LCDs, bus<br>clock = 3 MHz, $V_{DDIO} = V_{DDA} = 3 V$ ,<br>4 commons, 16 segments, 1/4 duty<br>cycle, 50 Hz frame rate, no glass<br>connected | _   | 38                     | -    | μΑ    |
| I <sub>CC_SEG</sub> | Current per segment driver                                                          | Strong drive mode                                                                                                                                                                                         | -   | 260                    | -    | μA    |
| V <sub>BIAS</sub>   | LCD bias range (V <sub>BIAS</sub> refers to the main output voltage(V0) of LCD DAC) | $V_{DDA} \geq 3~V$ and $V_{DDA} \geq V_{BIAS}$                                                                                                                                                            | 2   | -                      | 5    | V     |
|                     | LCD bias step size                                                                  | $V_{DDA} \ge 3 \text{ V} \text{ and } V_{DDA} \ge V_{BIAS}$                                                                                                                                               | -   | 9.1 × V <sub>DDA</sub> | -    | mV    |
|                     | LCD capacitance per<br>segment/common driver                                        | Drivers may be combined                                                                                                                                                                                   | -   | 500                    | 5000 | pF    |
|                     | Long term segment offset                                                            |                                                                                                                                                                                                           | -   | -                      | 20   | mV    |
| I <sub>OUT</sub>    | Output drive current per segment driver)                                            | V <sub>DDIO</sub> = 5.5V, strong drive mode                                                                                                                                                               | 355 | -                      | 710  | μA    |



# Figure 11-70. Clock to Output Performance



# 11.7 Memory

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

11.7.1 Flash

# Table 11-59. Flash DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Мах | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | 1   | 5.5 | V     |

# Table 11-60. Flash AC Specifications

| Parameter          | Description                                                                | Conditions                                                          | Min | Тур | Max | Units   |
|--------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|---------|
| T <sub>WRITE</sub> | Row write time (erase + program)                                           |                                                                     | -   | 15  | 20  | ms      |
| T <sub>ERASE</sub> | Row erase time                                                             |                                                                     | -   | 10  | 13  | ms      |
|                    | Row program time                                                           |                                                                     | -   | 5   | 7   | ms      |
| T <sub>BULK</sub>  | Bulk erase time (16 KB to 64 KB)                                           |                                                                     | -   | -   | 35  | ms      |
|                    | Sector erase time (8 KB to 16 KB)                                          |                                                                     | -   | _   | 15  | ms      |
| T <sub>PROG</sub>  | Total device programming time                                              | No overhead <sup>[61]</sup>                                         | -   | 1.5 | 2   | seconds |
|                    | Flash data retention time, retention period measured from last erase cycle | Average ambient temp. $T_A \le 55$ °C, 100 K erase/program cycles   | 20  | -   | -   | years   |
|                    |                                                                            | Average ambient temp.<br>$T_A \le 85$ °C, 10 K erase/program cycles | 10  | -   | -   |         |



# 11.7.2 EEPROM

# Table 11-61. EEPROM DC Specifications

| Parameter | Description               | Conditions | Min  | Тур | Max | Units |
|-----------|---------------------------|------------|------|-----|-----|-------|
|           | Erase and program voltage |            | 1.71 | 1   | 5.5 | V     |

# Table 11-62. EEPROM AC Specifications

| Parameter          | Description                         | Conditions                                                                  | Min | Тур | Max | Units |
|--------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>WRITE</sub> | Single row erase/write cycle time   |                                                                             | -   | 10  | 20  | ms    |
|                    | retention period measured from last | Average ambient temp, T <sub>A</sub> ≤ 25 °C,<br>1M erase/program cycles    | 20  | -   | -   | years |
|                    | erase cycle                         | Average ambient temp, T <sub>A</sub> ≤ 55 °C,<br>100 K erase/program cycles | 20  | _   | -   |       |
|                    |                                     | Average ambient temp. T <sub>A</sub> ≤ 85 °C,<br>10 K erase/program cycles  | 10  | _   | -   |       |

# 11.7.3 Nonvolatile Latches (NVL))

# Table 11-63. NVL DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Max | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | -   | 5.5 | V     |

# Table 11-64. NVL AC Specifications

| Parameter | Description             | Conditions                                   | Min | Тур | Max | Units                |
|-----------|-------------------------|----------------------------------------------|-----|-----|-----|----------------------|
|           | NVL endurance           | Programmed at 25 °C                          | 1K  | -   | _   | program/erase cycles |
|           |                         | Programmed at 0 °C to 70 °C                  | 100 | -   | _   | program/erase cycles |
|           | NVL data retention time | Average ambient temp. $T_A \le 55 \degree C$ | 20  | -   | _   | years                |
|           |                         | Average ambient temp. T <sub>A</sub> ≤ 85 °C | 10  | -   |     | years                |

# 11.7.4 SRAM

# Table 11-65. SRAM DC Specifications

| Parameter         | Description            | Conditions | Min | Тур | Мах | Units |
|-------------------|------------------------|------------|-----|-----|-----|-------|
| V <sub>SRAM</sub> | SRAM retention voltage |            | 1.2 | -   |     | V     |

# Table 11-66. SRAM AC Specifications

| Parameter         | Description              | Conditions | Min | Тур | Max   | Units |
|-------------------|--------------------------|------------|-----|-----|-------|-------|
| F <sub>SRAM</sub> | SRAM operating frequency |            | DC  | -   | 67.01 | MHz   |



# 11.9 Clocking

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Unless otherwise specified, all charts and graphs show typical values.

11.9.1 Internal Main Oscillator

Table 11-77. IMO DC Specifications<sup>[73]</sup>

| Parameter | Description           | Conditions                         | Min | Тур | Max | Units |
|-----------|-----------------------|------------------------------------|-----|-----|-----|-------|
|           | Supply current        |                                    |     |     |     |       |
|           | 62.6 MHz              |                                    | -   | -   | 600 | μA    |
|           | 48 MHz                |                                    | -   | _   | 500 | μA    |
|           | 24 MHz – USB mode     | With oscillator locking to USB bus | -   | -   | 500 | μA    |
|           | 24 MHz – non USB mode |                                    | -   | -   | 300 | μA    |
|           | 12 MHz                |                                    | -   | _   | 200 | μA    |
|           | 6 MHz                 |                                    | -   | -   | 180 | μA    |
|           | 3 MHz                 |                                    | -   | -   | 150 | μA    |

# Figure 11-75. IMO Current vs. Frequency





□ 6: 64 KB

# **12.1 Part Numbering Conventions**

PSoC 3 devices follow the part numbering convention described here. All fields are single character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise.

| CY8Cabcdefg-xxx                                                                                             |                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| ■ a: Architecture<br>□ 3: PSoC 3<br>□ 5: PSoC 5                                                             | <ul> <li>ef: Package code</li> <li>Two character alphanumeric</li> <li>AX: TQFP</li> </ul>                                              |
| <ul> <li>b: Family group within architecture</li> <li>4: CY8C34 family</li> <li>6: CY8C36 family</li> </ul> | □ LT: QFN<br>□ PV: SSOP<br>□ FN: CSP                                                                                                    |
| <ul> <li>□ 8: CY8C38 family</li> <li>■ c: Speed grade</li> <li>□ 4: 48 MHz</li> <li>□ 6: 67 MHz</li> </ul>  | <ul> <li>g: Temperature range</li> <li>□ C: commercial</li> <li>□ I: industrial</li> <li>□ A: automotive</li> </ul>                     |
| ■ d: Flash capacity<br>□ 4: 16 KB<br>□ 5: 32 KB                                                             | <ul> <li>xxx: Peripheral set</li> <li>Three character numeric</li> <li>No meaning is associated with these three characters.</li> </ul> |

Examples CY8C 3 8 6 6 P V I Х хх **Cypress Prefix** 3: PSoC 3 Architecture Family Group within Architecture 8: CY8C38 Family 6: 67 MHz Speed Grade 6: 64 KB Flash Capacity -**PV: SSOP** Package Code -I: Industrial Temperature Range — Peripheral Set —

Tape and reel versions of these devices are available and are marked with a "T" at the end of the part number.

All devices in the PSoC 3 CY8C38 family comply to RoHS-6 specifications, demonstrating the commitment by Cypress to lead-free products. Lead (Pb) is an alloying element in solders that has resulted in environmental concerns due to potential toxicity. Cypress uses nickel-palladium-gold (NiPdAu) technology for the majority of leadframe-based packages.

A high-level review of the Cypress Pb-free position is available on our website. Specific package information is also available. Package Material Declaration data sheets (PMDDs) identify all substances contained within Cypress packages. PMDDs also confirm the absence of many banned substances. The information in the PMDDs will help Cypress customers plan for recycling or other "end of life" requirements.



| Revision | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *W       | 3732521 | 09/03/2012         | MKEA               | Replaced I <sub>DDDR</sub> and I <sub>DDAR</sub> specs in Table 11-2, "DC Specifications," on page 72 that were dropped out in *U revision.<br>Updated V <sub>OS</sub> Max value from 10 to 15 in Table 11-36, "Mixer DC Specifications, on page 104.<br>Updated Table 11-21, "20-bit Delta-sigma ADC DC Specifications," on page 9° I <sub>DD_20</sub> Max value from 1.25 to 1.5 mA<br>I <sub>DD_16</sub> Max value from 1.2 to 1.5 mA<br>Replaced PSoC <sup>®</sup> 3 Programming AN62391 with TRM in footnote #61 and "Programming, Debug Interfaces, Resources" section on page 65.<br>Removed Figure 11-8 (Efficiency vs Vout)<br>Updated Table 11-19, "Opamp DC Specifications," on page 88, I <sub>DD</sub> Quiescen<br>current row values from 200 and 270 to 250 and 400 respectively.<br>Updated conditions for Storage Temperature in Table 11-1, "Absolute Maximur<br>Ratings DC Specifications[18]," on page 71<br>Updated conditions and min values for NVL data retention time in Table 11-64<br>"NVL AC Specifications," on page 113<br>Updated Table 11-79, "ILO DC Specifications," on page 121.<br>Removed the following pruned parts from the "Ordering Information" section of<br>page 123.<br>CY8C3865PVI-060<br>CY8C3866AXI-035<br>Updated PSoC 3 boost circuit value throughout the document.<br>Removed 100 kHz sub row in Table 11-55, "DFB DC Specifications," on<br>page 110.<br>Updated package diagram 51-85061 to *F revision. |
| *X       | 3922905 | 03/25/2013         | MKEA               | Updated $I_{DD}_{XX}$ parameters under Table 11-21, "20-bit Delta-sigma ADC DC<br>Specifications," on page 91.<br>Updated Temperature Drift spec in Voltage Reference Specifications.<br>Added CY8C3865AXI-204, CY8C3865LTI-205, CY8C3866AXI-206,<br>CY8C3866LTI-207, CY8C3866AXI-208, and CY8C3866LTI-209 part numbers<br>in Ordering Information.<br>Updated I <sup>2</sup> C section and GPIO and SIO DC specification tables.<br>Corrected Hibernate max limit.<br>Changed INL max value from ±1.5 to ±1.6 in IDAC DC Specifications.<br>Updated ECCEN default setting in Fields and Factory Default Settings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *Y       | 4064707 | 07/18/2013         | MKEA               | Added USB test ID in Features.<br>Updated schematic in Section 2<br>Added paragraph for device reset warning in Section 5.4.<br>Added NVL bit for DEBUG_EN in Section 5.5.<br>Updated UDB PLD array diagram in Section 7.2.1.<br>Changed Tstartup specs in Section 11.2.1.<br>Changed GPIO rise and fall time specs in Section 11.4.<br>Added Opamp IIB spec in Section 11.5.1.<br>Changed Del-sig Vos spec in Section 11.5.2.<br>Added VREF spec condition: pre-assembly and added "box method" to VREF<br>temperature drift spec condition: pre-assembly in Section 11.9.1.<br>Added IMO spec condition: pre-assembly in Section 11.9.1.<br>Added Appendix for CSP package (preliminary).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *Z       | 4118845 | 09/10/2013         | MKEA               | Removed T <sub>STG</sub> spec. and added note clarifying the maximum storage temper<br>ature range in Table 11-1.<br>Updated Vos spec conditions and TCVos in Table 11-21.<br>Updated F <sub>IMO</sub> spec (3 MHz).<br>Updated 100-TQFP package diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |