Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | n | | |----------------------------|---------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 28-DIP (0.300", 7.62mm) | | Supplier Device Package | 28-SPDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c62a-04-sp | #### 1.0 GENERAL DESCRIPTION The PIC16CXX is a family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers. All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC16CXX microcontroller family has enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with separate 8-bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches (which require two cycles). A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance. PIC16CXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class. The **PIC16C61** device has 36 bytes of RAM and 13 I/O pins. In addition a timer/counter is available. The PIC16C62/62A/R62 devices have 128 bytes of RAM and 22 I/O pins. In addition, several peripheral features are available, including: three timer/counters, one Capture/Compare/PWM module and one serial port. The Synchronous Serial Port can be configured as either a 3-wire Serial Peripheral Interface (SPI™) or the two-wire Inter-Integrated Circuit (I²C) bus. The PIC16C63/R63 devices have 192 bytes of RAM, while the PIC16C66 has 368 bytes. All three devices have 22 I/O pins. In addition, several peripheral features are available, including: three timer/counters, two Capture/Compare/PWM modules and two serial ports. The Synchronous Serial Port can be configured as either a 3-wire Serial Peripheral Interface (SPI) or the two-wire Inter-Integrated Circuit (I<sup>2</sup>C) bus. The Universal Synchronous Asynchronous Receiver Transmitter (USART) is also know as a Serial Communications Interface or SCI. The PIC16C64/64A/R64 devices have 128 bytes of RAM and 33 I/O pins. In addition, several peripheral features are available, including: three timer/counters, one Capture/Compare/PWM module and one serial port. The Synchronous Serial Port can be configured as either a 3-wire Serial Peripheral Interface (SPI) or the two-wire Inter-Integrated Circuit (I<sup>2</sup>C) bus. An 8-bit Parallel Slave Port is also provided. The PIC16C65/65A/R65 devices have 192 bytes of RAM, while the PIC16C67 has 368 bytes. All four devices have 33 I/O pins. In addition, several peripheral features are available, including: three timer/counters, two Capture/Compare/PWM modules and two serial ports. The Synchronous Serial Port can be configured as either a 3-wire Serial Peripheral Interface (SPI) or the two-wire Inter-Integrated Circuit (I<sup>2</sup>C) bus. The Universal Synchronous Asynchronous Receiver Transmit- ter (USART) is also known as a Serial Communications Interface or SCI. An 8-bit Parallel Slave Port is also provided. The PIC16C6X device family has special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) mode offers a power saving mode. The user can wake the chip from SLEEP through several external and internal interrupts, and resets A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up. A UV erasable CERDIP packaged version is ideal for code development, while the cost-effective One-Time-Programmable (OTP) version is suitable for production in any volume. The PIC16C6X family fits perfectly in applications ranging from high-speed automotive and appliance control to low-power remote sensors, keyboards and telecom processors. The EPROM technology makes customization of application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low-cost, low-power, high performance, ease-of-use, and I/O flexibility make the PIC16C6X very versatile even in areas where no microcontroller use has been considered before (e.g. timer functions, serial communication, capture and compare, PWM functions, and co-processor applications). #### 1.1 Family and Upward Compatibility Those users familiar with the PIC16C5X family of microcontrollers will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for PIC16C5X can be easily ported to PIC16CXX family of devices (Appendix B). #### 1.2 <u>Development Support</u> PIC16C6X devices are supported by the complete line of Microchip Development tools. Please refer to Section 15.0 for more details about Microchip's development tools. #### 2.0 PIC16C6X DEVICE VARIETIES A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C6X Product Identification System section at the end of this data sheet. When placing orders, please use that page of the data sheet to specify the correct part number. For the PIC16C6X family of devices, there are four device "types" as indicated in the device number: - C, as in PIC16C64. These devices have EPROM type memory and operate over the standard voltage range. - LC, as in PIC16LC64. These devices have EPROM type memory and operate over an extended voltage range. - CR, as in PIC16CR64. These devices have ROM program memory and operate over the standard voltage range. - LCR, as in PIC16LCR64. These devices have ROM program memory and operate over an extended voltage range. #### 2.1 UV Erasable Devices The UV erasable version, offered in CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes. Microchip's PICSTART® Plus and PRO MATE® II programmers both support programming of the PIC16C6X. #### 2.2 <u>One-Time-Programmable (OTP)</u> Devices The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed. ### 2.3 Quick-Turnaround-Production (QTP) Devices Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details. #### 2.4 <u>Serialized Quick-Turnaround</u> Production (SQTP<sup>SM</sup>) Devices Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random, or sequential. Serial programming allows each device to have a unique number which can serve as an entry-code, password, or ID number. ROM devices do not allow serialization information in the program memory space. The user may have this information programmed in the data memory space. For information on submitting ROM code, please contact your regional sales office. #### 2.5 Read Only Memory (ROM) Devices Microchip offers masked ROM versions of several of the highest volume parts, thus giving customers a low cost option for high volume, mature products. For information on submitting ROM code, please contact your regional sales office. #### 7.3.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution. Note: To avoid an unintended device RESET, the following instruction sequence (shown in Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. This precaution must #### **EXAMPLE 7-1: CHANGING PRESCALER (TIMER0→WDT)** be followed even if the WDT is disabled. Lines 2 and 3 do NOT have to be included if the final desired prescale value is other than 1:1. If 1:1 is final desired value, then a temporary prescale value is set in lines 2 and 3 and the final prescale value will be set in lines 10 and 11. ``` 1) BSF STATUS, RPO MOVLW b'xx0x0xxx' ;Select clock source and prescale value of 3) MOVWF OPTION REG ;other than 1:1 STATUS, RPO BCF ;Bank 0 5) ;Clear TMR0 and prescaler CLRF TMR0 BSF STATUS, RP1 ;Bank 1 7) MOVLW b'xxxx1xxx' ;Select WDT, do not change prescale value 8) MOVWF OPTION REG 9) CLRWDT ;Clears WDT and prescaler 10) MOVLW b'xxxx1xxx' ;Select new prescale value and WDT 11) MOVWF OPTION REG STATUS, RPO :Bank 0 12) BCF ``` To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2. #### **EXAMPLE 7-2:** CHANGING PRESCALER (WDT→TIMER0) ``` CLRWDT ;Clear WDT and prescaler BSF STATUS, RPO ;Bank 1 MOVLW b'xxxx0xxx';Select TMRO, new prescale value and clock source MOVWF OPTION_REG ; BCF STATUS, RPO ;Bank 0 ``` #### TABLE 7-1: REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |-----------------------|--------|--------|---------------------|------------|-------------|-----------|-----------|-------|-------|--------------------------|---------------------------| | 01h, 101h | TMR0 | Timer0 | module's r | egister | | xxxx xxxx | uuuu uuuu | | | | | | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE <sup>(1)</sup> | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 81h, 181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 85h | TRISA | _ | _ | PORTA Data | Direction F | 11 1111 | 11 1111 | | | | | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0. Note 1: TRISA<5> and bit PEIE are not implemented on the PIC16C61, read as '0'. #### 8.1 <u>Timer1 Operation in Timer Mode</u> **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 Timer mode is selected by clearing bit TMR1CS (T1CON<1>). In this mode, the input clock to the timer is Fosc/4. The synchronize control bit T1SYNC (T1CON<2>) has no effect since the internal clock is always in sync. #### 8.2 <u>Timer1 Operation in Synchronized</u> Counter Mode Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 Counter mode is selected by setting bit TMR1CS. In this mode the timer increments on every rising edge of clock input on T1OSI when enable bit T1OSCEN is set or pin with T1CKI when bit T1OSCEN is cleared. Note: The T1OSI function is multiplexed to different pins, depending on the device. See the pinout descriptions to see which pin has the T1OSI function. If T1SYNC is cleared, then the external clock input is synchronized with internal phase clocks. The synchronization is done after the prescaler stage. The prescaler stage is an asynchronous ripple counter. In this configuration, during SLEEP mode, Timer1 will not increment even if an external clock is present, since the synchronization circuit is shut off. The prescaler, however, will continue to increment. ### 8.2.1 EXTERNAL CLOCK INPUT TIMING FOR SYNCHRONIZED COUNTER MODE When an external clock input is used for Timer1 in synchronized counter mode, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of TMR1 after synchronization. When the prescaler is 1:1, the external clock input is the same as the prescaler output. The synchronization of T1CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T1CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to appropriate electrical specification section, parameters 45, 46, and 47 When a prescaler other than 1:1 is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. In order for the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T1CKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on T1CKI high and low time is that they do not violate the minimum pulse width requirements of 10 ns). Refer to applicable electrical specification section, parameters 40, 42, 45, 46, and 47. #### FIGURE 8-2: TIMER1 BLOCK DIAGRAM - Note 1: When enable bit T1OSCEN is cleared, the inverter and feedback resistor are turned off. This eliminates power drain. - 2: See pinouts for pins with T1OSO and T1OSI functions. - 3: For the PIC16C62/64/65, the Schmitt Trigger is not implemented in external clock mode. Steps to follow when setting up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, then set bit BRGH. (Section 12.1). - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - If interrupts are desired, then set enable bit TXIE. - If 9-bit transmission is desired, then set transmit bit TX9. - Enable the transmission by setting bit TXEN, which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Load data to the TXREG register (starts transmission). #### FIGURE 12-8: ASYNCHRONOUS MASTER TRANSMISSION #### FIGURE 12-9: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK) #### TABLE 12-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets | |---------|-------|----------------------|----------|-----------|-----------|-------|--------|--------|--------|-------------------------|---------------------------------| | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | (2) | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | - | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Tra | ansmit R | egister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | (2) | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | Genera | 0000 0000 | 0000 0000 | | | | | | | Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Transmission. Note 1: PSPIF and PSPIE are reserved on the PIC16C63/R63/66, always maintain these bits clear. 2: PIR1<6> and PIE1<6> are reserved, always maintain these bits clear. TABLE 13-12: INITIALIZATION CONDITIONS FOR ALL REGISTERS (Cont.'d) | Register | | Applicable Devices | | | | | | | Power-on Reset<br>Brown-out<br>Reset | MCLR Reset during: - normal operation - SLEEP WDT Reset | Wake-up via<br>interrupt or<br>WDT Wake-up | | | | | | | |----------|----|--------------------|-----|-----|----|-----|----|-----|--------------------------------------|-----------------------------------------------------------|--------------------------------------------|-----|----|----|-----------|-----------|-----------| | TRISD | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISE | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0000 -111 | 0000 -111 | uuuu -uuu | | PIE1 | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 00 0000 | 00 0000 | uu uuuu | | | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0000 0000 | 0000 0000 | uuuu uuuu | | PIE2 | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0 | 0 | u | | PCON | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0u | uu | uu | | FCON | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0- | u- | u- | | PR2 | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 1111 1111 | 1111 1111 | 1111 1111 | | SSPADD | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 00 0000 | 00 0000 | uu uuuu | | TXSTA | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0000 -010 | 0000 -010 | uuuu -uuu | | SPBRG | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | 0000 0000 | 0000 0000 | uuuu uuuu | $<sup>\</sup>label{eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up). <sup>2:</sup> When the wake-up is due to an interrupt and the global enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1. <sup>3:</sup> See Table 13-10 and Table 13-11 for reset value for specific conditions. SLEEP Syntax: [ label ] SLEEP Operands: None Operation: $00h \rightarrow WDT$ , $0 \rightarrow WDT$ prescaler, $1 \rightarrow \overline{10}$ $0 \rightarrow \overline{PD}$ TO, PD Status Affected: Encoding: 0000 0110 0011 Description: The power-down status bit, PD is cleared. Time-out status bit, $\overline{\text{TO}}$ is set. Watchdog Timer and its pres- caler are cleared. The processor is put into SLEEP mode with the oscillator stopped. See Section 13.8 for more details. Words: Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Decode No-No-Go to Operation Operation Sleep Example: SLEEP **SUBLW** Subtract W from Literal Syntax: [ label ] SUBLW k Operands: $0 \le k \le 255$ Operation: $k - (W) \rightarrow (W)$ C. DC. Z Status Affected: Encoding: 110x kkkk kkkk The W register is subtracted (2's comple-Description: ment method) from the eight bit literal 'k'. The result is placed in the W register. Words: Cycles: Q1 Q2 Q4 Q Cycle Activity: Q3 Decode Read Process Write to W Example 1: SUBLW 0x02 Before Instruction W С ? ? literal 'k' After Instruction W С 1; result is positive data Ζ Example 2: Before Instruction > 2 W С ? = Z After Instruction W С 1; result is zero z Example 3: Before Instruction > W 3 С ? = ? After Instruction W 0xFF С 0; result is negative z #### 15.0 ELECTRICAL CHARACTERISTICS FOR PIC16C61 #### Absolute Maximum Ratings † | - · | | |--------------------------------------------------------------------|----------------------| | Ambient temperature under bias | 55°C to +125°C | | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +14V | | Voltage on RA4 pin with respect to Vss | 0V to +14V | | Total power dissipation (Note 1) | 800 mW | | Maximum current out of Vss pin | 150 mA | | Maximum current into VDD pin | 100 mA | | Input clamp current, Iik (VI < 0 or VI > VDD) | ± 20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 20 mA | | Maximum current sunk by PORTA | 80 mA | | Maximum current sourced by PORTA | 50 mA | | Maximum current sunk by PORTB | 150 mA | | Maximum current sourced by PORTB | 100 mA | Note 1: Power dissipation is calculated as follows: Pdis = VDD x {IDD - \( \subseteq \text{IDD} - \subseteq \text{IOH} \) + \( \subseteq \text{(VDD-VOH)} \) x IOH} + \( \subseteq \text{(VOI x IOL)} \) Note 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 15-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16C61-04 | PIC16C61-20 | PIC16LC61-04 | JW Devices | |-----|----------------------------|--------------------------|----------------------------|----------------------------| | RC | VDD: 4.0V to 6.0V | VDD: 4.5V to 5.5V | VDD: 3.0V to 6.0V | VDD: 4.0V to 6.0V | | | IDD: 3.3 mA max. at 5.5V | IDD: 1.8 mA typ. at 5.5V | IDD: 1.4 mA typ. at 3.0V | IDD: 3.3 mA max. at 5.5V | | | IPD: 14 μA max. at 4V | IPD: 1.0 μA typ. at 4V | IPD: 0.6 μA typ. at 3V | IPD: 14 μA max. at 4V | | | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | | XT | VDD: 4.0V to 6.0V | VDD: 4.5V to 5.5V | VDD: 3.0V to 6.0V | VDD: 4.0V to 6.0V | | | IDD: 3.3 mA max. at 5.5V | IDD: 1.8 mA typ. at 5.5V | IDD: 1.4 mA typ. at 3.0V | IDD: 3.3 mA max. at 5.5V | | | IPD: 14 μA max. at 4V | IPD: 1.0 μA typ. at 4V | IPD: 0.6 μA typ. at 3V | IPD: 14 μA max. at 4V | | | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | Freq: 4 MHz max. | | HS | VDD: 4.5V to 5.5V | VDD: 4.5V to 5.5V | | VDD: 4.5V to 5.5V | | | IDD: 13.5 mA typ. at 5.5V | IDD: 30 mA max. at 5.5V | Not recommended for use in | IDD: 30 mA max. at 5.5V | | | IPD: 1.0 μA typ. at 4.5V | IPD: 1.0 μA typ. at 4.5V | HS mode | IPD: 1.0 μA typ. at 4.5V | | | Freq: 4 MHz max. | Freq: 20 MHz max. | | Freq: 20 MHz max. | | LP | VDD: 4.0V to 6.0V | | VDD: 3.0V to 6.0V | VDD: 3.0V to 6.0V | | | IDD: 15 μA typ. at 32 kHz, | Not recommended for | IDD: 32 μA max. at 32 kHz, | IDD: 32 μA max. at 32 kHz, | | | 4.0V | use in LP mode | 3.0V | 3.0V | | | IPD: 0.6 μA typ. at 4.0V | use iii LP mode | IPD: 9 μA max. at 3.0V | IPD: 9 μA max. at 3.0V | | | Freq: 200 kHz max. | | Freq: 200 kHz max. | Freq: 200 kHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. # 16.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES FOR PIC16C61 The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (i.e., outside specified VDD range). This is for information only and devices are guaranteed to operate properly only within the specified range. Note: The data presented in this section is a statistical summary of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution while 'max' or 'min' represents (mean +3σ) and (mean -3σ) respectively where σ is standard deviation. FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE TABLE 16-1: RC OSCILLATOR FREQUENCIES | Cext | Rext | Ave<br>Fosc @ | | |--------|------|---------------|----------| | 20 pF | 4.7k | 4.52 MHz | ± 17.35% | | | 10k | 2.47 MHz | ± 10.10% | | | 100k | 290.86 kHz | ± 11.90% | | 100 pF | 3.3k | 1.92 MHz | ± 9.43% | | | 4.7k | 1.48 MHz | ± 9.83% | | | 10k | 788.77 kHz | ± 10.92% | | | 100k | 88.11 kHz | ± 16.03% | | 300 pF | 3.3k | 726.89 kHz | ± 10.97% | | | 4.7k | 573.95 kHz | ± 10.14% | | | 10k | 307.31 kHz | ± 10.43% | | | 100k | 33.82 kHz | ± 11.24% | The percentage variation indicated here is part to part variation due to normal process distribution. The variation indicated is ±3 standard deviation from average value for VDD = 5V. FIGURE 16-12: TYPICAL IDD Vs. FREQUENCY (EXTERNAL CLOCK, 25°C) FIGURE 16-13: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK, -40° TO +85°C) #### FIGURE 19-10: I<sup>2</sup>C BUS DATA TIMING TABLE 19-10: I<sup>2</sup>C BUS DATA REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Max | Units | Conditions | |---------------|---------|------------------------|--------------|------------|------|-------|--------------------------------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 4.0 | _ | μS | Device must operate at a mini-<br>mum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μS | Devce must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5Tcy | _ | | | | 101 | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μS | Device must operate at a mini-<br>mum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μS | Device must operate at a mini-<br>mum of 10 MHz | | | | | SSP Module | 1.5Tcy | _ | | | | 102 | TR | SDA and SCL rise | 100 kHz mode | _ | 1000 | ns | | | | | time | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10-400 pF | | 103 | TF | SDA and SCL fall time | 100 kHz mode | _ | 300 | ns | | | | | | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10-400 pF | | 90 | Tsu:sta | START condition | 100 kHz mode | 4.7 | _ | μS | Only relevant for repeated | | | | setup time | 400 kHz mode | 0.6 | _ | μS | START condition | | 91 | THD:STA | START condition hold | 100 kHz mode | 4.0 | _ | μS | After this period the first clock | | | | time | 400 kHz mode | 0.6 | _ | μs | pulse is generated | | 106 | THD:DAT | Data input hold time | 100 kHz mode | 0 | _ | ns | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | 107 | TSU:DAT | Data input setup time | 100 kHz mode | 250 | _ | ns | Note 2 | | | | | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | STOP condition setup | 100 kHz mode | 4.7 | _ | μS | | | | | time | 400 kHz mode | 0.6 | _ | μS | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | Note 1 | | | | clock | 400 kHz mode | _ | _ | ns | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | μS | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μS | before a new transmission can start | | Nata di A | Cb | Bus capacitive loading | | _ | 400 | pF | defined veries (min 000 ms) of | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions. 2: A fast-mode (400 kHz) I<sup>2</sup>C-bus device can be used in a standard-mode (100 kHz) I<sup>2</sup>C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the SCL line is released. DC CHARACTERISTICS Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 20.1 DC Characteristics: PIC16C63/65A-04 (Commercial, Industrial, Extended) PIC16C63/65A-10 (Commercial, Industrial, Extended) PIC16C63/65A-20 (Commercial, Industrial, Extended) Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}$ C $\leq TA \leq +125^{\circ}$ C for extended, -40°C ≤ TA ≤ +85°C for industrial and | | | | | | 0°0 | 2 ≤ | ≤ Ta ≤ +70°C for commercial | |----------------|------------------------------------------------------------------|-------|------------|------------|------------|--------------------------|-------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | D001<br>D001A | Supply Voltage | VDD | 4.0<br>4.5 | - | 6.0<br>5.5 | V<br>V | XT, RC and LP osc configuration<br>HS osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | | V | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | - | Vss | ı | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | | V/ms | See section on Power-on Reset for details | | D005 | Brown-out Reset Voltage | BVDD | 3.7 | 4.0 | 4.3 | V | BODEN configuration bit is enabled | | | | | 3.7 | 4.0 | 4.4 | V | Extended Range Only | | D010 | Supply Current (Note 2, 5) | IDD | - | 2.7 | 5 | mA | XT, RC, osc config Fosc = 4 MHz,<br>VDD = 5.5V (Note 4) | | D013 | | | - | 10 | 20 | mA | HS osc config Fosc = 20 MHz, VDD = 5.5V | | D015* | Brown-out Reset Current (Note 6) | ΔIBOR | - | 350 | 425 | μА | BOR enabled, VDD = 5.0V | | D020 | Power-down Current | IPD | - | 10.5 | 42 | μА | VDD = 4.0V, WDT enabled,-40°C to +85°C | | D021 | (Note 3, 5) | | - | 1.5 | 16 | μA | VDD = 4.0V, WDT disabled, -0°C to +70°C | | D021A<br>D021B | | | - | 1.5<br>2.5 | 19<br>19 | μ <b>Α</b><br>μ <b>Α</b> | VDD = 4.0V, WDT disabled,-40°C to +85°C<br>VDD = 4.0V, WDT disabled,-40°C to +125°C | | D023* | Brown-out Reset Current (Note 6) | ΔİBOR | - | 350 | 425 | μ <b>A</b> | BOR enabled, VDD = 5.0V | - These parameters are characterized but not tested. - Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD. MCLR = VDD; WDT enabled/disabled as specified. - 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. #### FIGURE 20-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2) TABLE 20-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2) | Parameter No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | |---------------|--------------------------------|------------------|------------------------|------------------------|----------------|------|-----|-------|------------------------------------| | 50* | TccL | CCP1 and CCP2 | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | input low time | With Prescaler | PIC16 <b>C</b> 63/65A | 10 | _ | | ns | | | | | | | PIC16 <b>LC</b> 63/65A | 20 | _ | - | ns | | | 51* | input high time With Prescaler | | | 0.5Tcy + 20 | _ | _ | ns | | | | | | | With Prescaler | PIC16 <b>C</b> 63/65A | 10 | _ | _ | ns | | | | | | PIC16 <b>LC</b> 63/65A | 20 | _ | _ | ns | | | | 52* | TccP | CCP1 and CCP2 in | put period | | 3Tcy + 40<br>N | _ | - | ns | N = prescale value<br>(1,4, or 16) | | 53* | TccR | CCP1 and CCP2 o | utput rise time | PIC16 <b>C</b> 63/65A | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 63/65A | _ | 25 | 45 | ns | | | 54* | TccF | CCP1 and CCP2 o | utput fall time | PIC16 <b>C</b> 63/65A | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 63/65A | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 23-12: TYPICAL IDD vs. FREQUENCY (RC MODE @ 22 pF, 25°C) FIGURE 23-13: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 22 pF, -40°C TO 85°C) FIGURE 23-22: TYPICAL XTAL STARTUP TIME vs. VDD (LP MODE, 25°C) FIGURE 23-23: TYPICAL XTAL STARTUP TIME vs. VDD (HS MODE, 25°C) FIGURE 23-24: TYPICAL XTAL STARTUP TIME vs. VDD (XT MODE, 25°C) TABLE 23-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATORS | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | | | | |------------------|-----------------|------------------|------------------|--|--|--| | LP | 32 kHz | 33 pF | 33 pF | | | | | | 200 kHz | 15 pF | 15 pF | | | | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | | | | 1 MHz | 15 pF | 15 pF | | | | | | 4 MHz | 15 pF | 15 pF | | | | | HS | 4 MHz | 15 pF | 15 pF | | | | | | 8 MHz | 15-33 pF | 15-33 pF | | | | | | 20 MHz | 15-33 pF | 15-33 pF | | | | | | | | • | | | | | Crystals<br>Used | | | | | | | | 32 kHz | Epson C-00 | 01R32.768K-A | ± 20 PPM | | | | | 200 kHz | STD XTL 2 | 00.000KHz | ± 20 PPM | | | | | 1 MHz | ECS ECS-1 | 10-13-1 | ± 50 PPM | | | | | 4 MHz | ECS ECS-4 | ECS ECS-40-20-1 | | | | | | 8 MHz | EPSON CA | -301 8.000M-C | ± 30 PPM | | | | | 20 MHz | EPSON CA | -301 20.000M-C | ± 30 PPM | | | | | gisters | | PORTD | | |---------------------|--------------------------|---------|------------------------| | CCP1CON | | Section | 57 | | Diagram | 78 | Summary | 28, 30, 32 | | Section | 78 | PORTE | | | Summary | | Section | 58 | | CCP2CON | 2 1, 20, 20, 00, 02 | | 28, 30, 32 | | Diagram | 79 | PR2 | 20, 00, 02 | | • | | | 05 07 00 01 00 | | Section | | | 25, 27, 29, 31, 33 | | Summary | 26, 30, 32 | RCREG | | | CCPR1H | | - | 26, 30, 32 | | Summary | 24, 26, 28, 30, 32 | RCSTA | | | CCPR1L | | Diagram | 106 | | Summary | 24, 26, 28, 30, 32 | Summary | 26, 30, 32 | | CCPR2H | | SPBRG | • | | Summary | 26 30 32 | | 27, 31, 33 | | CCPR2L | 20, 00, 02 | • | | | | 00.00.00 | SSPBUF | 22 | | Summary | 26, 30, 32 | | | | FSR | | Summary | 24, 26, 28, 30, 32 | | Indirect Addressing | 49 | SSPCON | | | Summary | 24, 26, 28, 30, 32, 34 | Diagram | 85 | | INDF | | | 24, 26, 28, 30, 32 | | Indirect Addressing | 49 | SSPSR | | | | | | 86 | | Summary | . 24, 26, 26, 30, 32, 34 | | | | INTCON | | | 89 | | Diagram | 37 | · · | 84 | | Section | 37 | Section | 84 | | Summary | . 24, 26, 28, 30, 32, 34 | Summary | 25, 27, 29, 31, 33 | | OPTION | | STATUS | | | Diagram | 36 | | 35 | | Section | | • | 35 | | | | | | | Summary | . 25, 27, 29, 31, 33, 34 | • | 24, 26, 28, 30, 32, 34 | | PCL | | T1CON | | | Section | 48 | Diagram | 71 | | Summary | 24, 26, 28, 30, 32, 34 | Section | 71 | | PCLATH | | Summary | 24, 26, 28, 30, 32 | | Section | 48 | T2CON | , -, -, -, - | | Summary | | | 75 | | | 24, 20, 20, 30, 32, 34 | · · | | | PCON | 47 | | | | Diagram | | • | 24, 26, 28, 30, 32 | | Section | | TMR0 | | | Summary | 25, 27, 29, 31, 33 | Summary | 24, 26, 28, 30, 32, 34 | | PIE1 | | TMR1H | | | Diagram | 40 | Summary | 24, 26, 28, 30, 32 | | Section | | TMR1L | | | | | | 04 06 00 00 00 | | Summary | 25, 27, 29, 31, 33 | - | 24, 26, 28, 30, 32 | | PIE2 | | | 75 | | Diagram | | | 24, 26, 28, 30, 32 | | Section | 45 | TRISA | | | Summary | 27, 31, 33 | Section | 51 | | PIR1 | , - , | | 25, 27, 29, 31, 33 | | Diagram | 44 | TRISB | | | • | | | | | Section | | | 53 | | Summary | 24, 26, 28, 30, 32 | Summary | 25, 27, 29, 31, 33, 34 | | PIR2 | | TRISC | | | Diagram | 46 | Section | 55 | | Section | | | 25, 27, 29, 31, 33 | | Summary | | TRISD | 2, =. , =2, 3., 00 | | PORTA | 20, 00, 02 | | 57 | | | F4 | | | | Section | | , | 29, 31, 33 | | Summary | 24, 26, 28, 30, 32 | TRISE | | | PORTB | | Diagram | 58 | | Section | 53 | Section | 58 | | Summary | | | 29, 31, 33 | | PORTC | , , , , , , , | TXREG | 20, 31, 00 | | | | | 00 00 00 | | Section | | Summary | 26, 30, 32 | | Summary | 24. 26. 28. 30. 32 | | | # PIC16C6X | TXSTA | SSP in I <sup>2</sup> C Mode - See I <sup>2</sup> C | |-------------------------------------------------------|-------------------------------------------------------| | Diagram105 | SSPADD25, 27, 29, 31, 33, 34, 9 | | Section105 | SSPBUF 24, 26, 28, 30, 32, 34, 9 | | Summary31, 33 | SSPCON | | W9 | SSPEN | | Special Function Registers, Initialization | SSPIE | | Conditions | SSPIF4 | | Special Function Registers, Reset Conditions131 | SSPM3:SSPM0 | | Special Function Register Summary 24, 26, 28, 30, 32 | · · · · · · · · · · · · · · · · · · · | | • | SSPOV | | File Maps21 | SSPSTAT | | Resets | SSPSTAT Register | | ROM7 | Stack4 | | RP0 bit | Start bit, S 84, 8 | | RP1 | STATUS24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 3 | | RX9106 | Status bits | | RX9D106 | Status Bits During Various Resets | | • | Stop bit, P | | S | Switching Prescalers | | S84, 89 | SYNC,USART Mode Select bit, SYNC | | SCI - See Universal Synchronous Asynchronous Receiver | Synchronizing Clocks, TMR0 | | Transmitter (USART) | Synchronous Serial Port (SSP) | | SCK86 | Block Diagram, SPI Mode8 | | SCL | CDI Manta (Olava Dia system | | SDI | SPI Master/Slave Diagram | | SDO | SPI Mode | | | Synchronous Serial Port Enable bit, SSPEN85, 9 | | Serial Port Enable bit, SPEN | Synchronous Serial Port Interrupt Enable bit, SSPIE 3 | | Serial Programming142 | Synchronous Serial Port Interrupt Flag bit, SSPIF 4 | | Serial Programming, Block Diagram142 | Synchronous Serial Port Mode Select bits, | | Serialized Quick-Turnaround-Production7 | SSPM3:SSPM0 85, 9 | | Single Receive Enable bit, SREN106 | Synchronous Serial Port Module 8 | | Slave Mode | Synchronous Serial Port Status Register 8 | | SCL100 | | | SDA100 | T | | SLEEP Mode123, 141 | T0CS3 | | SMP89 | TOIE | | Software Simulator (MPSIM)161 | TOIF | | SPBRG25, 27, 29, 31, 33, 34 | TOSE | | Special Features, Section | T1CKPS1:T1CKPS0 | | SPEN | | | | T1CON | | SPI | T10SCEN | | Block Diagram86, 91 | T1SYNC 7 | | Master Mode92 | T2CKPS1:T2CKPS07 | | Master Mode Timing93 | T2CON | | Mode86 | TIme-out | | Serial Clock91 | Time-out bit3 | | Serial Data In91 | Time-out Sequence13 | | Serial Data Out91 | Timer Modules | | Slave Mode Timing94 | Overview, all6 | | Slave Mode Timing Diagram93 | Timer0 | | Slave Select | Block Diagram6 | | SPI clock | Counter Mode | | SPI Mode91 | | | SSPCON 90 | External Clock6 | | | Interrupt 6 | | SSPSTAT89 | Overview 6 | | SPI Clock Edge Select bit, CKE89 | Prescaler 6 | | SPI Data Input Sample Phase Select bit, SMP89 | Section 6 | | SPI Mode86 | Timer Mode 6 | | SREN106 | Timing DiagramTilming Diagrams | | <del>SS</del> 86 | Timer0 6 | | SSP | TMR0 register6 | | Module Overview83 | Timer1 | | Section | Block Diagram | | SSPBUF 92 | | | SSPCON | Capacitor Selection | | SSPSR | Counter Mode, Asynchronous | | | Counter Mode, Synchronous | | SSPSTAT89 | External Clock | | | Oscillator 7 | # PIC16C6X | Overview6 | 63 | Watchdog Timer | 20 | |-----------------------------------------------|-----|--------------------------------------|-----------------| | Prescaler | 72 | PIC16C63 | | | Read/Write in Asynchronous Counter Mode | | Brown-out Reset | 239 | | Section | | Capture/Compare/PWM | | | | | CLKOUT and I/O | | | Synchronizing with External Clock | | | | | Timer Mode | | External Clock | | | TMR1 Register Pair | 71 | I <sup>2</sup> C Bus Data | | | Timer2 | | I <sup>2</sup> C Bus Start/Stop Bits | 24 | | Block Diagram | 75 | Oscillator Start-up Timer | 239 | | Overview | 63 | Power-up Timer | | | Postscaler | | Reset | | | | | SPI Mode | | | Prescaler | | | | | Timer0 Clock Synchronization, Delay | | Timer0 | | | TImer0 Interrupt | 38 | Timer1 | 240 | | Timer1 Clock Source Select bit, TMR1CS | 71 | USART Synchronous Receive | | | Timer1 External Clock Input Synchronization | | (Master/Slave) | 246 | | Control bit, T1SYNC | 71 | Watchdog Timer | | | Timer1 Input Clock Prescale Select bits | | PIC16C64 | | | Timer1 Mode Selection | | Capture/Compare/PWM | 10 | | | | | | | Timer1 On bit, TMR1ON | | CLKOUT and I/O | | | Timer1 Oscillator Enable Control bit, T1OSCEN | 71 | External Clock | | | Timer2 Clock Prescale Select bits, | | I <sup>2</sup> C Bus Data | 197 | | T2CKPS1:T2CKPS0 | 75 | I <sup>2</sup> C Bus Start/Stop Bits | 196 | | Timer2 Module | 75 | Oscillator Start-up Timer | 19 <sup>.</sup> | | Timer2 On bit, TMR2ON | | Parallel Slave Port | | | | 13 | Power-up Timer | | | Timer2 Output Postscale Select bits, | | | | | TOUTPS3:TOUTPS0 | 75 | Reset | | | Timing Diagrams | | SPI Mode | | | Brown-out Reset12 | 29 | Timer0 | 192 | | I <sup>2</sup> C Clock Synchronization | 98 | Timer1 | 192 | | I <sup>2</sup> C Data Transfer Wait State | | Watchdog Timer | 19 <sup>.</sup> | | I <sup>2</sup> C Multi-Master Arbitration | | PIC16C64A | | | | | Brown-out Reset | 20. | | I <sup>2</sup> C Reception (7-bit Address)10 | U I | Capture/Compare/PWM | | | PIC16C61 | | | | | CLKOUT and I/O17 | | CLKOUT and I/O | | | External Clock16 | 69 | External Clock | | | Oscillator Start-up Timer17 | 71 | I <sup>2</sup> C Bus Data | 213 | | Power-up Timer17 | 71 | I <sup>2</sup> C Bus Start/Stop Bits | 212 | | Reset | | Oscillator Start-up Timer | 20 | | Timer01 | | Parallel Slave Port | | | | | Power-up Timer | | | Watchdog Timer | / 1 | Reset | | | PIC16C62 | | | | | Capture/Compare/PWM19 | 93 | SPI Mode | | | CLKOUT and I/O19 | 90 | Timer0 | | | External Clock18 | 89 | Timer1 | 208 | | I <sup>2</sup> C Bus Data19 | 97 | Watchdog Timer | 20 | | I <sup>2</sup> C Bus Start/Stop Bits | | PIC16C65 | | | Oscillator Start-up Timer | | Capture/Compare/PWM | 221 | | • | | CLKOUT and I/O | 22 | | Power-up Timer | | | | | Reset19 | | External Clock | | | SPI Mode19 | 95 | I <sup>2</sup> C Bus Data | | | Timer019 | 92 | I <sup>2</sup> C Bus Start/Stop Bits | | | Timer119 | 92 | Oscillator Start-up Timer | 223 | | Watchdog Timer19 | | Parallel Slave Port | 226 | | PIC16C62A | 01 | Reset | | | | 07 | SPI Mode | | | Brown-out Reset | | | | | Capture/Compare/PWM | | Timer0 | | | CLKOUT and I/O20 | | Timer1 | 224 | | External Clock20 | | USART Synchronous Receive | | | I <sup>2</sup> C Bus Data2 | 13 | (Master/Slave) | | | I <sup>2</sup> C Bus Start/Stop Bits2 | | Watchdog Timer | 223 | | Oscillator Start-up Timer | | PIC16C65A | | | | | Brown-out Reset | 220 | | Power-up Timer | | | | | Reset | | Capture/Compare/PWM | | | SPI Mode2 | | CLKOUT and I/O | | | Timer020 | 08 | External Clock | | | Timer120 | 08 | I <sup>2</sup> C Bus Data | 24 | # PIC16C6X | Table 23-5: | Timer0 and Timer1 External | | |--------------|---------------------------------------------|-------| | | Clock Requirements | 272 | | Table 23-6: | Capture/Compare/PWM | | | | Requirements (CCP1 and CCP2) | 273 | | Table 23-7: | Parallel Slave Port Requirements (PIC16 274 | 6C67) | | Table 23-8: | SPI Mode Requirements | 277 | | Table 23-9: | I <sup>2</sup> C Bus Start/Stop Bits | | | | Requirements | 278 | | Table 23-10: | I <sup>2</sup> C Bus Data Requirements | 279 | | Table 23-11: | USART Synchronous Transmission | | | | Requirements | 280 | | Table 23-12: | USART Synchronous Receive | | | | Requirements | 280 | | Table 24-1: | RC Oscillator Frequencies | 287 | | Table 24-2: | Capacitor Selection for Crystal | | | | Oscillators | 288 | | Table E-1: | Pin Compatible Devices | 315 | | | | | #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### Tradomarks The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICWorks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 1997-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620769652 QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELO® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.