



Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 22                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | ·                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                    |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c62a-04i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address              | Name    | Bit 7                                               | Bit 6                                               | Bit 5         | Bit 4          | Bit 3        | Bit 2       | Bit 1         | Bit 0     | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |  |  |  |
|----------------------|---------|-----------------------------------------------------|-----------------------------------------------------|---------------|----------------|--------------|-------------|---------------|-----------|-------------------------|------------------------------------------------|--|--|--|
| Bank 0               | ·       |                                                     |                                                     |               |                | •            | •           | •             | ·         | •                       | ·                                              |  |  |  |
| 00h <sup>(1)</sup>   | INDF    | Addressing                                          | this location                                       | uses conten   | ts of FSR to   | address data | a memory (n | ot a physical | register) | 0000 000                | 0000 0000                                      |  |  |  |
| 01h                  | TMR0    | Timer0 mod                                          | lule's registe                                      | r             |                |              |             |               |           | XXXX XXX                | k uuuu uuuu                                    |  |  |  |
| 02h <sup>(1)</sup>   | PCL     | Program Co                                          | ounter's (PC)                                       | Least Signif  | icant Byte     |              |             |               |           | 0000 000                | 0000 0000                                      |  |  |  |
| 03h <sup>(1)</sup>   | STATUS  | IRP <sup>(5)</sup>                                  | 0001 1xx                                            | k 000q quuu   |                |              |             |               |           |                         |                                                |  |  |  |
| 04h <sup>(1)</sup>   | FSR     | Indirect data                                       | a memory ac                                         |               | XXXX XXX       | k uuuu uuuu  |             |               |           |                         |                                                |  |  |  |
| 05h                  | PORTA   | —                                                   | _                                                   | PORTA Dat     | a Latch wher   | written: PO  | RTA pins wh | en read       |           | xx xxx                  | kuu uuuu                                       |  |  |  |
| 06h                  | PORTB   | PORTB Dat                                           | PORTB Data Latch when written: PORTB pins when read |               |                |              |             |               |           |                         |                                                |  |  |  |
| 07h                  | PORTC   | PORTC Dat                                           | PORTC Data Latch when written: PORTC pins when read |               |                |              |             |               |           |                         |                                                |  |  |  |
| 08h                  | PORTD   | PORTD Data Latch when written: PORTD pins when read |                                                     |               |                |              |             |               |           |                         |                                                |  |  |  |
| 09h                  | PORTE   | —                                                   | _                                                   | _             | —              | xx           | кuuu        |               |           |                         |                                                |  |  |  |
| 0Ah <sup>(1,2)</sup> | PCLATH  | —                                                   | ounter                                              | 0 000         | 0 0 0000       |              |             |               |           |                         |                                                |  |  |  |
| 0Bh <sup>(1)</sup>   | INTCON  | GIE                                                 | PEIE                                                | TOIE          | INTE           | RBIE         | TOIF        | INTF          | RBIF      | 0000 000                | x 0000 000u                                    |  |  |  |
| 0Ch                  | PIR1    | PSPIF                                               | (6)                                                 | _             |                | SSPIF        | CCP1IF      | TMR2IF        | TMR1IF    | 00 000                  | 0 00 0000                                      |  |  |  |
| 0Dh                  | _       | Unimpleme                                           | nted                                                |               |                |              |             |               |           | _                       | _                                              |  |  |  |
| 0Eh                  | TMR1L   | Holding reg                                         | ister for the I                                     | east Signific | ant Byte of t  | he 16-bit TM | R1 register |               |           | xxxx xxx                | k uuuu uuuu                                    |  |  |  |
| 0Fh                  | TMR1H   | Holding reg                                         | ister for the I                                     | Aost Signific | ant Byte of th | e 16-bit TMF | R1 register |               |           | xxxx xxx                | k uuuu uuuu                                    |  |  |  |
| 10h                  | T1CON   | _                                                   | _                                                   | T1CKPS1       | T1CKPS0        | T1OSCEN      | T1SYNC      | TMR1CS        | TMR10N    | 00 000                  | 0uu uuuu                                       |  |  |  |
| 11h                  | TMR2    | Timer2 mod                                          | lule's registe                                      | r             |                |              |             |               |           | 0000 000                | 0000 0000                                      |  |  |  |
| 12h                  | T2CON   | _                                                   | TOUTPS3                                             | TOUTPS2       | TOUTPS1        | TOUTPS0      | TMR2ON      | T2CKPS1       | T2CKPS0   | -000 000                | 0 -000 0000                                    |  |  |  |
| 13h                  | SSPBUF  | Synchronou                                          | is Serial Por                                       | Receive Bu    | ffer/Transmit  | Register     |             |               |           | XXXX XXX                | k uuuu uuuu                                    |  |  |  |
| 14h                  | SSPCON  | WCOL                                                | SSPOV                                               | SSPEN         | CKP            | SSPM3        | SSPM2       | SSPM1         | SSPM0     | 0000 000                | 0000 0000                                      |  |  |  |
| 15h                  | CCPR1L  | Capture/Co                                          | mpare/PWM                                           | 1 (LSB)       |                |              |             |               |           | XXXX XXX                | k uuuu uuuu                                    |  |  |  |
| 16h                  | CCPR1H  | Capture/Co                                          | mpare/PWM                                           | 1 (MSB)       |                |              |             |               |           | XXXX XXX                | k uuuu uuuu                                    |  |  |  |
| 17h                  | CCP1CON | —                                                   | —                                                   | CCP1X         | CCP1Y          | CCP1M3       | CCP1M2      | CCP1M1        | CCP1M0    | 00 000                  | 00 0000                                        |  |  |  |
| 18h-1Fh              | —       | Unimpleme                                           | nted                                                |               |                |              |             |               |           | —                       | _                                              |  |  |  |

#### TABLE 4-4: SPECIAL FUNCTION REGISTERS FOR THE PIC16C64/64A/R64

Note 1: These registers can be addressed from either bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: The BOR bit is reserved on the PIC16C64, always maintain this bit set.

5: The IRP and RP1 bits are reserved on the PIC16C64/64A/R64, always maintain these bits clear.

6: PIE1<6> and PIR1<6> are reserved on the PIC16C64/64A/R64, always maintain these bits clear.

| R/W-0                      | R/W-0                                                                                                                                                                                                                                                                                                                                                                   | U-0                                      | U-0                                      | R/W-0                              | R/W-0                          | R/W-0                         | R/W-0                            |                    |                                                                                                 |  |  |  |  |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------|--------------------------------|-------------------------------|----------------------------------|--------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PSPIF<br>bit7              | -                                                                                                                                                                                                                                                                                                                                                                       | _                                        | _                                        | SSPIF                              | CCP1IF                         | TMR2IF                        | TMR1IF<br>bit0                   | R<br>W<br>U<br>- n | = Readable bit<br>= Writable bit<br>= Unimplemented bit,<br>read as '0'<br>= Value at POR reset |  |  |  |  |  |
| oit 7:                     | PSPIF: Parallel Slave Port Interrupt Flag bit<br>1 = A read or a write operation has taken place (must be cleared in software)<br>0 = No read or write operation has taken place                                                                                                                                                                                        |                                          |                                          |                                    |                                |                               |                                  |                    |                                                                                                 |  |  |  |  |  |
| bit 6:                     | Reserved: Always maintain this bit clear.                                                                                                                                                                                                                                                                                                                               |                                          |                                          |                                    |                                |                               |                                  |                    |                                                                                                 |  |  |  |  |  |
| bit 5-4:                   | Unimplem                                                                                                                                                                                                                                                                                                                                                                | ented: Rea                               | ad as '0'                                |                                    |                                |                               |                                  |                    |                                                                                                 |  |  |  |  |  |
| bit 3:                     | <b>SSPIF</b> : Syr<br>1 = The tra<br>0 = Waiting                                                                                                                                                                                                                                                                                                                        | nchronous<br>nsmission/<br>I to transmi  | Serial Port<br>reception is<br>t/receive | Interrupt Fl<br>complete           | ag bit<br>(must be clea        | ared in softw                 | vare)                            |                    |                                                                                                 |  |  |  |  |  |
| bit 2:                     | CCP1IF: CCP1 Interrupt Flag bit<br><u>Capture Mode</u><br>1 = A TMR1 register capture occurred (must be cleared in software)<br>0 = No TMR1 register capture occurred<br><u>Compare Mode</u><br>1 = A TMR1 register compare match occurred (must be cleared in software)<br>0 = No TMR1 register compare match occurred<br><u>PWM Mode</u><br><u>Usuad in this mode</u> |                                          |                                          |                                    |                                |                               |                                  |                    |                                                                                                 |  |  |  |  |  |
| bit 1:                     | <b>TMR2IF</b> : T<br>1 = TMR2 1<br>0 = No TM                                                                                                                                                                                                                                                                                                                            | MR2 to PR<br>to PR2 mat<br>R2 to PR2     | 2 Match Int<br>ch occurred<br>match occu | errupt Flag<br>d (must be<br>irred | bit<br>cleared in so           | ftware)                       |                                  |                    |                                                                                                 |  |  |  |  |  |
| bit 0:                     | <b>TMR1IF</b> : T<br>1 = TMR1<br>0 = No TMI                                                                                                                                                                                                                                                                                                                             | MR1 Overf<br>register ove<br>R1 register | low Interrup<br>erflow occur<br>occurred | ot Flag bit<br>rred (must l        | be cleared in                  | software)                     |                                  |                    |                                                                                                 |  |  |  |  |  |
| Interri<br>globa<br>enabli | upt flag bits (<br>enable bit,<br>ng an interri                                                                                                                                                                                                                                                                                                                         | get set whe<br>GIE (INTC)<br>upt.        | n an interrเ<br>ON<7>). ปร               | upt conditio<br>ser software       | n occurs rega<br>e should ensi | ardless of th<br>ure the appr | e state of its<br>ropriate inter | cori<br>rupt       | responding enable bit or the flag bits are clear prior to                                       |  |  |  |  |  |

### FIGURE 4-18: PIR1 REGISTER FOR PIC16C64/64A/R64 (ADDRESS 0Ch)

#### FIGURE 5-4: BLOCK DIAGRAM OF THE RB7:RB4 PINS FOR PIC16C62A/63/R63/64A/65A/ R65/66/67



# TABLE 5-3: PORTB FUNCTIONS

#### FIGURE 5-5: BLOCK DIAGRAM OF THE RB3:RB0 PINS



| Name    | Bit# | Buffer Type           | Function                                                                                                            |
|---------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                          |
| RB1     | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB2     | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB3     | bit3 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB4     | bit4 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB5     | bit5 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB6     | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. |
| RB7     | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data.  |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

#### TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name   | Bit 7   | Bit 6         | Bit 5     | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|-----------|--------|---------|---------------|-----------|-----------|-------|-------|-------|-------|--------------------------|---------------------------|
| 06h, 106h | PORTB  | RB7     | RB6           | RB5       | RB4       | RB3   | RB2   | RB1   | RB0   | xxxx xxxx                | uuuu uuuuu                |
| 86h, 186h | TRISB  | PORTB D | ata Directior | 1111 1111 | 1111 1111 |       |       |       |       |                          |                           |
| 81h, 181h | OPTION | RBPU    | INTEDG        | TOCS      | T0SE      | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                 |
|           |        |         |               |           |           |       |       |       |       |                          |                           |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

# TABLE 5-11: PORTE FUNCTIONS

| Name   | Bit# | Buffer Type           | Function                                                                                                                                                                                           |
|--------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RE0/RD | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or Read control input in parallel slave port mode.<br>RD<br>1 = Not a read operation<br>0 = Read operation. The system reads the PORTD register (if<br>chip selected)        |
| RE1/WR | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or Write control input in parallel slave port mode.<br>WR<br>1 = Not a write operation<br>0 = Write operation. The system writes to the PORTD register (if<br>chip selected) |
| RE2/CS | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or Chip select control input in parallel slave port<br>mode.<br>CS<br>1 = Device is not selected<br>0 = Device is selected                                                   |

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Buffer is a Schmitt Trigger when in I/O mode, and a TTL buffer when in Parallel Slave Port (PSP) mode.

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2    | Bit 1        | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|-------|-------|-------|-------|---------|-------|----------|--------------|-------|--------------------------|---------------------------|
| 09h     | PORTE | _     | —     |       | —       |       | RE2      | RE1          | RE0   | xxx                      | uuu                       |
| 89h     | TRISE | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE Da | ta Direction | Bits  | 0000 -111                | 0000 -111                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells not used by PORTE.

## 7.2 Using Timer0 with External Clock

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for TOCKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 7.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-5 shows the delay from the external clock edge to the timer incrementing.



#### FIGURE 7-5: TIMER0 TIMING WITH EXTERNAL CLOCK

### 10.3 PWM Mode

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTC I/O data latch.

Figure 10-4 shows a simplified block diagram of the CCP module in PWM mode.

For a step by step procedure on how to set up the CCP module for PWM operation, see Section 10.3.3.

#### FIGURE 10-4: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 10-5) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).

#### FIGURE 10-5: PWM OUTPUT



#### 10.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula:

PWM period = [(PR2) + 1] • 4 • TOSC • (TMR2 prescale value)

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM duty cycle is latched from CCPR1L into CCPR1H
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)

| Note: | The Timer2 postscaler (see Section 9.1) is   |
|-------|----------------------------------------------|
|       | not used in the determination of the PWM     |
|       | frequency. The postscaler could be used to   |
|       | have a servo update rate at a different fre- |
|       | quency than the PWM output.                  |

#### 10.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available: the CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time:

#### PWM duty cycle = (CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 prescale value)

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.

Maximum PWM resolution (bits) for a given PWM frequency:

$$= \frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)} \quad \text{bits}$$

Note: If the PWM duty cycle value is longer than the PWM period the CCP1 pin will not be forced to the low level.

# FIGURE 11-13: SPI MODE TIMING (SLAVE MODE WITH CKE = 1) (PIC16C66/67)



| Address               | Name    | Bit 7                | Bit 6                                                                | Bit 5    | Bit 4      | Bit 3       | Bit 2    | Bit 1  | Bit 0  | Valu<br>Pow<br>Re | ie on<br>er-on<br>set | e on<br>Pr-on<br>Set<br>Value on<br>other res |      |
|-----------------------|---------|----------------------|----------------------------------------------------------------------|----------|------------|-------------|----------|--------|--------|-------------------|-----------------------|-----------------------------------------------|------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON  | GIE                  | PEIE                                                                 | TOIE     | INTE       | RBIE        | T0IF     | INTF   | RBIF   | 0000              | 000x                  | 0000                                          | 000u |
| 0Ch                   | PIR1    | PSPIF <sup>(1)</sup> | (2)                                                                  | RCIF     | TXIF       | SSPIF       | CCP1IF   | TMR2IF | TMR1IF | 0000              | 0000                  | 0000                                          | 0000 |
| 8Ch                   | PIE1    | PSPIE <sup>(1)</sup> | E <sup>(1)</sup> <sup>(2)</sup> RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE |          | 0000       | 0000        | 0000     | 0000   |        |                   |                       |                                               |      |
| 13h                   | SSPBUF  | Synchron             | ous Serial                                                           | Port Rec | eive Buffe | r/Transmit  | Register |        |        | xxxx              | xxxx                  | uuuu                                          | uuuu |
| 14h                   | SSPCON  | WCOL                 | SSPOV                                                                | SSPEN    | CKP        | SSPM3       | SSPM2    | SSPM1  | SSPM0  | 0000              | 0000                  | 0000                                          | 0000 |
| 85h                   | TRISA   | _                    |                                                                      | PORTA D  | Data Direc | tion regist | er       |        |        | 11                | 1111                  | 11                                            | 1111 |
| 87h                   | TRISC   | PORTC D              | ata Direct                                                           |          | 1111       | 1111        | 1111     | 1111   |        |                   |                       |                                               |      |
| 94h                   | SSPSTAT | SMP                  | CKE                                                                  | D/A      | Р          | S           | R/W      | UA     | BF     | 0000              | 0000                  | 0000                                          | 0000 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'.

Shaded cells are not used by SSP module in SPI mode.

Note 1: PSPIF and PSPIE are reserved on the PIC16C66, always maintain these bits clear.

2: PIR1<6> and PIE1<6> are reserved, always maintain these bits clear.

| Register |    |    |     |     |    | Appli | cab | le De | vices | 3  |     |     |    |    | Power-on Reset<br>Brown-out<br>Reset | MCLR Reset during:<br>– normal operation<br>– SLEEP<br>WDT Reset | Wake-up via<br>interrupt or<br>WDT Wake-up |
|----------|----|----|-----|-----|----|-------|-----|-------|-------|----|-----|-----|----|----|--------------------------------------|------------------------------------------------------------------|--------------------------------------------|
| W        | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| INDF     | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | N/A                                  | N/A                                                              | N/A                                        |
| TMR0     | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| PCL      | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000h                                | 0000h                                                            | PC + 1 <sup>(2)</sup>                      |
| STATUS   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0001 1xxx                            | 000q quuu <b>(3)</b>                                             | uuuq quuu <b>(3)</b>                       |
| FSR      | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| DODTA    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | x xxxx                               | u uuuu                                                           | u uuuu                                     |
| PORTA    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xx xxxx                              | uu uuuu                                                          | uu uuuu                                    |
| PORTB    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| PORTC    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| PORTD    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| PORTE    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxx                                  | uuu                                                              | uuu                                        |
| PCLATH   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0 0000                               | 0 0000                                                           | u uuuu                                     |
| INTCON   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 000x                            | 0000 000u                                                        | uuuu uuuu <b>(1)</b>                       |
| PIR1     | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 00 0000                              | 00 0000                                                          | uu uuuu <b>(1)</b>                         |
|          | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu <b>(1)</b>                       |
| PIR2     | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0                                    | 0                                                                | u(2)                                       |
| TMR1L    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| TMR1H    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| T1CON    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 00 0000                              | uu uuuu                                                          | uu uuuu                                    |
| TMR2     | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu                                  |
| T2CON    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | -000 0000                            | -000 0000                                                        | -uuu uuuu                                  |
| SSPBUF   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| SSPCON   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu                                  |
| CCPR1L   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| CCPR1H   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| CCP1CON  | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 00 0000                              | 00 0000                                                          | uu uuuu                                    |
| RCSTA    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | x000 -00x                            | x00-0000                                                         | uuuu -uuu                                  |
| TXREG    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu                                  |
| RCREG    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu                                  |
| CCPR2L   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| CCPR2H   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | xxxx xxxx                            | uuuu uuuu                                                        | uuuu uuuu                                  |
| CCP2CON  | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 0000 0000                            | 0000 0000                                                        | uuuu uuuu                                  |
| OPTION   | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 1111 1111                            | 1111 1111                                                        | uuuu uuuu                                  |
|          | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 1 1111                               | 1 1111                                                           | u uuuu                                     |
| TRISA    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 11 1111                              | 11 1111                                                          | uu uuuu                                    |
| TRISB    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 1111 1111                            | 1111 1111                                                        | uuuu uuuu                                  |
| TRISC    | 61 | 62 | 62A | R62 | 63 | R63   | 64  | 64A   | R64   | 65 | 65A | R65 | 66 | 67 | 1111 1111                            | 1111 1111                                                        | uuuu uuuu                                  |

TABLE 13-12: INITIALIZATION CONDITIONS FOR ALL REGISTERS

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0', q = value depends on condition.

Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the global enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

3: See Table 13-10 and Table 13-11 for reset value for specific conditions.

# 14.0 INSTRUCTION SET SUMMARY

Each PIC16CXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXX instruction set summary in Table 14-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 14-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

#### TABLE 14-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                                   |
| W             | Working register (accumulator)                                                                                                                                                         |
| b             | Bit address within an 8-bit file register                                                                                                                                              |
| k             | Literal field, constant data or label                                                                                                                                                  |
| x             | Don't care location $(= 0 \text{ or } 1)$<br>The assembler will generate code with x = 0. It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d             | Destination select; $d = 0$ : store result in W,<br>d = 1: store result in file register f.<br>Default is $d = 1$                                                                      |
| label         | Label name                                                                                                                                                                             |
| TOS           | Top of Stack                                                                                                                                                                           |
| PC            | Program Counter                                                                                                                                                                        |
| PCLATH        | Program Counter High Latch                                                                                                                                                             |
| GIE           | Global Interrupt Enable bit                                                                                                                                                            |
| WDT           | Watchdog Timer/Counter                                                                                                                                                                 |
| TO            | Time-out bit                                                                                                                                                                           |
| PD            | Power-down bit                                                                                                                                                                         |
| dest          | Destination either the W register or the specified register file location                                                                                                              |
| []            | Options                                                                                                                                                                                |
| ()            | Contents                                                                                                                                                                               |
| $\rightarrow$ | Assigned to                                                                                                                                                                            |
| <>            | Register bit field                                                                                                                                                                     |
| ∈             | In the set of                                                                                                                                                                          |
| italics       | User defined term (font is courier)                                                                                                                                                    |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 14-2 lists the instructions recognized by the MPASM assembler.

Figure 14-1 shows the general formats that the instructions can have.

Note: To maintain upward compatibility with future PIC16CXX products, do not use the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

### FIGURE 14-1: GENERAL FORMAT FOR INSTRUCTIONS



| NOP               | No Operation |                  |                  |                  |  |  |  |
|-------------------|--------------|------------------|------------------|------------------|--|--|--|
| Syntax:           | [ label ]    | NOP              |                  |                  |  |  |  |
| Operands:         | None         |                  |                  |                  |  |  |  |
| Operation:        | No opera     | ition            |                  |                  |  |  |  |
| Status Affected:  | None         |                  |                  |                  |  |  |  |
| Encoding:         | 00           | 0000             | 0xx0             | 0000             |  |  |  |
| Description:      | No operat    | ion.             |                  |                  |  |  |  |
| Words:            | 1            |                  |                  |                  |  |  |  |
| Cycles:           | 1            |                  |                  |                  |  |  |  |
| Q Cycle Activity: | Q1           | Q2               | Q3               | Q4               |  |  |  |
|                   | Decode       | No-<br>Operation | No-<br>Operation | No-<br>Operation |  |  |  |
| Example           | NOP          |                  |                  |                  |  |  |  |

| RETFIE            | Return fr                                                           | om Inter                                             | rupt                                                      |                                  |
|-------------------|---------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------|----------------------------------|
| Syntax:           | [ label ]                                                           | RETFIE                                               |                                                           |                                  |
| Operands:         | None                                                                |                                                      |                                                           |                                  |
| Operation:        | $\begin{array}{l} TOS \to F \\ 1 \to GIE \end{array}$               | PC,                                                  |                                                           |                                  |
| Status Affected:  | None                                                                |                                                      |                                                           |                                  |
| Encoding:         | 00                                                                  | 0000                                                 | 0000                                                      | 1001                             |
|                   | and Top of<br>PC. Interru<br>Global Inte<br>(INTCON<<br>instruction | Stack (TC<br>ipts are er<br>errupt Ena<br>:7>). This | DS) is load<br>habled by s<br>ble bit, GIE<br>is a two cy | ed in the<br>setting<br>E<br>cle |
| Words:            | 1                                                                   |                                                      |                                                           |                                  |
| Cycles:           | 2                                                                   |                                                      |                                                           |                                  |
| Q Cycle Activity: | Q1                                                                  | Q2                                                   | Q3                                                        | Q4                               |
| 1st Cycle         | Decode                                                              | No-<br>Operation                                     | Set the<br>GIE bit                                        | Pop from the Stack               |
| 2nd Cycle         | No-<br>Operation                                                    | No-<br>Operation                                     | No-<br>Operation                                          | No-<br>Operation                 |
| Example           | RETFIE                                                              |                                                      |                                                           |                                  |

After Interrupt PC = TOS GIE = 1

| OPTION                 | Load Op                                                                                          | tion Reg                                                                     | gister                                                                          |                                                             |
|------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|
| Syntax:                | [ label ]                                                                                        | OPTION                                                                       | ٧                                                                               |                                                             |
| Operands:              | None                                                                                             |                                                                              |                                                                                 |                                                             |
| Operation:             | $(W) \rightarrow O$                                                                              | PTION                                                                        |                                                                                 |                                                             |
| Status Affected:       | None                                                                                             |                                                                              |                                                                                 |                                                             |
| Encoding:              | 0.0                                                                                              | 0000                                                                         | 0110                                                                            | 0010                                                        |
| Description:<br>Words: | The conte<br>loaded in t<br>instruction<br>patibility w<br>Since OPT<br>register, th<br>it.<br>1 | nts of the<br>the OPTIC<br>is support<br>th PIC16<br>FION is a<br>ne user ca | W registe<br>DN registe<br>rted for co<br>C5X produ<br>readable/v<br>n directly | r are<br>r. This<br>de com-<br>ucts.<br>vritable<br>address |
| Cycles:                | 1                                                                                                |                                                                              |                                                                                 |                                                             |
| Example                |                                                                                                  |                                                                              |                                                                                 |                                                             |
|                        | To maint<br>with futu<br>not use t                                                               | ain upwa<br>re PIC16<br>his instru                                           | rd compa<br>CXX prod<br>uction.                                                 | tibility<br>ucts, do                                        |
|                        |                                                                                                  |                                                                              |                                                                                 |                                                             |

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 15-5: TIMER0 EXTERNAL CLOCK TIMINGS



# TABLE 15-5: TIMER0 EXTERNAL CLOCK REQUIREMENTS

| Parameter<br>No. | Sym  | Characteristic         |                | Min                                             | Тур† | Max | Units | Conditions         |
|------------------|------|------------------------|----------------|-------------------------------------------------|------|-----|-------|--------------------|
| 40*              | Tt0H | T0CKI High Pulse Width | No Prescaler   | 0.5Tcy + 20                                     | _    | _   | ns    | Must also meet     |
|                  |      |                        | With Prescaler | 10                                              | —    | —   | ns    | parameter 42       |
| 41*              | Tt0L | T0CKI Low Pulse Width  | No Prescaler   | 0.5TCY + 20                                     | —    | —   | ns    | Must also meet     |
|                  |      |                        | With Prescaler | 10                                              | _    | _   | ns    | parameter 42       |
| 42*              | Tt0P | T0CKI Period           | No Prescaler   | TCY + 40                                        | _    | _   | ns    | N = prescale value |
|                  |      |                        | With Prescaler | Greater of:<br>20 ns or<br><u>Tcy + 40</u><br>N | _    | _   | ns    | (2, 4,, 256)       |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

NOTES:

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### 19.1 DC Characteristics: PIC16C65-04 (Commercial, Industrial) PIC16C65-10 (Commercial, Industrial) PIC16C65-20 (Commercial, Industrial)

|                       | Standard Operating Conditions (unless otherwise stated)          |          |             |                    |                   |                |                                                                                                                                                                                                                                    |  |  |  |
|-----------------------|------------------------------------------------------------------|----------|-------------|--------------------|-------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DC CHA                | RACTERISTICS                                                     | Operatir | ng temp     | erature            | e -40             | )°C ≤          | $\leq$ TA $\leq$ +85°C for industrial and                                                                                                                                                                                          |  |  |  |
|                       |                                                                  |          |             |                    | 0°0               | <u> </u>       | $\leq$ IA $\leq$ +70°C for commercial                                                                                                                                                                                              |  |  |  |
| Param<br>No.          | Characteristic                                                   | Sym      | Min         | Тур†               | Max               | Units          | Conditions                                                                                                                                                                                                                         |  |  |  |
| D001                  | Supply Voltage                                                   | Vdd      | 4.0         | -                  | 6.0               | V              | XT, RC and LP osc configuration                                                                                                                                                                                                    |  |  |  |
| D001A                 |                                                                  |          | 4.5         | -                  | 5.5               | V              | HS osc configuration                                                                                                                                                                                                               |  |  |  |
| D002*                 | RAM Data Retention<br>Voltage (Note 1)                           | Vdr      | -           | 1.5                | -                 | V              |                                                                                                                                                                                                                                    |  |  |  |
| D003                  | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR     | -           | Vss                | -                 | V              | See section on Power-on Reset for details                                                                                                                                                                                          |  |  |  |
| D004*                 | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD     | 0.05        | -                  | -                 | V/ms           | See section on Power-on Reset for details                                                                                                                                                                                          |  |  |  |
| D010                  | Supply Current (Note 2, 5)                                       | IDD      | -           | 2.7                | 5                 | mA             | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 5.5V (Note 4)                                                                                                                                                                      |  |  |  |
| D013                  |                                                                  |          | -           | 13.5               | 30                | mA             | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V                                                                                                                                                                                  |  |  |  |
| D020<br>D021<br>D021A | Power-down Current<br>(Note 3, 5)                                | IPD      | -<br>-<br>- | 10.5<br>1.5<br>1.5 | 800<br>800<br>800 | μΑ<br>μΑ<br>μΑ | $\label{eq:VDD} \begin{array}{l} VDD=4.0V, \ WDT \ enabled, -40^\circ C \ to \ +85^\circ C \\ VDD=4.0V, \ WDT \ disabled, -0^\circ C \ to \ +70^\circ C \\ VDD=4.0V, \ WDT \ disabled, -40^\circ C \ to \ +85^\circ C \end{array}$ |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

 $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.

3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.

- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.

# Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# 19.4 Timing Parameter Symbology

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2pp            | S                                   |              | 3. Tcc:s       | <ul> <li>(I<sup>2</sup>C specifications only)</li> </ul> |
|-----------------------|-------------------------------------|--------------|----------------|----------------------------------------------------------|
| 2. TppS               |                                     |              | 4. Ts          | (I <sup>2</sup> C specifications only)                   |
| Т                     |                                     |              |                |                                                          |
| F                     | Frequency                           |              | Т              | Time                                                     |
| Lowercas              | e letters (pp) and their me         | anings:      |                |                                                          |
| рр                    |                                     |              |                |                                                          |
| сс                    | CCP1                                |              | OSC            | OSC1                                                     |
| ck                    | CLKOUT                              |              | rd             | RD                                                       |
| CS                    | CS                                  |              | rw             | RD or WR                                                 |
| di                    | SDI                                 |              | SC             | SCK                                                      |
| do                    | SDO                                 |              | SS             | SS                                                       |
| dt                    | Data in                             |              | tO             | TOCKI                                                    |
| io                    | I/O port                            |              | t1             | T1CKI                                                    |
| mc                    | MCLR                                |              | wr             | WR                                                       |
| Uppercas              | e letters and their meaning         | gs:          |                |                                                          |
| S                     |                                     |              |                |                                                          |
| F                     | Fall                                |              | P              | Period                                                   |
| Н                     | High                                |              | R              | Rise                                                     |
| I                     | Invalid (Hi-impedance)              |              | V              | Valid                                                    |
| L                     | Low                                 |              | Z              | Hi-impedance                                             |
| I <sup>2</sup> C only |                                     |              |                |                                                          |
| AA                    | output access                       |              | High           | High                                                     |
| BUF                   | Bus free                            |              | Low            | Low                                                      |
| TCC:ST (l             | <sup>2</sup> C specifications only) |              |                |                                                          |
| CC                    |                                     |              |                |                                                          |
| HD                    | Hold                                |              | SU             | Setup                                                    |
| ST                    |                                     |              |                |                                                          |
| DAT                   | DATA input hold                     |              | STO            | STOP condition                                           |
| STA                   | START condition                     |              |                |                                                          |
| FIGURE 19             | -1: LOAD CONDITIO                   | NS FOR DEVIC |                | SPECIFICATIONS                                           |
|                       | Load condition                      | <u>n 1</u>   |                | Load condition 2                                         |
|                       |                                     | Vpp/2        |                |                                                          |
|                       |                                     | ν DD/2<br>Φ  |                |                                                          |
|                       |                                     | J            |                |                                                          |
|                       |                                     | $\geq$ RL    |                | Pin CL                                                   |
|                       |                                     | $\geq$       |                |                                                          |
|                       |                                     | -•           |                | VSS                                                      |
|                       | Pin                                 |              |                |                                                          |
|                       |                                     | ♦ RL         | <b>= 464</b> Ω |                                                          |
|                       |                                     | Vss CL       | = 50 pF        | for all pins except OSC2/CLKOUT                          |
|                       |                                     |              |                | but including D and E outputs as ports                   |
|                       |                                     |              | 15 pF          | for OSC2 output                                          |

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67



# FIGURE 20-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)

TABLE 20-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)

| Parameter<br>No. | Sym             | Characteristic                 |                       |                        | Min                   | Тур† | Max | Units | Conditions                         |
|------------------|-----------------|--------------------------------|-----------------------|------------------------|-----------------------|------|-----|-------|------------------------------------|
| 50*              | TccL            | CCP1 and CCP2                  | No Prescaler          |                        | 0.5Tcy + 20           | _    | _   | ns    |                                    |
|                  |                 | input low time                 | With Prescaler        | PIC16 <b>C</b> 63/65A  | 10                    | —    | —   | ns    |                                    |
|                  |                 |                                |                       | PIC16 <b>LC</b> 63/65A | 20                    | _    | _   | ns    |                                    |
| 51*              | TccH            | CCP1 and CCP2 No Prescaler     |                       |                        | 0.5TCY + 20           | —    | _   | ns    |                                    |
|                  | input high time | With Prescaler                 | PIC16 <b>C</b> 63/65A | 10                     | —                     | —    | ns  |       |                                    |
|                  |                 |                                |                       | PIC16 <b>LC</b> 63/65A | 20                    | _    | _   | ns    |                                    |
| 52*              | TccP            | CCP1 and CCP2 ir               | nput period           |                        | <u>3Tcy + 40</u><br>N | -    | —   | ns    | N = prescale value<br>(1,4, or 16) |
| 53*              | TccR            | CCP1 and CCP2 output rise time |                       | PIC16 <b>C</b> 63/65A  | —                     | 10   | 25  | ns    |                                    |
|                  |                 |                                |                       | PIC16 <b>LC</b> 63/65A | —                     | 25   | 45  | ns    |                                    |
| 54*              | TccF            | CCP1 and CCP2 o                | utput fall time       | PIC16 <b>C</b> 63/65A  | _                     | 10   | 25  | ns    |                                    |
|                  |                 |                                |                       | PIC16 <b>LC</b> 63/65A | _                     | 25   | 45  | ns    |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

### 22.2 DC Characteristics: PIC16LC66/67-04 (Commercial, Industrial)

| DC CHARACTERISTICSStandard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq TA \leq +85^{\circ}$ C for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial |                                                                  |               |      |      |     |       |                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------|------|------|-----|-------|-----------------------------------------------------------------|
| Param<br>No.                                                                                                                                                                                                             | Characteristic                                                   | Sym           | Min  | Тур† | Max | Units | Conditions                                                      |
| D001                                                                                                                                                                                                                     | Supply Voltage                                                   | Vdd           | 2.5  | -    | 6.0 | V     | LP, XT, RC osc configuration (DC - 4 MHz)                       |
| D002*                                                                                                                                                                                                                    | RAM Data Retention<br>Voltage (Note 1)                           | Vdr           | -    | 1.5  | -   | V     |                                                                 |
| D003                                                                                                                                                                                                                     | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR          | -    | Vss  | -   | V     | See section on Power-on Reset for details                       |
| D004*                                                                                                                                                                                                                    | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD          | 0.05 | -    | -   | V/ms  | See section on Power-on Reset for details                       |
| D005                                                                                                                                                                                                                     | Brown-out Reset Voltage                                          | BVDD          | 3.7  | 4.0  | 4.3 | V     | BODEN configuration bit is enabled                              |
| D010                                                                                                                                                                                                                     | Supply Current (Note 2, 5)                                       | IDD           | -    | 2.0  | 3.8 | mA    | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)   |
| D010A                                                                                                                                                                                                                    |                                                                  |               | -    | 22.5 | 48  | μA    | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled |
| D015*                                                                                                                                                                                                                    | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ IBOR | -    | 350  | 425 | μA    | BOR enabled, VDD = 5.0V                                         |
| D020                                                                                                                                                                                                                     | Power-down Current                                               | IPD           | -    | 7.5  | 30  | μA    | VDD = 3.0V, WDT enabled, $-40^{\circ}C$ to $+85^{\circ}C$       |
| D021                                                                                                                                                                                                                     | (Note 3, 5)                                                      |               | -    | 0.9  | 5   | μA    | VDD = $3.0V$ , WDT disabled, $0^{\circ}C$ to $+70^{\circ}C$     |
| D021A                                                                                                                                                                                                                    |                                                                  |               | -    | 0.9  | 5   | μA    | VDD = $3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$   |
| D023*                                                                                                                                                                                                                    | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ IBOR | -    | 350  | 425 | μA    | BOR enabled, VDD = 5.0V                                         |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

- MCLR = VDD; WDT enabled/disabled as specified.
- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.



# 24.3 40-Lead Plastic Dual In-line (600 mil) (P)

| Package Group: Plastic Dual In-Line (PLA) |        |             |           |        |       |           |  |  |  |
|-------------------------------------------|--------|-------------|-----------|--------|-------|-----------|--|--|--|
|                                           |        | Millimeters |           | Inches |       |           |  |  |  |
| Symbol                                    | Min    | Max         | Notes     | Min    | Max   | Notes     |  |  |  |
| α                                         | 0°     | 10°         |           | 0°     | 10°   |           |  |  |  |
| А                                         | _      | 5.080       |           | -      | 0.200 |           |  |  |  |
| A1                                        | 0.381  | _           |           | 0.015  | _     |           |  |  |  |
| A2                                        | 3.175  | 4.064       |           | 0.125  | 0.160 |           |  |  |  |
| В                                         | 0.355  | 0.559       |           | 0.014  | 0.022 |           |  |  |  |
| B1                                        | 1.270  | 1.778       | Typical   | 0.050  | 0.070 | Typical   |  |  |  |
| С                                         | 0.203  | 0.381       | Typical   | 0.008  | 0.015 | Typical   |  |  |  |
| D                                         | 51.181 | 52.197      |           | 2.015  | 2.055 |           |  |  |  |
| D1                                        | 48.260 | 48.260      | Reference | 1.900  | 1.900 | Reference |  |  |  |
| E                                         | 15.240 | 15.875      |           | 0.600  | 0.625 |           |  |  |  |
| E1                                        | 13.462 | 13.970      |           | 0.530  | 0.550 |           |  |  |  |
| e1                                        | 2.489  | 2.591       | Typical   | 0.098  | 0.102 | Typical   |  |  |  |
| eA                                        | 15.240 | 15.240      | Reference | 0.600  | 0.600 | Reference |  |  |  |
| eB                                        | 15.240 | 17.272      |           | 0.600  | 0.680 |           |  |  |  |
| L                                         | 2.921  | 3.683       |           | 0.115  | 0.145 |           |  |  |  |
| N                                         | 40     | 40          |           | 40     | 40    |           |  |  |  |
| S                                         | 1.270  | -           |           | 0.050  | _     |           |  |  |  |
| S1                                        | 0.508  | -           |           | 0.020  | _     |           |  |  |  |



Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Ceramic CERDIP Dual In-Line (CDP) |        |             |           |        |       |           |  |  |  |
|--------------------------------------------------|--------|-------------|-----------|--------|-------|-----------|--|--|--|
|                                                  |        | Millimeters |           | Inches |       |           |  |  |  |
| Symbol                                           | Min    | Max         | Notes     | Min    | Max   | Notes     |  |  |  |
| α                                                | 0°     | 10°         |           | 0°     | 10°   |           |  |  |  |
| Α                                                | 4.318  | 5.715       |           | 0.170  | 0.225 |           |  |  |  |
| A1                                               | 0.381  | 1.778       |           | 0.015  | 0.070 |           |  |  |  |
| A2                                               | 3.810  | 4.699       |           | 0.150  | 0.185 |           |  |  |  |
| A3                                               | 3.810  | 4.445       |           | 0.150  | 0.175 |           |  |  |  |
| В                                                | 0.355  | 0.585       |           | 0.014  | 0.023 |           |  |  |  |
| B1                                               | 1.270  | 1.651       | Typical   | 0.050  | 0.065 | Typical   |  |  |  |
| С                                                | 0.203  | 0.381       | Typical   | 0.008  | 0.015 | Typical   |  |  |  |
| D                                                | 51.435 | 52.705      |           | 2.025  | 2.075 |           |  |  |  |
| D1                                               | 48.260 | 48.260      | Reference | 1.900  | 1.900 | Reference |  |  |  |
| E                                                | 15.240 | 15.875      |           | 0.600  | 0.625 |           |  |  |  |
| E1                                               | 12.954 | 15.240      |           | 0.510  | 0.600 |           |  |  |  |
| e1                                               | 2.540  | 2.540       | Reference | 0.100  | 0.100 | Reference |  |  |  |
| eA                                               | 14.986 | 16.002      | Typical   | 0.590  | 0.630 | Typical   |  |  |  |
| eB                                               | 15.240 | 18.034      |           | 0.600  | 0.710 |           |  |  |  |
| L                                                | 3.175  | 3.810       |           | 0.125  | 0.150 |           |  |  |  |
| N                                                | 40     | 40          |           | 40     | 40    |           |  |  |  |
| S                                                | 1.016  | 2.286       |           | 0.040  | 0.090 |           |  |  |  |
| S1                                               | 0.381  | 1.778       |           | 0.015  | 0.070 |           |  |  |  |

## 24.13 44-Lead Plastic Surface Mount (TQFP 10x10 mm Body 1.0/0.10 mm Lead Form) (TQ)



| Package Group: Plastic TQFP |       |             |       |       |            |       |  |  |  |
|-----------------------------|-------|-------------|-------|-------|------------|-------|--|--|--|
|                             |       | Millimeters |       |       | Inches     |       |  |  |  |
| Symbol                      | Min   | Max         | Notes | Min   | Max        | Notes |  |  |  |
| А                           | 1.00  | 1.20        |       | 0.039 | 0.047      |       |  |  |  |
| A1                          | 0.05  | 0.15        |       | 0.002 | 0.006      |       |  |  |  |
| A2                          | 0.95  | 1.05        |       | 0.037 | 0.041      |       |  |  |  |
| D                           | 11.75 | 12.25       |       | 0.463 | 0.482      |       |  |  |  |
| D1                          | 9.90  | 10.10       |       | 0.390 | 0.398      |       |  |  |  |
| E                           | 11.75 | 12.25       |       | 0.463 | 0.482      |       |  |  |  |
| E1                          | 9.90  | 10.10       |       | 0.390 | 0.398      |       |  |  |  |
| L                           | 0.45  | 0.75        |       | 0.018 | 0.030      |       |  |  |  |
| е                           | 0.80  | BSC         |       | 0.031 | BSC        |       |  |  |  |
| b                           | 0.30  | 0.45        |       | 0.012 | 0.018      |       |  |  |  |
| b1                          | 0.30  | 0.40        |       | 0.012 | 0.016      |       |  |  |  |
| С                           | 0.09  | 0.20        |       | 0.004 | 0.008      |       |  |  |  |
| c1                          | 0.09  | 0.16        |       | 0.004 | 0.006      |       |  |  |  |
| Ν                           | 44    | 44          |       | 44    | 44         |       |  |  |  |
| Θ                           | 0°    | <b>7</b> °  |       | 0°    | <b>7</b> ° |       |  |  |  |

Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch.

2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max.

3: This outline conforms to JEDEC MS-026.

#### PIC16C6X Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.



\* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices).

#### Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

- 1. The Microchip Website at www.microchip.com
- 2. Your local Microchip sales office (see following page)