Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 10MHz | | Connectivity | I <sup>2</sup> C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c64a-10-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong NOTES: #### 4.2.2.4 PIE1 REGISTER Applicable Devices 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 This register contains the individual enable bits for the peripheral interrupts. Note: Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. ### FIGURE 4-12: PIE1 REGISTER FOR PIC16C62/62A/R62 (ADDRESS 8Ch) | RW-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |----------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|---------------|--------|--------|--------|------------------------------------------------------------------------------| | _ | _ | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | bit 7-6: | Reserved: | Always ma | intain thes | e bits clear. | | | | | | bit 5-4: | Unimpleme | ented: Rea | ad as '0' | | | | | | | bit 3: | SSPIE: Synchronous Serial Port Interrupt Enable bit 1 = Enables the SSP interrupt 0 = Disables the SSP interrupt | | | | | | | | | bit 2: | CCP1IE: C0<br>1 = Enables<br>0 = Disables | the CCP1 | I interrupt | bit | | | | | | bit 1: | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt 0 = Disables the TMR2 to PR2 match interrupt | | | | | | | | | bit 0: | TMR1IE: TM<br>1 = Enables<br>0 = Disables | the TMR1 | 1 overflow i | nterrupt | t | | | | #### FIGURE 4-18: PIR1 REGISTER FOR PIC16C64/64A/R64 (ADDRESS 0Ch) | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |----------|-------------------------------------------|---------------------------------------|------------------|--------------|--------------|--------------|----------|--------------------------| | PSPIF | _ | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | R = Readable bit | | bit7 | | | W = Writable bit | | | | | | | | | U = Unimplemented bit,<br>read as '0' | | | | | | | | | | | | | | | | - n = Value at POR reset | | bit 7: | PSPIF: Par | rallel Slave | Port Interru | ıpt Flag bit | | | | | | | | | • | | ice (must be | cleared in s | oftware) | | | | 0 = No rea | a or write o | peration na | is taken pia | ce | | | | | bit 6: | Reserved: Always maintain this bit clear. | | | | | | | | | bit 5-4: | Unimplemented: Read as '0' | | | | | | | | 0 = Waiting to transmit/receive Capture Mode bit 3: bit 2: 1 = A TMR1 register capture occurred (must be cleared in software) 1 = The transmission/reception is complete (must be cleared in software) 0 = No TMR1 register capture occurred CCP1IF: CCP1 Interrupt Flag bit Compare Mode 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred SSPIF: Synchronous Serial Port Interrupt Flag bit PWM Mode Unused in this mode bit 1: TMR2IF: TMR2 to PR2 Match Interrupt Flag bit 1 = TMR2 to PR2 match occurred (must be cleared in software) 0 = No TMR2 to PR2 match occurred bit 0: TMR1IF: TMR1 Overflow Interrupt Flag bit 1 = TMR1 register overflow occurred (must be cleared in software) 0 = No TMR1 register occurred Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### 4.2.2.6 PIE2 REGISTER Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 This register contains the CCP2 interrupt enable bit. ### FIGURE 4-20: PIE2 REGISTER (ADDRESS 8Dh) #### 5.2 PORTB and TRISB Register Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a bit in the TRISB register puts the corresponding output driver in a hi-impedance mode. Clearing a bit in the TRISB register puts the contents of the output latch on the selected pin(s). #### **EXAMPLE 5-2: INITIALIZING PORTB** ``` STATUS, RPO CLRF PORTB ; Initialize PORTB by ; clearing output ; data latches BSF STATUS, RPO ; Select Bank 1 MOVLW ; Value used to ; initialize data ; direction MOVWE TRISE ; Set RB<3:0> as inputs ; RB<5:4> as outputs ; RB<7:6> as inputs ``` Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are also disabled on a Power-on Reset. Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB port change interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB. This will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared. This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a keypad and make it possible for wake-up on key-depression. Refer to the Embedded Control Handbook, Application Note, "Implementing Wake-up on Key Stroke" (AN552). Note: For PIC16C61/62/64/65, if a change on the I/O pin should occur when a read operation is being executed (start of the Q2 cycle), then interrupt flag bit RBIF may not get set. The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature. FIGURE 5-3: BLOCK DIAGRAM OF THE RB7:RB4 PINS FOR PIC16C61/62/64/65 Note 1: I/O pins have diode protection to VDD and VSS. 2: To enable weak pull-ups, set the appropriate TRIS bit(s) and clear the RPBU bit (OPTION<7>). #### 10.1.4 CCP PRESCALER There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any reset will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 10-1 shows the recomended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. # EXAMPLE 10-1: CHANGING BETWEEN CAPTURE PRESCALERS ``` CLRF CCP1CON ; Turn CCP module off MOVLW NEW_CAPT_PS; Load the W reg with ; the new prescaler ; mode value and CCP ON MOVWF CCP1CON ; Load CCP1CON with ; this value ``` #### 10.2 Compare Mode #### Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is: - · Driven High - · Driven Low - · Remains Unchanged The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time interrupt flag bit CCP1IF is set. # FIGURE 10-3: COMPARE MODE OPERATION BLOCK DIAGRAM #### 10.2.1 CCP PIN CONFIGURATION The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit. Note: Clearing the CCP1CON register will force the RC2/CCP1 compare output latch to the default low level. This is not the data latch. #### 10.2.1 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. #### 10.2.2 SOFTWARE INTERRUPT MODE When Generate Software Interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled). #### 10.2.3 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated which may be used to initiate an action. The special event trigger output of CCP1 and CCP2 resets the TMR1 register pair. This allows the CCPR1H:CCPR1L and CCPR2H:CCPR2L registers to effectively be 16-bit programmable period register(s) for Timer1. For compatibility issues, the special event trigger output of CCP1 (<u>PIC16C72</u>) and CCP2 (all other PIC16C7X devices) also starts an A/D conversion. Note: The "special event trigger" from the CCP1 and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>). #### 11.2 <u>SPI Mode for PIC16C62/62A/R62/63/</u> R63/64/64A/R64/65/65A/R65 This section contains register definitions and operational characteristics of the SPI module for the PIC16C62, PIC16C62A, PIC16CR62, PIC16C63, PIC16CR64, PIC16CR64, PIC16CR64, PIC16CR65, #### FIGURE 11-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h) | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | |------|-----|-----|-----|-----|-----|-----|------|---| | _ | _ | D/A | Р | S | R/W | UA | BF | F | | bit7 | | | | | | | bit0 | ٧ | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'- n = Value at POR reset - bit 7-6: Unimplemented: Read as '0' - bit 5: **D/A**: Data/Address bit (I<sup>2</sup>C mode only) - 1 = Indicates that the last byte received or transmitted was data - 0 = Indicates that the last byte received or transmitted was address - bit 4: P: Stop bit (I<sup>2</sup>C mode only. This bit is cleared when the SSP module is disabled, SSPEN is cleared) - 1 = Indicates that a stop bit has been detected last (this bit is '0' on RESET) - 0 = Stop bit was not detected last - bit 3: S: Start bit (I<sup>2</sup>C mode only. This bit is cleared when the SSP module is disabled, SSPEN is cleared) - 1 = Indicates that a start bit has been detected last (this bit is '0' on RESET) - 0 = Start bit was not detected last - bit 2: **R/W**: Read/Write bit information (I<sup>2</sup>C mode only) This bit holds the R/W bit information following the last address match. This bit is valid from the address match to the next start bit, stop bit, or $\overline{ACK}$ bit. - 1 = Read - 0 = Write - bit 1: **UA**: Update Address (10-bit I<sup>2</sup>C mode only) - 1 = Indicates that the user needs to update the address in the SSPADD register - 0 = Address does not need to be updated - bit 0: BF: Buffer Full Status bit Receive (SPI and I<sup>2</sup>C modes) - 1 = Receive complete, SSPBUF is full - 0 = Receive not complete, SSPBUF is empty Transmit (I<sup>2</sup>C mode only) - 1 = Transmit in progress, SSPBUF is full - 0 = Transmit complete, SSPBUF is empty ### 17.0 ELECTRICAL CHARACTERISTICS FOR PIC16C62/64 #### **Absolute Maximum Ratings †** | • . | | |--------------------------------------------------------------------|----------------------| | Ambient temperature under bias | 55°C to +85°C | | Storage temperature | -65°C to +150°C | | Voltage on any pin with respect to VSS (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | 0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +14V | | Voltage on RA4 with respect to Vss | 0V to +14V | | Total power dissipation (Note 1) | | | Maximum current out of Vss pin | | | Maximum current into VDD pin | | | Input clamp current, lik (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA, PORTB, and PORTE* (combined) | 200 mA | | Maximum current sourced by PORTA, PORTB, and PORTE* (combined) | 200 mA | | Maximum current sunk by PORTC and PORTD* (combined) | 200 mA | | Maximum current sourced by PORTC and PORTD* (combined) | 200 mA | | * PORTD and PORTE not available on the PIC16C62 | | <sup>\*</sup> PORTD and PORTE not available on the PIC16C62. Note 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 17-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16C62-04<br>PIC16C64-04 | PIC16C62-10<br>PIC16C64-10 | PIC16C62-20<br>PIC16C64-20 | PIC16LC62-04<br>PIC16LC64-04 | JW Devices | |-----|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | RC | VDD: 4.0V to 6.0V IDD: 3.8 mA max. at 5.5V IPD: 21 $\mu$ A max. at 4V Freq:4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.0 mA typ. at 5.5V IPD: 1.5 μA typ. at 4V Freq:4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq:4 MHz max. | VDD: 3.0V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 13.5 µA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 3.8 mA max. at 5.5V<br>IPD: 21 µA max. at 4V<br>Freq:4 MHz max. | | XT | VDD: 4.0V to 6.0V IDD: 3.8 mA max. at 5.5V IPD: 21 $\mu$ A max. at 4V Freq:4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 µA typ. at 4V<br>Freq:4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 µA typ. at 4V<br>Freq:4 MHz max. | VDD: 3.0V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 13.5 μA max. at 3.0V<br>Freq: 4 MHz max. | | | HS | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq:4 MHz max. | VDD: $4.5V$ to $5.5V$ IDD: $15$ mA max. at $5.5V$ IPD: $1.5$ $\mu$ A typ. at $4.5V$ Freq: $10$ MHz max. | VDD: $4.5V$ to $5.5V$ IDD: $30$ mA max. at $5.5V$ IPD: $1.5$ $\mu$ A typ. at $4.5V$ Freq: $20$ MHz max. | Not recommended for use in HS mode | VDD: 4.5V to 5.5V IDD: 30 mA max. at 5.5V IPD: 1.5 $\mu$ A typ. at 4.5V Freq: 20 MHz max. | | LP | VDD: 4.0V to 6.0V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq:200 kHz max. | Not recommended for use in LP mode | Not recommended for use in LP mode | VDD: 3.0V to 6.0V<br>IDD: 48 μA max.<br>at 32 kHz, 3.0V<br>IPD: 13.5 μA max. at 3.0V<br>Freq:200 kHz max. | VDD: 3.0V to 6.0V IDD: 48 $\mu$ A max. at 32 kHz, 3.0V IPD:13.5 $\mu$ A max. at 3.0V Freq:200 kHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. Note 1: Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD-VOH) x IOH} + $\sum$ (Vol x IOL) #### 17.5 Timing Diagrams and Specifications FIGURE 17-2: EXTERNAL CLOCK TIMING TABLE 17-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|---------------------------------|-----|------|--------|-------|--------------------| | | Fosc | External CLKIN Frequency | DC | _ | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 1,000 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High | 100 | _ | _ | ns | XT oscillator | | | TosH | or Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | _ | | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise | _ | _ | 25 | ns | XT oscillator | | | TosF | or Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. #### FIGURE 17-3: CLKOUT AND I/O TIMING **TABLE 17-3: CLKOUT AND I/O TIMING REQUIREMENTS** | Parameters | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |------------|----------|-----------------------------------------------|-----------------------|------------|------|-------------|-------|------------| | 10* | TosH2ckL | OSC1↑ to CLKOUT↓ | | _ | 75 | 200 | ns | Note 1 | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | _ | 75 | 200 | ns | Note 1 | | 12* | TckR | CLKOUT rise time | | _ | 35 | 100 | ns | Note 1 | | 13* | TckF | CLKOUT fall time | | _ | 35 | 100 | ns | Note 1 | | 14* | TckL2ioV | CLKOUT ↓ to Port out valid | | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOUT | <b>↑</b> | Tosc + 200 | _ | _ | ns | Note 1 | | 16* | TckH2ioI | Port in hold after CLKOUT ↑ | | 0 | _ | _ | ns | Note 1 | | 17* | TosH2ioV | OSC1↑ (Q1 cycle) to Port out | _ | 50 | 150 | ns | | | | 18* | TosH2ioI | OSC1↑ (Q2 cycle) to Port | PIC16 <b>C</b> 62/64 | 100 | _ | _ | ns | | | | | input invalid (I/O in hold time) | PIC16 <b>LC</b> 62/64 | 200 | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC1↑ (I/O in setup time) | | 0 | _ | _ | ns | | | 20* | TioR | Port output rise time | PIC16 <b>C</b> 62/64 | _ | 10 | 40 | ns | | | | | | PIC16 <b>LC</b> 62/64 | _ | _ | 80 | ns | | | 21* | TioF | Port output fall time | PIC16 <b>C</b> 62/64 | _ | 10 | 40 | ns | | | | | PIC16 <b>LC</b> 62/64 | | _ | _ | 80 | ns | | | 22††* | Tinp | INT pin high or low time | | Tcy | _ | _ | ns | | | 23††* | Trbp | RB7:RB4 change INT high or | low time | Tcy | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edge. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. **DC Characteristics:** 18.1 Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 TP ----- PIC16C62A/R62/64A/R64-04 (Commercial, Industrial, Extended) PIC16C62A/R62/64A/R64-10 (Commercial, Industrial, Extended) PIC16C62A/R62/64A/R64-20 (Commercial, Industrial, Extended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +125°C for extended, | | | | | | | | |--------|------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------|--------|-----|-------|-------------------------------------------------------------|--| | DC CHA | RACTERISTICS | -40°C ≤ TA ≤ +85°C for industrial and | | | | | | | | | | | | | 0°0 | | < TA < +70°C for commercial | | | Param | Characteristic | Sym | Min | Turnst | | Units | Conditions | | | No. | Characteristic | Sylli | IVIIII | Тур† | wax | Units | Conditions | | | D001 | Supply Voltage | VDD | 4.0 | - | 6.0 | V | XT, RC and LP osc configuration | | | D001A | | | 4.5 | - | 5.5 | V | HS osc configuration | | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | | D005 | Brown-out Reset Voltage | BVDD | 3.7 | 4.0 | 4.3 | V | BODEN bit in configuration word enabled | | | | | | 3.7 | 4.0 | 4.4 | V | Extended Range Only | | | D010 | Supply Current (Note 2, 5) | IDD | - | 2.7 | 5 | mA | XT, RC, osc configuration Fosc = 4 MHz, VDD = 5.5V (Note 4) | | | D013 | | | - | 10 | 20 | mA | HS osc configuration Fosc = 20 MHz,<br>VDD = 5.5V | | | D015* | Brown-out Reset Current (Note 6) | $\Delta$ IBOR | - | 350 | 425 | μА | BOR enabled, VDD = 5.0V | | | D020 | Power-down Current (Note | IPD | - | 10.5 | 42 | μА | VDD = 4.0V, WDT enabled, -40°C to +85°C | | | D021 | 3, 5) | | - | 1.5 | 16 | μA | VDD = 4.0V, WDT disabled, -0°C to +70°C | | | D021A | | | - | 1.5 | 19 | μΑ | VDD = 4.0V, WDT disabled, -40°C to +85°C | | | D021B | | | - | 2.5 | 19 | μА | VDD = 4.0V, WDT disabled, -40°C to +125°C | | | D023* | Brown-out Reset Current (Note 6) | $\Delta$ IBOR | - | 350 | 425 | μА | BOR enabled, VDD = 5.0V | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 #### 18.4 **Timing Parameter Symbology** The timing parameter symbols have been created following one of the following formats: | 1. TppS2ppS | 3. Tcc:st | (I <sup>2</sup> C specifications only) | |-------------|-----------|----------------------------------------| | 2. TppS | 4. Ts | (I <sup>2</sup> C specifications only) | | | | | | 1 | Ī | | | | | |---|---|-----------|---|------|--| | | F | Frequency | Т | Time | | | | | | | | | Lowercase letters (pp) and their meanings: | рр | | | | |----|----------|-----|----------| | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | SC | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | Uppercase letters and their meanings: | s | <u> </u> | | | |-----------------------|------------------------|------|--------------| | F | Fall | Р | Period | | Н | High | R | Rise | | 1 | Invalid (Hi-impedance) | V | Valid | | L | Low | Z | Hi-impedance | | I <sup>2</sup> C only | | | | | AA | output access | High | High | | BUF | Bus free | Low | Low | Tcc:st (I<sup>2</sup>C specifications only) | CC | | | | |-----|-----------------|-----|----------------| | HD | Hold | SU | Setup | | ST | | | | | DAT | DATA input hold | STO | STOP condition | | STA | START condition | | | #### FIGURE 18-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS #### 20.2 DC Characteristics: PIC16LC63/65A-04 (Commercial, Industrial) | DC CHA | | <b>Standa</b><br>Operatir | | • | | °C ≤ | Inless otherwise stated) TA ≤ +85°C for industrial and TA ≤ +70°C for commercial | |--------------|------------------------------------------------------------------|---------------------------|------|------|-----|-------|----------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 2.5 | | 6.0 | ٧ | LP, XT, RC osc configuration (DC - 4 MHz) | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | - | Vss | - | ٧ | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D005 | Brown-out Reset Voltage | BVDD | 3.7 | 4.0 | 4.3 | ٧ | BODEN configuration bit is enabled | | D010 | Supply Current (Note 2, 5) | IDD | - | 2.0 | 3.8 | mA | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 3.0V (Note 4) | | D010A | | | - | 22.5 | 48 | μΑ | LP osc configuration<br>FOSC = 32 kHz, VDD = 3.0V, WDT disabled | | D015* | Brown-out Reset Current (Note 6) | $\Delta \text{IBOR}$ | - | 350 | 425 | μΑ | BOR enabled, VDD = 5.0V | | D020 | Power-down Current | IPD | - | 7.5 | 30 | μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C | | D021 | (Note 3, 5) | | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT disabled, 0°C to +70°C | | D021A | | | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT disabled, -40°C to +85°C | | D023* | Brown-out Reset Current (Note 6) | $\Delta IBOR$ | - | 350 | 425 | μΑ | BOR enabled, VDD = 5.0V | - These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD, - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. FIGURE 21-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 21-5: BROWN-OUT RESET TIMING TABLE 21-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|-------|-----------------------------------------------|-----|-----------|-----|-------|---------------------------| | 30 | TmcL | MCLR Pulse Width (low) | 2 | _ | | μs | VDD = 5V, -40°C to +125°C | | 31* | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | VDD = 5V, -40°C to +125°C | | 32 | Tost | Oscillation Start-up Timer Period | | 1024 Tosc | | _ | TOSC = OSC1 period | | 33* | Tpwrt | Power-up Timer Period | 28 | 72 | 132 | ms | VDD = 5V, -40°C to +125°C | | 34 | Tıoz | I/O Hi-impedance from MCLR Low or WDT reset | _ | _ | 2.1 | μs | | | 35 | TBOR | Brown-out Reset Pulse Width | 100 | _ | _ | μs | VDD ≤ BVDD (D005) | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 ## FIGURE 21-10: I<sup>2</sup>C BUS START/STOP BITS TIMING ### TABLE 21-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------| | 90* | Tsu:sta | START condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for repeated START | | | | Setup time | 400 kHz mode | 600 | _ | _ | 110 | condition | | 91* | THD:STA | START condition | 100 kHz mode | 4000 | _ | _ | ns | After this period the first clock | | | | Hold time | 400 kHz mode | 600 | _ | _ | 113 | pulse is generated | | 92* | Tsu:sto | STOP condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | | | 93 | THD:STO | STOP condition | 100 kHz mode | 4000 | _ | _ | ns | | | Ì | | Hold time | 400 kHz mode | 600 | _ | _ | 113 | | These parameters are characterized but not tested. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 ## FIGURE 22-13: I<sup>2</sup>C BUS START/STOP BITS TIMING ### TABLE 22-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------| | 90* | Tsu:sta | START condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for repeated START | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | condition | | 91* | THD:STA | START condition | 100 kHz mode | 4000 | _ | _ | ns | After this period the first clock | | | | Hold time | 400 kHz mode | 600 | _ | _ | 115 | pulse is generated | | 92* | Tsu:sto | STOP condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | | | 93 | THD:STO | STOP condition | 100 kHz mode | 4000 | _ | _ | ns | | | | | Hold time | 400 kHz mode | 600 | _ | _ | 113 | | These parameters are characterized but not tested. FIGURE 23-3: TYPICAL IPD vs. VDD @ 25°C (WDT ENABLED, RC MODE) FIGURE 23-4: MAXIMUM IPD vs. VDD (WDT ENABLED, RC MODE) FIGURE 23-5: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 23-6: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 23-7: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 23-12: TYPICAL IDD vs. FREQUENCY (RC MODE @ 22 pF, 25°C) FIGURE 23-13: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 22 pF, -40°C TO 85°C) ### 24.8 40-Lead Ceramic CERDIP Dual In-line with Window (600 mil) (JW) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Package Group: Ceramic CERDIP Dual In-Line (CDP) | | | | | | | | | |--------|--------------------------------------------------|--------------------|-----------|-------|-------|-----------|--|--|--| | | | Millimeters Inches | | | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | α | 0° | 10° | | 0° | 10° | | | | | | Α | 4.318 | 5.715 | | 0.170 | 0.225 | | | | | | A1 | 0.381 | 1.778 | | 0.015 | 0.070 | | | | | | A2 | 3.810 | 4.699 | | 0.150 | 0.185 | | | | | | А3 | 3.810 | 4.445 | | 0.150 | 0.175 | | | | | | В | 0.355 | 0.585 | | 0.014 | 0.023 | | | | | | B1 | 1.270 | 1.651 | Typical | 0.050 | 0.065 | Typical | | | | | С | 0.203 | 0.381 | Typical | 0.008 | 0.015 | Typical | | | | | D | 51.435 | 52.705 | | 2.025 | 2.075 | | | | | | D1 | 48.260 | 48.260 | Reference | 1.900 | 1.900 | Reference | | | | | E | 15.240 | 15.875 | | 0.600 | 0.625 | | | | | | E1 | 12.954 | 15.240 | | 0.510 | 0.600 | | | | | | e1 | 2.540 | 2.540 | Reference | 0.100 | 0.100 | Reference | | | | | eA | 14.986 | 16.002 | Typical | 0.590 | 0.630 | Typical | | | | | eB | 15.240 | 18.034 | | 0.600 | 0.710 | | | | | | L | 3.175 | 3.810 | | 0.125 | 0.150 | | | | | | N | 40 | 40 | | 40 | 40 | | | | | | S | 1.016 | 2.286 | | 0.040 | 0.090 | | | | | | S1 | 0.381 | 1.778 | | 0.015 | 0.070 | | | | | | Overview6 | 63 | Watchdog Timer | 20 | |-----------------------------------------------|-----|--------------------------------------|-----------------| | Prescaler | 72 | PIC16C63 | | | Read/Write in Asynchronous Counter Mode | | Brown-out Reset | 239 | | Section | | Capture/Compare/PWM | | | | | CLKOUT and I/O | | | Synchronizing with External Clock | | | | | Timer Mode | | External Clock | | | TMR1 Register Pair | 71 | I <sup>2</sup> C Bus Data | | | Timer2 | | I <sup>2</sup> C Bus Start/Stop Bits | 24 | | Block Diagram | 75 | Oscillator Start-up Timer | 239 | | Overview | 63 | Power-up Timer | | | Postscaler | | Reset | | | | | SPI Mode | | | Prescaler | | | | | Timer0 Clock Synchronization, Delay | | Timer0 | | | TImer0 Interrupt | 38 | Timer1 | 240 | | Timer1 Clock Source Select bit, TMR1CS | 71 | USART Synchronous Receive | | | Timer1 External Clock Input Synchronization | | (Master/Slave) | 246 | | Control bit, T1SYNC | 71 | Watchdog Timer | | | Timer1 Input Clock Prescale Select bits | | PIC16C64 | | | Timer1 Mode Selection | | Capture/Compare/PWM | 10 | | | | | | | Timer1 On bit, TMR1ON | | CLKOUT and I/O | | | Timer1 Oscillator Enable Control bit, T1OSCEN | 71 | External Clock | | | Timer2 Clock Prescale Select bits, | | I <sup>2</sup> C Bus Data | 197 | | T2CKPS1:T2CKPS0 | 75 | I <sup>2</sup> C Bus Start/Stop Bits | 196 | | Timer2 Module | 75 | Oscillator Start-up Timer | 19 <sup>.</sup> | | Timer2 On bit, TMR2ON | | Parallel Slave Port | | | | 13 | Power-up Timer | | | Timer2 Output Postscale Select bits, | | | | | TOUTPS3:TOUTPS0 | 75 | Reset | | | Timing Diagrams | | SPI Mode | | | Brown-out Reset12 | 29 | Timer0 | 192 | | I <sup>2</sup> C Clock Synchronization | 98 | Timer1 | 192 | | I <sup>2</sup> C Data Transfer Wait State | | Watchdog Timer | 19 <sup>.</sup> | | I <sup>2</sup> C Multi-Master Arbitration | | PIC16C64A | | | | | Brown-out Reset | 20. | | I <sup>2</sup> C Reception (7-bit Address)10 | U I | Capture/Compare/PWM | | | PIC16C61 | | | | | CLKOUT and I/O17 | | CLKOUT and I/O | | | External Clock16 | 69 | External Clock | | | Oscillator Start-up Timer17 | 71 | I <sup>2</sup> C Bus Data | 213 | | Power-up Timer17 | 71 | I <sup>2</sup> C Bus Start/Stop Bits | 212 | | Reset | | Oscillator Start-up Timer | 20 | | Timer01 | | Parallel Slave Port | | | | | Power-up Timer | | | Watchdog Timer | / I | Reset | | | PIC16C62 | | | | | Capture/Compare/PWM19 | 93 | SPI Mode | | | CLKOUT and I/O19 | 90 | Timer0 | | | External Clock18 | 89 | Timer1 | 208 | | I <sup>2</sup> C Bus Data19 | 97 | Watchdog Timer | 20 | | I <sup>2</sup> C Bus Start/Stop Bits | | PIC16C65 | | | Oscillator Start-up Timer | | Capture/Compare/PWM | 221 | | • | | CLKOUT and I/O | 22 | | Power-up Timer | | External Clock | | | Reset19 | | | | | SPI Mode19 | 95 | I <sup>2</sup> C Bus Data | | | Timer019 | 92 | I <sup>2</sup> C Bus Start/Stop Bits | | | Timer119 | 92 | Oscillator Start-up Timer | 223 | | Watchdog Timer19 | 91 | Parallel Slave Port | 220 | | PIC16C62A | | Reset | 22: | | | 07 | SPI Mode | | | Brown-out Reset | | | | | Capture/Compare/PWM | | Timer0 | | | CLKOUT and I/O20 | | Timer1 | 224 | | External Clock20 | | USART Synchronous Receive | | | I <sup>2</sup> C Bus Data2 | 13 | (Master/Slave) | | | I <sup>2</sup> C Bus Start/Stop Bits2 | | Watchdog Timer | 223 | | Oscillator Start-up Timer | | PIC16C65A | | | | | Brown-out Reset | 220 | | Power-up Timer | | | | | Reset | | Capture/Compare/PWM | | | SPI Mode2 | | CLKOUT and I/O | | | Timer020 | 08 | External Clock | | | Timer120 | 08 | I <sup>2</sup> C Bus Data | 24 |