



Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I²C, SPI                                                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                    |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-QFP                                                                     |
| Supplier Device Package    | 44-MQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c64a-20i-pq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams**



## TABLE 1-1: PIC16C6X FAMILY OF DEVICES

|                                                                                                                                                       |                                                 | PIC16C61       | PIC16C62A                  | PIC16CR62                  | PIC16C63                       | PIC16CR63                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------|----------------------------|----------------------------|--------------------------------|-------------------------------|
| Clock                                                                                                                                                 | Maximum Frequency<br>of Operation (MHz)         | 20             | 20                         | 20                         | 20                             | 20                            |
|                                                                                                                                                       | EPROM Program Memory<br>(x14 words)             | 1K             | 2K                         | _                          | 4K                             | _                             |
| Memory                                                                                                                                                | ROM Program Memory<br>(x14 words)               |                |                            | 2K                         |                                | 4K                            |
| Clock<br>Memory<br>Peripherals<br>Features                                                                                                            | Data Memory (bytes)                             | 36             | 128                        | 128                        | 192                            | 192                           |
|                                                                                                                                                       | Timer Module(s)                                 | TMR0           | TMR0,<br>TMR1,<br>TMR2     | TMR0,<br>TMR1,<br>TMR2     | TMR0,<br>TMR1,<br>TMR2         | TMR0,<br>TMR1,<br>TMR2        |
| Clock Ma<br>of C<br>Peripherals Ca<br>Peripherals Ca<br>Peripherals Ca<br>PW<br>Ser<br>(SF<br>Par<br>Inte<br>VO<br>Vol<br>Features In-C<br>Bro<br>Par | Capture/Compare/<br>PWM Module(s)               |                | 1                          | 1                          | 2                              | 2                             |
|                                                                                                                                                       | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) |                | SPI/I <sup>2</sup> C       | SPI/I <sup>2</sup> C       | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C<br>USART |
|                                                                                                                                                       | Parallel Slave Port                             |                |                            |                            | _                              | _                             |
|                                                                                                                                                       | Interrupt Sources                               | 3              | 7                          | 7                          | 10                             | 10                            |
|                                                                                                                                                       | I/O Pins                                        | 13             | 22                         | 22                         | 22                             | 22                            |
|                                                                                                                                                       | Voltage Range (Volts)                           | 3.0-6.0        | 2.5-6.0                    | 2.5-6.0                    | 2.5-6.0                        | 2.5-6.0                       |
| Features                                                                                                                                              | In-Circuit Serial Programming                   | Yes            | Yes                        | Yes                        | Yes                            | Yes                           |
|                                                                                                                                                       | Brown-out Reset                                 | _              | Yes                        | Yes                        | Yes                            | Yes                           |
|                                                                                                                                                       | Packages                                        | 18-pin DIP, SO | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC           | 28-pin SDIP,<br>SOIC          |

|                                            |                                              | PIC16C64A                                 | PIC16CR64                                 | PIC16C65A                                 | PIC16CR65                                       | PIC16C66                       | PIC16C67                                        |
|--------------------------------------------|----------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------------|--------------------------------|-------------------------------------------------|
| Clock                                      | Maximum Frequency<br>of Operation (MHz)      | 20                                        | 20                                        | 20                                        | 20                                              | 20                             | 20                                              |
|                                            | EPROM Program Memory<br>(x14 words)          | 2K                                        |                                           | 4K                                        |                                                 | 8K                             | 8K                                              |
| Clock<br>Memory<br>Peripherals<br>Features | ROM Program Memory (x14<br>words)            | —                                         | 2K                                        |                                           | 4K                                              | _                              |                                                 |
|                                            | Data Memory (bytes)                          | 128                                       | 128                                       | 192                                       | 192                                             | 368                            | 368                                             |
|                                            | Timer Module(s)                              | TMR0,<br>TMR1,<br>TMR2                    | TMR0,<br>TMR1,<br>TMR2                    | TMR0,<br>TMR1,<br>TMR2                    | TMR0,<br>TMR1,<br>TMR2                          | TMR0,<br>TMR1,<br>TMR2         | TMR0,<br>TMR1,<br>TMR2                          |
| Clock<br>Memory<br>Peripherals             | Capture/Compare/PWM Mod-<br>ule(s)           | 1                                         | 1                                         | 2                                         | 2                                               | 2                              | 2                                               |
|                                            | Serial Port(s) (SPI/I <sup>2</sup> C, USART) | SPI/I <sup>2</sup> C                      | SPI/I <sup>2</sup> C                      | SPI/I <sup>2</sup> C,<br>USART            | SPI/I <sup>2</sup> C,<br>USART                  | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART                  |
|                                            | Parallel Slave Port                          | Yes                                       | Yes                                       | Yes                                       | Yes                                             | _                              | Yes                                             |
|                                            | Interrupt Sources                            | 8                                         | 8                                         | 11                                        | 11                                              | 10                             | 11                                              |
|                                            | I/O Pins                                     | 33                                        | 33                                        | 33                                        | 33                                              | 22                             | 33                                              |
|                                            | Voltage Range (Volts)                        | 2.5-6.0                                   | 2.5-6.0                                   | 2.5-6.0                                   | 2.5-6.0                                         | 2.5-6.0                        | 2.5-6.0                                         |
|                                            | In-Circuit Serial Programming                | Yes                                       | Yes                                       | Yes                                       | Yes                                             | Yes                            | Yes                                             |
| Features                                   | Brown-out Reset                              | Yes                                       | Yes                                       | Yes                                       | Yes                                             | Yes                            | Yes                                             |
| Peripherals                                | Packages                                     | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin<br>PLCC,<br>MQFP,<br>TQFP | 28-pin SDIP,<br>SOIC           | 40-pin DIP;<br>44-pin<br>PLCC,<br>MQFP,<br>TQFP |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C6X Family devices use serial programming with clock pin RB6 and data pin RB7.





| TABLE 4-3: SPECIAL FUNCTION REGISTERS FOR THE PICTOCO3/R03 |         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |                |               |             |               |           |                          |                                                |  |  |
|------------------------------------------------------------|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|---------------|-------------|---------------|-----------|--------------------------|------------------------------------------------|--|--|
| Address                                                    | Name    | Bit 7              | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5          | Bit 4          | Bit 3         | Bit 2       | Bit 1         | Bit 0     | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |  |  |
| Bank 0                                                     |         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |                |               |             |               |           |                          |                                                |  |  |
| 00h <sup>(1)</sup>                                         | INDF    | Addressing         | this location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | uses conter    | nts of FSR to  | address data  | a memory (n | ot a physical | register) | 0000 0000                | 0000 0000                                      |  |  |
| 01h                                                        | TMR0    | Timer0 mod         | lule's registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r              |                |               |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 02h <sup>(1)</sup>                                         | PCL     | Program Co         | ounter's (PC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Least Signif   | ficant Byte    |               |             |               |           | 0000 0000                | 0000 0000                                      |  |  |
| 03h <sup>(1)</sup>                                         | STATUS  | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RP0            | TO             | PD            | Z           | DC            | С         | 0001 1xxx                | 000q quuu                                      |  |  |
| 04h <sup>(1)</sup>                                         | FSR     | Indirect data      | a memory ac                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Idress pointe  | ər             |               | 1           | 1             | 1         | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 05h                                                        | PORTA   | —                  | Inits focation deep contents on Print address data memory (includ physical register)         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000         2000 |                |                |               |             |               |           |                          |                                                |  |  |
| 06h                                                        | PORTB   | PORTB Dat          | ta Latch whe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | n written: PC  | ORTB pins wi   | nen read      |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 07h                                                        | PORTC   | PORTC Da           | ta Latch whe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | n written: PC  | ORTC pins w    | hen read      |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 08h                                                        | —       | Unimpleme          | nted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                |               |             |               |           | -                        | -                                              |  |  |
| 09h                                                        | —       | Unimpleme          | nted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                |               |             |               |           | -                        | -                                              |  |  |
| 0Ah <sup>(1,2)</sup>                                       | PCLATH  | —                  | — — Write Buffer for the upper 5 bits of the Program Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                |               |             |               |           |                          | 0 0000                                         |  |  |
| 0Bh <sup>(1)</sup>                                         | INTCON  | GIE                | PEIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TOIE           | INTE           | RBIE          | TOIF        | INTF          | RBIF      | 0000 000x                | 0000 000u                                      |  |  |
| 0Ch                                                        | PIR1    | (5)                | (5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RCIF           | TXIF           | SSPIF         | CCP1IF      | TMR2IF        | TMR1IF    | 0000 0000                | 0000 0000                                      |  |  |
| 0Dh                                                        | PIR2    | _                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _              |                | _             | _           | _             | CCP2IF    | 0                        | 0                                              |  |  |
| 0Eh                                                        | TMR1L   | Holding reg        | ister for the I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _east Signific | cant Byte of t | he 16-bit TM  | R1 register |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 0Fh                                                        | TMR1H   | Holding reg        | ister for the I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Most Signific  | ant Byte of th | ne 16-bit TMF | R1 register |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 10h                                                        | T1CON   | —                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T1CKPS1        | T1CKPS0        | T1OSCEN       | T1SYNC      | TMR1CS        | TMR10N    | 00 0000                  | uu uuuu                                        |  |  |
| 11h                                                        | TMR2    | Timer2 mod         | lule's registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r              |                |               |             |               |           | 0000 0000                | 0000 0000                                      |  |  |
| 12h                                                        | T2CON   | —                  | TOUTPS3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TOUTPS2        | TOUTPS1        | TOUTPS0       | TMR2ON      | T2CKPS1       | T2CKPS0   | -000 0000                | -000 0000                                      |  |  |
| 13h                                                        | SSPBUF  | Synchronou         | us Serial Por                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t Receive Bu   | iffer/Transmit | Register      |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 14h                                                        | SSPCON  | WCOL               | SSPOV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SSPEN          | CKP            | SSPM3         | SSPM2       | SSPM1         | SSPM0     | 0000 0000                | 0000 0000                                      |  |  |
| 15h                                                        | CCPR1L  | Capture/Co         | mpare/PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 (LSB)        |                |               |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 16h                                                        | CCPR1H  | Capture/Co         | mpare/PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 (MSB)        |                |               |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 17h                                                        | CCP1CON | —                  | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CCP1X          | CCP1Y          | CCP1M3        | CCP1M2      | CCP1M1        | CCP1M0    | 00 0000                  | 00 0000                                        |  |  |
| 18h                                                        | RCSTA   | SPEN               | RX9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SREN           | CREN           | —             | FERR        | OERR          | RX9D      | 0000 -00x                | 0000 -00x                                      |  |  |
| 19h                                                        | TXREG   | USART Tra          | nsmit Data F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | legister       |                |               |             |               |           | 0000 0000                | 0000 0000                                      |  |  |
| 1Ah                                                        | RCREG   | USART Red          | ceive Data R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | egister        |                |               |             |               |           | 0000 0000                | 0000 0000                                      |  |  |
| 1Bh                                                        | CCPR2L  | Capture/Co         | mpare/PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2 (LSB)        |                |               |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 1Ch                                                        | CCPR2H  | Capture/Co         | mpare/PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2 (MSB)        |                |               |             |               |           | xxxx xxxx                | uuuu uuuu                                      |  |  |
| 1Dh                                                        | CCP2CON | —                  | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CCP2X          | CCP2Y          | CCP2M3        | CCP2M2      | CCP2M1        | CCP2M0    | 00 0000                  | 00 0000                                        |  |  |
| 1Eh-1Fh                                                    | —       | Unimpleme          | nted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                |               |             |               |           | —                        | —                                              |  |  |

TABLE 4-3: SPECIAL FUNCTION REGISTERS FOR THE PIC16C63/R63

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from either bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: The IRP and RP1 bits are reserved on the PIC16C63/R63, always maintain these bits clear.

5: PIE1<7:6> and PIR1<7:6> are reserved on the PIC16C63/R63, always maintain these bits clear.

| IADLE                | 4-0:    | SPECIAL FUNCTION REGISTERS FOR THE PICTOCOO/07 (CON |                |                           |                |              |                 |                |           |                          | <i>1)</i>                                      |  |  |  |  |
|----------------------|---------|-----------------------------------------------------|----------------|---------------------------|----------------|--------------|-----------------|----------------|-----------|--------------------------|------------------------------------------------|--|--|--|--|
| Address              | Name    | Bit 7                                               | Bit 6          | Bit 5                     | Bit 4          | Bit 3        | Bit 2           | Bit 1          | Bit 0     | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |  |  |  |  |
| Bank 1               |         |                                                     |                |                           |                |              |                 |                |           |                          |                                                |  |  |  |  |
| 80h <sup>(1)</sup>   | INDF    | Addressing                                          | this location  | uses conter               | nts of FSR to  | address data | a memory (n     | ot a physical  | register) | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 81h                  | OPTION  | RBPU                                                | INTEDG         | TOCS                      | TOSE           | PSA          | PS2             | PS1            | PS0       | 1111 1111                | 1111 1111                                      |  |  |  |  |
| 82h <sup>(1)</sup>   | PCL     | Program Co                                          | ounter's (PC)  | Least Sigr                | nificant Byte  |              |                 |                |           | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 83h <sup>(1)</sup>   | STATUS  | IRP                                                 | RP1            | RP0                       | TO             | PD           | Z               | DC             | С         | 0001 1xxx                | 000q quuu                                      |  |  |  |  |
| 84h <sup>(1)</sup>   | FSR     | Indirect data                                       | a memory ac    | dress pointe              | er             | 1            |                 |                | 1         | xxxx xxxx                | uuuu uuuu                                      |  |  |  |  |
| 85h                  | TRISA   | _                                                   | —              | PORTA Da                  | ta Direction R | egister      |                 |                |           | 11 1111                  | 11 1111                                        |  |  |  |  |
| 86h                  | TRISB   | PORTB Dat                                           | ta Direction I | Register                  |                |              |                 |                |           | 1111 1111                | 1111 1111                                      |  |  |  |  |
| 87h                  | TRISC   | PORTC Da                                            | ta Direction I | Register                  |                |              |                 |                |           | 1111 1111                | 1111 1111                                      |  |  |  |  |
| 88h <sup>(5)</sup>   | TRISD   | PORTD Da                                            | ta Direction I | Register                  |                |              |                 |                |           | 1111 1111                | 1111 1111                                      |  |  |  |  |
| 89h <sup>(5)</sup>   | TRISE   | IBF                                                 | OBF            | IBOV                      | PSPMODE        | —            | PORTE Dat       | ta Direction I | Bits      | 0000 -111                | 0000 -111                                      |  |  |  |  |
| 8Ah <sup>(1,2)</sup> | PCLATH  | —                                                   | —              | —                         | Write Buffer   | for the uppe | r 5 bits of the | e Program C    | ounter    | 0 0000                   | 0 0000                                         |  |  |  |  |
| 8Bh <sup>(1)</sup>   | INTCON  | GIE                                                 | PEIE           | TOIE                      | INTE           | RBIE         | TOIF            | INTF           | RBIF      | 0000 000x                | 0000 000u                                      |  |  |  |  |
| 8Ch                  | PIE1    | PSPIE <sup>(6)</sup>                                | (4)            | RCIE                      | TXIE           | SSPIE        | CCP1IE          | TMR2IE         | TMR1IE    | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 8Dh                  | PIE2    | —                                                   | —              | —                         | _              | —            | —               | —              | CCP2IE    | 0                        | 0                                              |  |  |  |  |
| 8Eh                  | PCON    | —                                                   | —              | —                         | _              | —            | _               | POR            | BOR       | dd                       | uu                                             |  |  |  |  |
| 8Fh                  | _       | Unimpleme                                           | nted           |                           |                |              | •               | •              |           | _                        | _                                              |  |  |  |  |
| 90h                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 91h                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 92h                  | PR2     | Timer2 Peri                                         | od Register    |                           |                |              |                 |                |           | 1111 1111                | 1111 1111                                      |  |  |  |  |
| 93h                  | SSPADD  | Synchronou                                          | us Serial Por  | t (I <sup>2</sup> C mode) | Address Reg    | gister       |                 |                |           | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 94h                  | SSPSTAT | SMP                                                 | CKE            | D/A                       | Р              | S            | R/W             | UA             | BF        | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 95h                  | —       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | _                                              |  |  |  |  |
| 96h                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 97h                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 98h                  | TXSTA   | CSRC                                                | TX9            | TXEN                      | SYNC           | —            | BRGH            | TRMT           | TX9D      | 0000 -010                | 0000 -010                                      |  |  |  |  |
| 99h                  | SPBRG   | Baud Rate                                           | Generator R    | egister                   |                |              |                 |                |           | 0000 0000                | 0000 0000                                      |  |  |  |  |
| 9Ah                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 9Bh                  | —       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | -                        | -                                              |  |  |  |  |
| 9Ch                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | _                                              |  |  |  |  |
| 9Dh                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | —                        | —                                              |  |  |  |  |
| 9Eh                  | —       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | -                        | —                                              |  |  |  |  |
| 9Fh                  | -       | Unimpleme                                           | nted           |                           |                |              |                 |                |           | -                        |                                                |  |  |  |  |

TABLE 4-6: SPECIAL FUNCTION REGISTERS FOR THE PIC16C66/67 (Cont.'d)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from any bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: PIE1<6> and PIR1<6> are reserved on the PIC16C66/67, always maintain these bits clear.

5: PORTD, PORTE, TRISD, and TRISE are not implemented on the PIC16C66, read as '0'.

6: PSPIF (PIR1<7>) and PSPIE (PIE1<7>) are reserved on the PIC16C66, maintain these bits clear.

#### 4.2.2.8 PCON REGISTER

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The Power Control register (PCON) contains a flag bit to allow differentiation between a Power-on Reset to an external MCLR reset or WDT reset. Those devices with brown-out detection circuitry contain an additional bit to differentiate a Brown-out Reset condition from a Poweron Reset condition.

#### Note: BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent resets to see if BOR is clear, indicating a brown-out has occurred. The BOR status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by clearing the BODEN bit in the Configuration word).

## FIGURE 4-22: PCON REGISTER FOR PIC16C62/64/65 (ADDRESS 8Eh)



## FIGURE 4-23: PCON REGISTER FOR PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/67 (ADDRESS 8Eh)



# 6.0 OVERVIEW OF TIMER MODULES

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

All PIC16C6X devices have three timer modules except for the PIC16C61, which has one timer module. Each module can generate an interrupt to indicate that an event has occurred (i.e., timer overflow). Each of these modules are detailed in the following sections. The timer modules are:

- Timer0 module (Section 7.0)
- Timer1 module (Section 8.0)
- Timer2 module (Section 9.0)

#### 6.1 <u>Timer0 Overview</u>

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The Timer0 module is a simple 8-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock. When the clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge.

The Timer0 module also has a programmable prescaler option. This prescaler can be assigned to either the Timer0 module or the Watchdog Timer. Bit PSA (OPTION<3>) assigns the prescaler, and bits PS2:PS0 (OPTION<2:0>) determine the prescaler value. TMR0 can increment at the following rates: 1:1 when the prescaler is assigned to Watchdog Timer, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, and 1:256.

Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock.

## 6.2 <u>Timer1 Overview</u>

| _  |                  |   |
|----|------------------|---|
|    |                  |   |
|    |                  |   |
| IЛ |                  | • |
|    |                  | - |
| ~  | plicable Devices | 3 |

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Timer1 is a 16-bit timer/counter. The clock source can be either the internal system clock (Fosc/4), an external clock, or an external crystal. Timer1 can operate as either a timer or a counter. When operating as a counter (external clock source), the counter can either operate synchronized to the device or asynchronously to the device. Asynchronous operation allows Timer1 to operate during sleep, which is useful for applications that require a real-time clock as well as the power savings of SLEEP mode.

TImer1 also has a prescaler option which allows TMR1 to increment at the following rates: 1:1, 1:2, 1:4, and 1:8. TMR1 can be used in conjunction with the Capture/Compare/PWM module. When used with a CCP module, Timer1 is the time-base for 16-bit capture or 16-bit compare and must be synchronized to the device.

#### 6.3 <u>Timer2 Overview</u>

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Timer2 is an 8-bit timer with a programmable prescaler and a programmable postscaler, as well as an 8-bit Period Register (PR2). Timer2 can be used with the CCP module (in PWM mode) as well as the Baud Rate Generator for the Synchronous Serial Port (SSP). The prescaler option allows Timer2 to increment at the following rates: 1:1, 1:4, and 1:16.

The postscaler allows TMR2 register to match the period register (PR2) a programmable number of times before generating an interrupt. The postscaler can be programmed from 1:1 to 1:16 (inclusive).

### 6.4 <u>CCP Overview</u>

| _ |           |         |
|---|-----------|---------|
| Δ | nnlicable | Devices |
| ~ | ppiloubic | Devices |

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The CCP module(s) can operate in one of three modes: 16-bit capture, 16-bit compare, or up to 10-bit Pulse Width Modulation (PWM).

Capture mode captures the 16-bit value of TMR1 into the CCPRxH:CCPRxL register pair. The capture event can be programmed for either the falling edge, rising edge, fourth rising edge, or sixteenth rising edge of the CCPx pin.

Compare mode compares the TMR1H:TMR1L register pair to the CCPRxH:CCPRxL register pair. When a match occurs, an interrupt can be generated and the output pin CCPx can be forced to a given state (High or Low) and Timer1 can be reset. This depends on control bits CCPxM3:CCPxM0.

PWM mode compares the TMR2 register to a 10-bit duty cycle register (CCPRxH:CCPRxL<5:4>) as well as to an 8-bit period register (PR2). When the TMR2 register = Duty Cycle register, the CCPx pin will be forced low. When TMR2 = PR2, TMR2 is cleared to 00h, an interrupt can be generated, and the CCPx pin (if an output) will be forced high.

# 10.0 CAPTURE/COMPARE/PWM (CCP) MODULE(s)

#### Applicable Devices

| 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP1 |
|----|----|-----|-----|----|-----|----|-----|-----|----|-----|-----|----|----|------|
| 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP2 |

Each CCP (Capture/Compare/PWM) module contains a 16-bit register which can operate as a 16-bit capture register, as a 16-bit compare register, or as a PWM master/slave duty cycle register. Both the CCP1 and CCP2 modules are identical in operation, with the exception of the operation of the special event trigger. Table 10-1 and Table 10-2 show the resources and interactions of the CCP modules(s). In the following sections, the operation of a CCP module is described with respect to CCP1. CCP2 operates the same as CCP1, except where noted.

#### CCP1 module:

Capture/Compare/PWM Register1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable.

## CCP2 module:

Capture/Compare/PWM Register2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable.

For use of the CCP modules, refer to the *Embedded Control Handbook*, "Using the CCP Modules" (AN594).

## TABLE 10-1: CCP MODE - TIMER RESOURCE

| CCP Mode | Timer Resource |
|----------|----------------|
| Capture  | Timer1         |
| Compare  | Timer1         |
| PWM      | Timer2         |

# TABLE 10-2: INTERACTION OF TWO CCP MODULES

| CCPx Mode | CCPy Mode | Interaction                                                                           |
|-----------|-----------|---------------------------------------------------------------------------------------|
| Capture   | Capture   | Same TMR1 time-base.                                                                  |
| Capture   | Compare   | The compare should be configured for the special event trigger, which clears TMR1.    |
| Compare   | Compare   | The compare(s) should be configured for the special event trigger, which clears TMR1. |
| PWM       | PWM       | The PWMs will have the same frequency, and update rate (TMR2 interrupt).              |
| PWM       | Capture   | None                                                                                  |
| PWM       | Compare   | None                                                                                  |

## 11.4 <u>I<sup>2</sup>C<sup>™</sup> Overview</u>

This section provides an overview of the Inter-Integrated Circuit (I<sup>2</sup>C) bus, with Section 11.5 discussing the operation of the SSP module in  $I^2C$  mode.

The  $I^2C$  bus is a two-wire serial interface developed by the Philips<sup>®</sup> Corporation. The original specification, or standard mode, was for data transfers of up to 100 Kbps. The enhanced specification (fast mode) is also supported. This device will communicate with both standard and fast mode devices if attached to the same bus. The clock will determine the data rate.

The I<sup>2</sup>C interface employs a comprehensive protocol to ensure reliable transmission and reception of data. When transmitting data, one device is the "master" which initiates transfer on the bus and generates the clock signals to permit that transfer, while the other device(s) acts as the "slave." All portions of the slave protocol are implemented in the SSP module's hardware, except general call support, while portions of the master protocol need to be addressed in the PIC16CXX software. Table 11-3 defines some of the I<sup>2</sup>C bus terminology. For additional information on the I<sup>2</sup>C interface specification, refer to the Philips document "*The I<sup>2</sup>C bus and how to use it.*"#939839340011, which can be obtained from the Philips Corporation.

In the  $I^2C$  interface protocol each device has an address. When a master wishes to initiate a data transfer, it first transmits the address of the device that it wishes to "talk" to. All devices "listen" to see if this is their address. Within this address, a bit specifies if the master wishes to read-from/write-to the slave device. The master and slave are always in opposite modes (transmitter/receiver) of operation during a data transfer. That is they can be thought of as operating in either of these two relations:

- · Master-transmitter and Slave-receiver
- · Slave-transmitter and Master-receiver

In both cases the master generates the clock signal.

The output stages of the clock (SCL) and data (SDA) lines must have an open-drain or open-collector in order to perform the wired-AND function of the bus. External pull-up resistors are used to ensure a high level when no device is pulling the line down. The number of devices that may be attached to the  $I^2C$  bus is limited only by the maximum bus loading specification of 400 pF.

#### 11.4.1 INITIATING AND TERMINATING DATA TRANSFER

During times of no data transfer (idle time), both the clock line (SCL) and the data line (SDA) are pulled high through the external pull-up resistors. The START and STOP conditions determine the start and stop of data transmission. The START condition is defined as a high to low transition of the SDA when the SCL is high. The STOP condition is defined as a low to high transition of the SDA when the SCL is high. The START and STOP conditions. The master generates these conditions for starting and terminating data transfer. Due to the definition of the START and STOP conditions, when data is being transmitted, the SDA line can only change state when the SCL line is low.

## FIGURE 11-14: START AND STOP CONDITIONS



| Term            | Description                                                                                                                                 |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter     | The device that sends the data to the bus.                                                                                                  |
| Receiver        | The device that receives the data from the bus.                                                                                             |
| Master          | The device which initiates the transfer, generates the clock and terminates the transfer.                                                   |
| Slave           | The device addressed by a master.                                                                                                           |
| Multi-master    | More than one master device in a system. These masters can attempt to control the bus at the same time without corrupting the message.      |
| Arbitration     | Procedure that ensures that only one of the master devices will control the bus. This ensure that the transfer data does not get corrupted. |
| Synchronization | Procedure where the clock signals of two or more devices are synchronized.                                                                  |

## TABLE 11-3: I<sup>2</sup>C BUS TERMINOLOGY

#### 11.5.2 MASTER MODE

Master mode of operation is supported in firmware using interrupt generation on the detection of the START and STOP conditions. The STOP (P) and START (S) bits are cleared from a reset or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the  $l^2C$  bus may be taken when the P bit is set, or the bus is idle and both the S and P bits are clear.

In master mode the SCL and SDA lines are manipulated by clearing the corresponding TRISC<4:3> bit(s). The output level is always low, irrespective of the value(s) in PORTC<4:3>. So when transmitting data, a '1' data bit must have the TRISC<4> bit set (input) and a '0' data bit must have the TRISC<4> bit cleared (output). The same scenario is true for the SCL line with the TRISC<3> bit.

The following events will cause SSP Interrupt Flag bit, SSPIF, to be set (SSP Interrupt if enabled):

- START condition
- STOP condition
- Data transfer byte transmitted/received

Master mode of operation can be done with either the slave mode idle (SSPM3:SSPM0 = 1011) or with the slave active. When both master and slave modes are enabled, the software needs to differentiate the source(s) of the interrupt.

#### 11.5.3 MULTI-MASTER MODE

In multi-master mode, the interrupt generation on the detection of the START and STOP conditions allows the determination of when the bus is free. The STOP (P) and START (S) bits are cleared from a reset or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the  $I^2C$  bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is idle and both the S and P bits clear. When the bus is busy, enabling the SSP Interrupt will generate the interrupt when the STOP condition occurs.

In multi-master operation, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISC<4:3>). There are two stages where this arbitration can be lost, these are:

- · Address Transfer
- Data Transfer

When the slave logic is enabled, the slave continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed an ACK pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to re-transfer the data at a later time.

| Address                 | Name    | Bit 7                | Bit 6                         | Bit 5                  | Bit 4      | Bit 3      | Bit 2    | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR |      | Value<br>other | Value on all other resets |  |
|-------------------------|---------|----------------------|-------------------------------|------------------------|------------|------------|----------|--------|--------|-------------------------|------|----------------|---------------------------|--|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON  | GIE                  | PEIE                          | TOIE                   | INTE       | RBIE       | T0IF     | INTF   | RBIF   | 0000                    | 000x | 0000           | 000u                      |  |
| 0Ch                     | PIR1    | PSPIF <sup>(1)</sup> | (2)                           | RCIF                   | TXIF       | SSPIF      | CCP1IF   | TMR2IF | TMR1IF | 0000                    | 0000 | 0000           | 0000                      |  |
| 8Ch                     | PIE1    | PSPIE <sup>(1)</sup> | (2)                           | RCIE                   | TXIE       | SSPIE      | CCP1IE   | TMR2IE | TMR1IE | 0000                    | 0000 | 0000           | 0000                      |  |
| 13h                     | SSPBUF  | Synchrono            | us Serial                     | Port Rece              | eive Buffe | r/Transmit | Register |        |        | xxxx                    | xxxx | uuuu           | uuuu                      |  |
| 93h                     | SSPADD  | Synchrono            | us Serial                     | Port (I <sup>2</sup> C | mode) Ad   | ldress Re  | gister   |        |        | 0000                    | 0000 | 0000           | 0000                      |  |
| 14h                     | SSPCON  | WCOL                 | SSPOV                         | SSPEN                  | CKP        | SSPM3      | SSPM2    | SSPM1  | SSPM0  | 0000                    | 0000 | 0000           | 0000                      |  |
| 94h                     | SSPSTAT | SMP <sup>(3)</sup>   | CKE <sup>(3)</sup>            | D/A                    | Р          | S          | R/W      | UA     | BF     | 0000                    | 0000 | 0000           | 0000                      |  |
| 87h                     | TRISC   | PORTC Da             | PORTC Data Direction register |                        |            |            |          |        |        |                         |      |                | 1111                      |  |

### TABLE 11-5: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'.

Shaded cells are not used by SSP module in SPI mode.

Note 1: PSPIF and PSPIE are reserved on the PIC16C66, always maintain these bits clear.

2: PIR1<6> and PIE1<6> are reserved, always maintain these bits clear.

3: The SMP and CKE bits are implemented on the PIC16C66/67 only. All other PIC16C6X devices have these two bits unimplemented, read as '0'. Steps to follow when setting up an Asynchronous Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH (Section 12.1).
- 2. Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN.
- 3. If interrupts are desired, then set enable bit  $\ensuremath{\mathsf{RCIE}}$  .
- 4. If 9-bit reception is desired, then set bit RX9.
- 5. Enable the reception by setting enable bit CREN.

- Flag bit RCIF will be set when reception is complete, and an interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 8. Read the 8-bit received data by reading the RCREG register.
- 9. If any error occurred, clear the error by clearing enable bit CREN.

| Address | Name  | Bit 7                | Bit 6                        | Bit 5   | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value o<br>POR<br>BOR | on<br>,   | Value on<br>all other<br>Resets |
|---------|-------|----------------------|------------------------------|---------|-------|-------|--------|--------|--------|-----------------------|-----------|---------------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup> | (2)                          | RCIF    | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0                | 000       | 0000 0000                       |
| 18h     | RCSTA | SPEN                 | RX9                          | SREN    | CREN  | —     | FERR   | OERR   | RX9D   | 0000 -                | 00x       | 0000 -00x                       |
| 1Ah     | RCREG | USART Re             | eceive Re                    | egister |       |       |        |        |        | 0000 0                | 000       | 0000 0000                       |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup> | (2)                          | RCIE    | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0                | 000       | 0000 0000                       |
| 98h     | TXSTA | CSRC                 | TX9                          | TXEN    | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -                | 010       | 0000 -010                       |
| 99h     | SPBRG | Baud Rate            | Baud Rate Generator Register |         |       |       |        |        | 0000 0 | 000                   | 0000 0000 |                                 |

# TABLE 12-7: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION

Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Reception.

Note 1: PSPIE and PSPIF are reserved on the PIC16C63/R63/66, always maintain these bits clear.

2: PIE1<6> and PIR1<6> are reserved, always maintain these bits clear.

| TABLE 13-9: | STATUS BITS AND THEIR SIGNIFICANCE FOR     |
|-------------|--------------------------------------------|
|             | PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/67 |

| POR | BOR | то | PD |                                                         |
|-----|-----|----|----|---------------------------------------------------------|
| 0   | x   | 1  | 1  | Power-on Reset                                          |
| 0   | x   | 0  | x  | Illegal, TO is set on a Power-on Reset                  |
| 0   | x   | x  | 0  | Illegal, PD is set on a Power-on Reset                  |
| 1   | 0   | x  | x  | Brown-out Reset                                         |
| 1   | 1   | 0  | 1  | WDT Reset                                               |
| 1   | 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | 1   | u  | u  | MCLR reset during normal operation                      |
| 1   | 1   | 1  | 0  | MCLR reset during SLEEP or interrupt wake-up from SLEEP |

Legend: x = unknown, u = unchanged

## TABLE 13-10: RESET CONDITION FOR SPECIAL REGISTERS ON PIC16C61/62/64/65

|                                    | Program Counter       | STATUS    | PCON <sup>(2)</sup> |
|------------------------------------|-----------------------|-----------|---------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx | 0 -                 |
| MCLR reset during normal operation | 000h                  | 000u uuuu | u-                  |
| MCLR reset during SLEEP            | 000h                  | 0001 0uuu | u-                  |
| WDT Reset                          | 000h                  | 0000 luuu | u-                  |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu | u-                  |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuul 0uuu | u-                  |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and the global enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC+1.

2: The PCON register is not implemented on the PIC16C61.

### TABLE 13-11: RESET CONDITION FOR SPECIAL REGISTERS ON PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/67

|                                    | Program Counter       | STATUS    | PCON |
|------------------------------------|-----------------------|-----------|------|
| Power-on Reset                     | 000h                  | 0001 1xxx | 0x   |
| MCLR reset during normal operation | 000h                  | 000u uuuu | uu   |
| MCLR reset during SLEEP            | 000h                  | 0001 0uuu | uu   |
| WDT Reset                          | 000h                  | 0000 luuu | uu   |
| Brown-out Reset                    | 000h                  | 0001 luuu | u0   |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu | uu   |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuul 0uuu | uu   |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and global enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC+1.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 19-7: PARALLEL SLAVE PORT TIMING



## TABLE 19-7: PARALLEL SLAVE PORT REQUIREMENTS

| Parameter<br>No. | Sym      | Characteristic                                                                            |                    | Min | Тур† | Мах | Units | Conditions |
|------------------|----------|-------------------------------------------------------------------------------------------|--------------------|-----|------|-----|-------|------------|
| 62               | TdtV2wrH | ata in valid before $\overline{WR}^{\uparrow}$ or $\overline{CS}^{\uparrow}$ (setup time) |                    | 20  | _    | _   | ns    |            |
| 63*              | TwrH2dtl | $\overline{WR}$ or $\overline{CS}$ to data–in invalid (hold                               | PIC16 <b>C</b> 65  | 20  | -    | —   | ns    |            |
|                  |          | time)                                                                                     | PIC16 <b>LC</b> 65 | 35  | I    | —   | ns    |            |
| 64               | TrdL2dtV | $\overline{\text{AD}}\downarrow$ and $\overline{\text{CS}}\downarrow$ to data–out valid   |                    | —   | I    | 80  | ns    |            |
| 65               | TrdH2dtI | $\overline{RD}^{\uparrow}$ or $\overline{CS}^{\uparrow}$ to data-out invalid              |                    | 10  | -    | 30  | ns    |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# 20.5 <u>Timing Diagrams and Specifications</u>

## FIGURE 20-2: EXTERNAL CLOCK TIMING



## TABLE 20-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions         |
|-------|-------|----------------------------------|-----|------|--------|-------|--------------------|
| NO.   | _     |                                  |     |      |        |       | X7 150 1           |
|       | Fosc  | External CLKIN Frequency         | DC  | _    | 4      | MHZ   | XT and RC osc mode |
|       |       | (Note I)                         | DC  | —    | 4      | MHz   | HS osc mode (-04)  |
|       |       |                                  | DC  | —    | 10     | MHz   | HS osc mode (-10)  |
|       |       |                                  | DC  | —    | 20     | MHz   | HS osc mode (-20)  |
|       |       |                                  | DC  | —    | 200    | kHz   | LP osc mode        |
|       |       | Oscillator Frequency             | DC  | —    | 4      | MHz   | RC osc mode        |
|       |       | (Note 1)                         | 0.1 | —    | 4      | MHz   | XT osc mode        |
|       |       |                                  | 4   | —    | 20     | MHz   | HS osc mode        |
|       |       |                                  | 5   | —    | 200    | kHz   | LP osc mode        |
| 1     | Tosc  | External CLKIN Period            | 250 | —    | —      | ns    | XT and RC osc mode |
|       |       | (Note 1)                         | 250 | —    | —      | ns    | HS osc mode (-04)  |
|       |       |                                  | 100 | _    | _      | ns    | HS osc mode (-10)  |
|       |       |                                  | 50  | _    | _      | ns    | HS osc mode (-20)  |
|       |       |                                  | 5   | _    | _      | μs    | LP osc mode        |
|       |       | Oscillator Period                | 250 | _    | _      | ns    | RC osc mode        |
|       |       | (Note 1)                         | 250 | _    | 10,000 | ns    | XT osc mode        |
|       |       |                                  | 250 | _    | 250    | ns    | HS osc mode (-04)  |
|       |       |                                  | 100 | _    | 250    | ns    | HS osc mode (-10)  |
|       |       |                                  | 50  | _    | 250    | ns    | HS osc mode (-20)  |
|       |       |                                  | 5   | _    | _      | μs    | LP osc mode        |
| 2     | TCY   | Instruction Cycle Time (Note 1)  | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3*    | TosL, | External Clock in (OSC1) High or | 100 | _    | —      | ns    | XT oscillator      |
|       | TosH  | Low Time                         | 2.5 | —    | —      | μs    | LP oscillator      |
|       |       |                                  | 15  | —    | —      | ns    | HS oscillator      |
| 4*    | TosR, | External Clock in (OSC1) Rise or | —   | —    | 25     | ns    | XT oscillator      |
|       | TosF  | Fall Time                        | —   | —    | 50     | ns    | LP oscillator      |
|       |       |                                  | —   | —    | 15     | ns    | HS oscillator      |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 20-10: I<sup>2</sup>C BUS START/STOP BITS TIMING



# TABLE 20-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic  |              | Min  | Тур | Мах | Units | Conditions                        |
|------------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|
| 90*              | TSU:STA | START condition | 100 kHz mode | 4700 | —   | —   | ne    | Only relevant for repeated START  |
|                  |         | Setup time      | 400 kHz mode | 600  | —   | —   | 113   | condition                         |
| 91*              | THD:STA | START condition | 100 kHz mode | 4000 | —   | —   | 20    | After this period the first clock |
|                  |         | Hold time       | 400 kHz mode | 600  | _   | _   | 115   | pulse is generated                |
| 92*              | TSU:STO | STOP condition  | 100 kHz mode | 4700 | _   | _   | ne    |                                   |
|                  |         | Setup time      | 400 kHz mode | 600  | _   | _   | 115   |                                   |
| 93               | THD:STO | STOP condition  | 100 kHz mode | 4000 | —   | —   | ne    |                                   |
|                  |         | Hold time       | 400 kHz mode | 600  | —   | —   | 115   |                                   |

These parameters are characterized but not tested.

# Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## 22.4 Timing Parameter Symbology

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2p             | S                                     | 3. TCC:ST      | (I <sup>2</sup> C specifications only) |
|-----------------------|---------------------------------------|----------------|----------------------------------------|
| 2. TppS               |                                       | 4. Ts          | (I <sup>2</sup> C specifications only) |
| Т                     |                                       |                |                                        |
| F                     | Frequency                             | Т              | Time                                   |
| Lowerca               | se letters (pp) and their meanings:   | -              |                                        |
| рр                    |                                       |                |                                        |
| сс                    | CCP1                                  | OSC            | OSC1                                   |
| ck                    | CLKOUT                                | rd             | RD                                     |
| CS                    | CS                                    | rw             | RD or WR                               |
| di                    | SDI                                   | SC             | SCK                                    |
| do                    | SDO                                   | SS             | SS                                     |
| dt                    | Data in                               | tO             | TOCKI                                  |
| io                    | I/O port                              | t1             | T1CKI                                  |
| mc                    | MCLR                                  | wr             | WR                                     |
| Upperca               | se letters and their meanings:        |                |                                        |
| S                     |                                       |                |                                        |
| F                     | Fall                                  | Р              | Period                                 |
| Н                     | High                                  | R              | Rise                                   |
| I                     | Invalid (Hi-impedance)                | V              | Valid                                  |
| L                     | Low                                   | Z              | Hi-impedance                           |
| I <sup>2</sup> C only |                                       |                |                                        |
| AA                    | output access                         | High           | High                                   |
| BUF                   | Bus free                              | Low            | Low                                    |
| Tcc:st (              | <sup>2</sup> C specifications only)   |                |                                        |
| CC                    |                                       |                |                                        |
| HD                    | Hold                                  | SU             | Setup                                  |
| ST                    |                                       |                |                                        |
| DAT                   | DATA input hold                       | STO            | STOP condition                         |
| STA                   | START condition                       |                |                                        |
| FIGURE 2              | 2-1: LOAD CONDITIONS FOR DEVICE       | TIMING SP      | ECIFICATIONS                           |
|                       | Load condition 1                      |                | Load condition 2                       |
|                       |                                       |                |                                        |
|                       | VDD/2                                 |                |                                        |
|                       | Ĭ                                     | >              |                                        |
|                       | $\leq$ RL                             | Pi             |                                        |
|                       | <                                     |                |                                        |
|                       | •                                     |                | Vss                                    |
|                       |                                       |                |                                        |
|                       | '''' ↓ RL                             | <b>= 464</b> Ω |                                        |
|                       | VSS CL                                | = 50 pF fc     | or all pins except OSC2/CLKOUT         |
| Note 1:               | PORTD and PORTE are not imple-        | b              | ut including D and E outputs as ports  |
|                       | · · · · · · · · · · · · · · · · · · · | 45.55          |                                        |
|                       | mented on the PIC16C66.               | 15 pr to       | or OSC2 output                         |
|                       | mented on the PIC16C66.               | 15 pr to       |                                        |

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 22-14: I<sup>2</sup>C BUS DATA TIMING



## TABLE 22-10: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Parameter | Sym     | Characteristic         | racteristic  |            | Max  | Units | Conditions                                       |
|-----------|---------|------------------------|--------------|------------|------|-------|--------------------------------------------------|
| No.       |         |                        |              |            |      |       |                                                  |
| 100*      | THIGH   | Clock high time        | 100 kHz mode | 4.0        | —    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |
|           |         |                        | 400 kHz mode | 0.6        | _    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |
|           |         |                        | SSP Module   | 1.5TCY     | _    |       |                                                  |
| 101*      | TLOW    | Clock low time         | 100 kHz mode | 4.7        | —    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |
|           |         |                        | 400 kHz mode | 1.3        | —    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |
|           |         |                        | SSP Module   | 1.5TCY     | —    |       |                                                  |
| 102*      | TR      | SDA and SCL rise       | 100 kHz mode | _          | 1000 | ns    |                                                  |
|           |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10-400 pF          |
| 103*      | TF      | SDA and SCL fall time  | 100 kHz mode | _          | 300  | ns    |                                                  |
|           |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10-400 pF          |
| 90*       | TSU:STA | START condition        | 100 kHz mode | 4.7        | —    | μs    | Only relevant for repeated                       |
|           |         | setup time             | 400 kHz mode | 0.6        | _    | μs    | START condition                                  |
| 91*       | THD:STA | START condition hold   | 100 kHz mode | 4.0        | —    | μs    | After this period the first clock                |
|           |         | time                   | 400 kHz mode | 0.6        | —    | μs    | pulse is generated                               |
| 106*      | THD:DAT | Data input hold time   | 100 kHz mode | 0          | —    | ns    | _                                                |
|           |         |                        | 400 kHz mode | 0          | 0.9  | μs    |                                                  |
| 107*      | TSU:DAT | Data input setup time  | 100 kHz mode | 250        | —    | ns    | Note 2                                           |
|           |         |                        | 400 kHz mode | 100        | —    | ns    |                                                  |
| 92*       | TSU:STO | STOP condition setup   | 100 kHz mode | 4.7        | —    | μS    | _                                                |
|           |         | time                   | 400 kHz mode | 0.6        | _    | μs    |                                                  |
| 109*      | TAA     | Output valid from      | 100 kHz mode | —          | 3500 | ns    | Note 1                                           |
|           |         | clock                  | 400 kHz mode | —          | —    | ns    |                                                  |
| 110*      | TBUF    | Bus free time          | 100 kHz mode | 4.7        | _    | μS    | Time the bus must be free                        |
|           |         |                        | 400 kHz mode | 1.3        | —    | μs    | betore a new transmission can start              |
|           | Cb      | Bus capacitive loading |              | —          | 400  | pF    |                                                  |

These parameters are characterized but not tested.

Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A fast-mode (400 kHz) I<sup>2</sup>C-bus device can be used in a standard-mode (100 kHz) I<sup>2</sup>C-bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the SCL line is released.



Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Ceramic CERDIP Dual In-Line (CDP) |        |             |           |       |        |           |  |
|--------------------------------------------------|--------|-------------|-----------|-------|--------|-----------|--|
|                                                  |        | Millimeters |           |       | Inches |           |  |
| Symbol                                           | Min    | Max         | Notes     | Min   | Max    | Notes     |  |
| α                                                | 0°     | 10°         |           | 0°    | 10°    |           |  |
| Α                                                | 4.318  | 5.715       |           | 0.170 | 0.225  |           |  |
| A1                                               | 0.381  | 1.778       |           | 0.015 | 0.070  |           |  |
| A2                                               | 3.810  | 4.699       |           | 0.150 | 0.185  |           |  |
| A3                                               | 3.810  | 4.445       |           | 0.150 | 0.175  |           |  |
| В                                                | 0.355  | 0.585       |           | 0.014 | 0.023  |           |  |
| B1                                               | 1.270  | 1.651       | Typical   | 0.050 | 0.065  | Typical   |  |
| С                                                | 0.203  | 0.381       | Typical   | 0.008 | 0.015  | Typical   |  |
| D                                                | 51.435 | 52.705      |           | 2.025 | 2.075  |           |  |
| D1                                               | 48.260 | 48.260      | Reference | 1.900 | 1.900  | Reference |  |
| E                                                | 15.240 | 15.875      |           | 0.600 | 0.625  |           |  |
| E1                                               | 12.954 | 15.240      |           | 0.510 | 0.600  |           |  |
| e1                                               | 2.540  | 2.540       | Reference | 0.100 | 0.100  | Reference |  |
| eA                                               | 14.986 | 16.002      | Typical   | 0.590 | 0.630  | Typical   |  |
| eB                                               | 15.240 | 18.034      |           | 0.600 | 0.710  |           |  |
| L                                                | 3.175  | 3.810       |           | 0.125 | 0.150  |           |  |
| N                                                | 40     | 40          |           | 40    | 40     |           |  |
| S                                                | 1.016  | 2.286       |           | 0.040 | 0.090  |           |  |
| S1                                               | 0.381  | 1.778       |           | 0.015 | 0.070  |           |  |

## Package Marking Information (Cont'd)

# 28-Lead SOIC





28-Lead Side Brazed Skinny Windowed



Example PIC16C66/JW  $\mathcal{D}$ 9517CAT

PIC16C62/JW

9517SBT

Example

Example

PIC16C62-20/S0111

5 9515SBA



#### 40-Lead PDIP



Example

| Legend: | MMM                                            | Microchip part number information                                                                                                                                        |
|---------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | XXX                                            | Customer specific information*                                                                                                                                           |
|         | AA                                             | Year code (last 2 digits of calender year)                                                                                                                               |
|         | BB                                             | Week code (week of January 1 is week '01')                                                                                                                               |
|         | С                                              | Facility code of the plant at which wafer is manufactured.<br>C = Chandler, Arizona, U.S.A.<br>S = Tempe, Arizona, U.S.A.                                                |
|         | D <sub>1</sub><br>E                            | Mask revision number for microcontroller<br>Assembly code of the plant or country of origin in which<br>part was assembled.                                              |
| Note:   | In the even<br>line, it will b<br>available ch | t the full Microchip part number cannot be marked on one<br>se carried over to the next line thus limiting the number of<br>naracters for customer specific information. |

\* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask revision number, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

## F.8 PIC16C8X Family of Devices

|           |                                         | PIC16F83            | PIC16CR83           | PIC16F84            | PIC16CR84           |
|-----------|-----------------------------------------|---------------------|---------------------|---------------------|---------------------|
| Clock     | Maximum Frequency<br>of Operation (MHz) | 10                  | 10                  | 10                  | 10                  |
|           | Flash Program Memory                    | 512                 | —                   | 1K                  | —                   |
| Memory    | EEPROM Program Memory                   | —                   | _                   | —                   | —                   |
|           | ROM Program Memory                      | —                   | 512                 | —                   | 1K                  |
|           | Data Memory (bytes)                     | 36                  | 36                  | 68                  | 68                  |
|           | Data EEPROM (bytes)                     | 64                  | 64                  | 64                  | 64                  |
| Peripher- | Timer Module(s)                         | TMR0                | TMR0                | TMR0                | TMR0                |
| als       |                                         |                     |                     |                     |                     |
| Features  | Interrupt Sources                       | 4                   | 4                   | 4                   | 4                   |
|           | I/O Pins                                | 13                  | 13                  | 13                  | 13                  |
|           | Voltage Range (Volts)                   | 2.0-6.0             | 2.0-6.0             | 2.0-6.0             | 2.0-6.0             |
|           | Packages                                | 18-pin DIP,<br>SOIC | 18-pin DIP,<br>SOIC | 18-pin DIP,<br>SOIC | 18-pin DIP,<br>SOIC |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C8X Family devices use serial programming with clock pin RB6 and data pin RB7.

### F.9 PIC16C9XX Family Of Devices

|             |                                                 | PIC16C923                                                    | PIC16C924                                                    |
|-------------|-------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|
| Clock       | Maximum Frequency of Operation (MHz)            | 8                                                            | 8                                                            |
| Memory      | EPROM Program Memory                            | 4K                                                           | 4K                                                           |
|             | Data Memory (bytes)                             | 176                                                          | 176                                                          |
| Peripherals | Timer Module(s)                                 | TMR0,<br>TMR1,<br>TMR2                                       | TMR0,<br>TMR1,<br>TMR2                                       |
|             | Capture/Compare/PWM Module(s)                   | 1                                                            | 1                                                            |
|             | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | SPI/I <sup>2</sup> C                                         | SPI/I <sup>2</sup> C                                         |
|             | Parallel Slave Port                             | —                                                            | —                                                            |
|             | A/D Converter (8-bit) Channels                  | —                                                            | 5                                                            |
|             | LCD Module                                      | 4 Com,<br>32 Seg                                             | 4 Com,<br>32 Seg                                             |
| Features    | Interrupt Sources                               | 8                                                            | 9                                                            |
|             | I/O Pins                                        | 25                                                           | 25                                                           |
|             | Input Pins                                      | 27                                                           | 27                                                           |
|             | Voltage Range (Volts)                           | 3.0-6.0                                                      | 3.0-6.0                                                      |
|             | In-Circuit Serial Programming                   | Yes                                                          | Yes                                                          |
|             | Brown-out Reset                                 | -                                                            | —                                                            |
|             | Packages                                        | 64-pin SDIP <sup>(1)</sup> ,<br>TQFP;<br>68-pin PLCC,<br>Die | 64-pin SDIP <sup>(1)</sup> ,<br>TQFP;<br>68-pin PLCC,<br>Die |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C9XX Family devices use serial programming with clock pin RB6 and data pin RB7.