Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 10MHz | | Connectivity | I <sup>2</sup> C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-QFP | | Supplier Device Package | 44-MQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c64at-10-pq | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 2.0 PIC16C6X DEVICE VARIETIES A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C6X Product Identification System section at the end of this data sheet. When placing orders, please use that page of the data sheet to specify the correct part number. For the PIC16C6X family of devices, there are four device "types" as indicated in the device number: - C, as in PIC16C64. These devices have EPROM type memory and operate over the standard voltage range. - LC, as in PIC16LC64. These devices have EPROM type memory and operate over an extended voltage range. - CR, as in PIC16CR64. These devices have ROM program memory and operate over the standard voltage range. - LCR, as in PIC16LCR64. These devices have ROM program memory and operate over an extended voltage range. #### 2.1 UV Erasable Devices The UV erasable version, offered in CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes. Microchip's PICSTART® Plus and PRO MATE® II programmers both support programming of the PIC16C6X. # 2.2 <u>One-Time-Programmable (OTP)</u> Devices The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed. # 2.3 Quick-Turnaround-Production (QTP) Devices Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details. ## 2.4 <u>Serialized Quick-Turnaround</u> Production (SQTP<sup>SM</sup>) Devices Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random, or sequential. Serial programming allows each device to have a unique number which can serve as an entry-code, password, or ID number. ROM devices do not allow serialization information in the program memory space. The user may have this information programmed in the data memory space. For information on submitting ROM code, please contact your regional sales office. #### 2.5 Read Only Memory (ROM) Devices Microchip offers masked ROM versions of several of the highest volume parts, thus giving customers a low cost option for high volume, mature products. For information on submitting ROM code, please contact your regional sales office. FIGURE 3-2: PIC16C62/62A/R62/64/64A/R64 BLOCK DIAGRAM TABLE 4-3: SPECIAL FUNCTION REGISTERS FOR THE PIC16C63/R63 (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |----------------------|---------|--------------------|--------------------|---------------------------|---------------|--------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(1)</sup> | INDF | Addressing | this location | uses conter | nts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 81h | OPTION | RBPU | INTEDG | T0CS | TOSE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Sigr | nificant Byte | | | | | 0000 0000 | 0000 0000 | | 83h <sup>(1)</sup> | STATUS | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | С | 0001 1xxx | 000q quuu | | | | | | | 84h <sup>(1)</sup> | FSR | Indirect data | a memory ac | dress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | PORTA Dat | a Direction R | egister | | | | 11 1111 | 11 1111 | | 86h | TRISB | PORTB Dat | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 87h | TRISC | PORTC Da | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 88h | _ | Unimpleme | nted | | | | | | | _ | _ | | 89h | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Ah <sup>(1,2)</sup> | PCLATH | _ | _ | _ | Write Buffer | for the uppe | r 5 bits of the | Program C | ounter | 0 0000 | 0 0000 | | 8Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | (5) | (5) | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 8Dh | PIE2 | _ | _ | _ | _ | _ | _ | _ | CCP2IE | 0 | 0 | | 8Eh | PCON | _ | _ | _ | _ | _ | _ | POR | BOR | qq | uu | | 8Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 90h | _ | Unimpleme | nted | | | | | | | _ | _ | | 91h | _ | Unimpleme | nted | | | | | | | _ | _ | | 92h | PR2 | Timer2 Peri | iod Register | | | | | | | 1111 1111 | 1111 1111 | | 93h | SSPADD | Synchronou | us Serial Port | t (I <sup>2</sup> C mode) | Address Reg | gister | | | | 0000 0000 | 0000 0000 | | 94h | SSPSTAT | _ | _ | D/Ā | Р | S | R/W | UA | BF | 00 0000 | 00 0000 | | 95h | _ | Unimpleme | nted | | | | | | | _ | _ | | 96h | _ | Unimpleme | nted | | | | | | | _ | _ | | 97h | _ | Unimpleme | nted | | | | | | | _ | _ | | 98h <sup>(2)</sup> | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h <sup>(2)</sup> | SPBRG | Baud Rate | Generator Re | | 0000 0000 | 0000 0000 | | | | | | | 9Ah | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Bh | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Ch | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Dh | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Eh | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Fh | _ | Unimpleme | nted | | | | | | | - | _ | $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{q} = \textbf{value depends on condition}, \ \textbf{-} = \textbf{unimplemented location read as '0'}.$ Shaded locations are unimplemented, read as '0'. - Note 1: These registers can be addressed from either bank. - 2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) - 3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. - 4: The IRP and RP1 bits are reserved on the PIC16C63/R63, always maintain these bits clear. - 5: PIE1<7:6> and PIR1<7:6> are reserved on the PIC16C63/R63, always maintain these bits clear. TABLE 4-5: SPECIAL FUNCTION REGISTERS FOR THE PIC16C65/65A/R65 (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |----------------------|---------|--------------------|--------------------|---------------------------|---------------|--------------|-----------------|----------------|--------------------|--------------------------|------------------------------------------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(1)</sup> | INDF | Addressing | this location | uses conter | nts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 81h | OPTION | RBPU | INTEDG | T0CS | TOSE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Sigr | nificant Byte | | | | | 0000 0000 | 0000 0000 | | 83h <sup>(1)</sup> | STATUS | IRP <sup>(5)</sup> | RP1 <sup>(5)</sup> | С | 0001 1xxx | 000q quuu | | | | | | | 84h <sup>(1)</sup> | FSR | Indirect data | a memory ac | Idress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | | 11 1111 | 11 1111 | | | | | | | 86h | TRISB | PORTB Dat | ta Direction F | | 1111 1111 | 1111 1111 | | | | | | | 87h | TRISC | PORTC Dat | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 88h | TRISD | PORTD Dat | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE Da | ta Direction I | Bits | 0000 -111 | 0000 -111 | | 8Ah <sup>(1,2)</sup> | PCLATH | _ | _ | _ | Write Buffer | for the uppe | r 5 bits of the | e Program C | ounter | 0 0000 | 0 0000 | | 8Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | PSPIE | (6) | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 8Dh | PIE2 | _ | _ | _ | _ | _ | _ | _ | CCP2IE | 0 | 0 | | 8Eh | PCON | _ | _ | - | _ | _ | _ | POR | BOR <sup>(4)</sup> | qq | uu | | 8Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 90h | _ | Unimpleme | nted | | | | | | | _ | _ | | 91h | _ | Unimpleme | nted | | | | | | | _ | _ | | 92h | PR2 | Timer2 Peri | iod Register | | | | | | | 1111 1111 | 1111 1111 | | 93h | SSPADD | Synchronou | us Serial Port | t (I <sup>2</sup> C mode) | Address Reg | jister | | | | 0000 0000 | 0000 0000 | | 94h | SSPSTAT | _ | _ | D/Ā | Р | S | R/W | UA | BF | 00 0000 | 00 0000 | | 95h | _ | Unimpleme | nted | | | | | | | _ | _ | | 96h | _ | Unimpleme | nted | | | | | | | _ | _ | | 97h | _ | Unimpleme | nted | | | | | | | _ | _ | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | Generator Re | | 0000 0000 | 0000 0000 | | | | | | | 9Ah | _ | Unimpleme | nted | | | _ | _ | | | | | | 9Bh | _ | Unimpleme | nted | | | _ | _ | | | | | | 9Ch | _ | Unimpleme | nted | | _ | _ | | | | | | | 9Dh | _ | Unimpleme | nted | | | _ | _ | | | | | | 9Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Fh | _ | Unimpleme | nted | | | | | | | _ | _ | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'. Note 1: These registers can be addressed from either bank. - 2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) - 3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. - 4: The $\overline{\text{BOR}}\,$ bit is reserved on the PIC16C65, always maintain this bit set. - 5: The IRP and RP1 bits are reserved on the PIC16C65/65A/R65, always maintain these bits clear. - 6: PIE1<6> and PIR1<6> are reserved on the PIC16C65/65A/R65, always maintain these bits clear. #### 4.2.2.5 PIR1 REGISTER **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 This register contains the individual flag bits for the peripheral interrupts. Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. ## FIGURE 4-16: PIR1 REGISTER FOR PIC16C62/62A/R62 (ADDRESS 0Ch) | R/ | /W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |------|------|-------|-----|-----|-------|--------|--------|--------|---------------------------------------| | - | _ | _ | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | R = Readable bit | | bit7 | | | | | | | | bit0 | U = Unimplemented bit,<br>read as '0' | | | | _ | | | | | | | - n = Value at POR reset | - bit 7-6: Reserved: Always maintain these bits clear. - bit 5-4: Unimplemented: Read as '0' - bit 3: SSPIF: Synchronous Serial Port Interrupt Flag bit - 1 = The transmission/reception is complete (must be cleared in software) - 0 = Waiting to transmit/receive - bit 2: CCP1IF: CCP1 Interrupt Flag bit #### Capture Mode - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred #### Compare Mode - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred #### **PWM Mode** Unused in this mode - bit 1: TMR2IF: TMR2 to PR2 Match Interrupt Flag bit - 1 = TMR2 to PR2 match occurred (must be cleared in software) - 0 = No TMR2 to PR2 match occurred - bit 0: TMR1IF: TMR1 Overflow Interrupt Flag bit - 1 = TMR1 register overflow occurred (must be cleared in software) - 0 = No TMR1 register overflow occurred Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. # EXAMPLE 10-2: PWM PERIOD AND DUTY CYCLE CALCULATION Desired PWM frequency is 78.125 kHz, Fosc = 20 MHz TMR2 prescale = 1 $1/78.125 \text{ kHz} = [(PR2) + 1] \cdot 4 \cdot 1/20 \text{ MHz} \cdot 1$ $12.8 \text{ } \mu\text{s} = [(PR2) + 1] \cdot 4 \cdot 50 \text{ ns} \cdot 1$ PR2 = 63 Find the maximum resolution of the duty cycle that can be used with a 78.125 kHz frequency and 20 MHz oscillator: $1/78.125 \text{ kHz} = 2^{\text{PWM RESOLUTION}} \cdot 1/20 \text{ MHz} \cdot 1$ 12.8 μs = $2^{\text{PWM RESOLUTION}} \cdot 50 \text{ ns} \cdot 1$ $= 2^{\text{PWM RESOLUTION}}$ log(256) = (PWM Resolution) • log(2) 8.0 = PWM Resolution At most, an 8-bit resolution duty cycle can be obtained from a 78.125 kHz frequency and a 20 MHz oscillator, i.e., $0 \le \text{CCPR1L:CCP1CON} < 5:4 > \le 255$ . Any value greater than 255 will result in a 100% duty cycle. In order to achieve higher resolution, the PWM frequency must be decreased. In order to achieve higher PWM frequency, the resolution must be decreased. Table 10-3 lists example PWM frequencies and resolutions for Fosc = 20 MHz. The TMR2 prescaler and PR2 values are also shown. #### 10.3.3 SET-UP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - Set the PWM period by writing to the PR2 register - Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - Make the CCP1 pin an output by clearing the TRISC<2> bit. - 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. TABLE 10-3: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz | PWM Frequency | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz | |----------------------------|----------|----------|-----------|-----------|-----------|-----------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | 0xFF | 0xFF | 0xFF | 0x3F | 0x1F | 0x17 | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 5.5 | TABLE 10-4: REGISTERS ASSOCIATED WITH TIMER1, CAPTURE AND COMPARE | Add | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | PC | e on:<br>DR,<br>DR | all c | e on<br>other<br>sets | |----------------------|---------|----------------------|----------------------------|---------------------|---------------------|-------------|------------|-------------|--------|------|--------------------|-------|-----------------------| | 0Bh,8Bh<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | PSPIF <sup>(2)</sup> | (3) | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 0Dh <sup>(4)</sup> | PIR2 | _ | _ | _ | _ | _ | _ | _ | CCP2IF | | 0 | | 0 | | 8Ch | PIE1 | PSPIE <sup>(2)</sup> | (3) | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 8Dh <sup>(4)</sup> | PIE2 | _ | _ | | | _ | _ | - | CCP2IE | | 0 | | 0 | | 87h | TRISC | PORTC D | ata Dire | ction registe | er | • | | | | 1111 | 1111 | 1111 | 1111 | | 0Eh | TMR1L | Holding re | egister fo | r the Least | Significant | Byte of the | 16-bit TMI | R1 register | • | xxxx | xxxx | uuuu | uuuu | | 0Fh | TMR1H | Holding re | egister fo | r the Most S | Significant | Byte of the | 16-bit TMF | 11 register | | xxxx | xxxx | uuuu | uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 00 | 0000 | uu | uuuu | | 15h | CCPR1L | Capture/C | Compare/ | PWM1 (LS | B) | | | | | xxxx | xxxx | uuuu | uuuu | | 16h | CCPR1H | Capture/C | Compare/ | PWM1 (MS | SB) | | | | | xxxx | xxxx | uuuu | uuuu | | 17h | CCP1CON | _ | _ | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 | 0000 | 00 | 0000 | | 1Bh <sup>(4)</sup> | CCPR2L | Capture/C | Capture/Compare/PWM2 (LSB) | | | | | | | | xxxx | uuuu | uuuu | | 1Ch <sup>(4)</sup> | CCPR2H | Capture/C | Capture/Compare/PWM2 (MSB) | | | | | | | | | uuuu | uuuu | | 1Dh <sup>(4)</sup> | CCP2CON | _ | _ | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 | 0000 | 00 | 0000 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used in these modes. - Note 1: These bits are associated with the USART module, which is implemented on the PIC16C63/R63/65/65A/R65/66/67 only. - 2: Bits PSPIE and PSPIF are reserved on the PIC16C62/62A/R62/63/R63/66, always maintain these bits clear. - 3: The PIR1<6> and PIE1<6> bits are reserved, always maintain these bits clear. - 4: These registers are associated with the CCP2 module, which is only implemented on the PIC16C63/R63/65/65A/R65/66/67. ## FIGURE 11-8: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h)(PIC16C66/67) | R/W-0 | |-------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------------------| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | bit 7: WCOL: Write Collision Detect bit 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) 0 = No collision bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master mode the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. 0 = No overflow #### In I<sup>2</sup>C mode 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow #### bit 5: SSPEN: Synchronous Serial Port Enable bit #### In SPI mode - 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins #### In I<sup>2</sup>C mode - 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. # bit 4: CKP: Clock Polarity Select bit ### In SPI mode - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level #### In I<sup>2</sup>C mode #### SCK release control - 1 = Enable clock - 0 = Holds clock low (clock stretch) (Used to ensure data setup time) #### bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 0000 = SPI master mode, clock = Fosc/4 - 0001 = SPI master mode, clock = Fosc/16 - 0010 = SPI master mode, clock = Fosc/64 - 0011 = SPI master mode, clock = TMR2 output/2 - 0100 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. - 0101 = SPI slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin - $0110 = I^2C$ slave mode, 7-bit address - $0111 = I^2C$ slave mode. 10-bit address - $1011 = I^2C$ firmware controlled master mode (slave idle) - $1110 = I^2C$ slave mode, 7-bit address with start and stop bit interrupts enabled - $1111 = I^2C$ slave mode, 10-bit address with start and stop bit interrupts enabled # 13.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST) and Brown-out Reset (BOR) Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 #### 13.4.1 POWER-ON RESET (POR) A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.5V - 2.1V). To take advantage of the POR, just tie the MCLR/VPP pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details. When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met. Brown-out Reset may be used to meet the startup conditions. For additional information, refer to Application Note AN607, "Power-up Trouble Shooting." #### 13.4.2 POWER-UP TIMER (PWRT) The Power-up Timer provides a fixed 72 ms nominal time-out on power-up only, from POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT. The power-up time delay will vary from chip to chip due to VDD, temperature, and process variation. See DC parameters for details. #### 13.4.3 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-up Timer (OST) provides 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP. #### 13.4.4 BROWN-OUT RESET (BOR) Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V (parameter D005 in Electrical Specification section) for greater than parameter #34 (see Electrical Specification section), the brown-out situation will reset the chip. A reset may not occur if VDD falls below 4.0V for less than parameter #34. The chip will remain in Brown-out Reset until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms. If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer will execute a 72 ms time delay. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 13-10 shows typical brown-out situations. #### FIGURE 13-10: BROWN-OUT SITUATIONS FIGURE 13-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 13-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 13-13: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) #### 13.5.1 INT INTERRUPT External interrupt on RB0/INT pin is edge triggered: either rising if edge select bit INTEDG (OPTION<6>) is set, or falling, if bit INTEDG is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake the processor from SLEEP, if enable bit INTE was set prior to going into SLEEP. The status of global enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 13.8 for details on SLEEP mode. #### 13.5.2 TMR0 INTERRUPT Note: An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>) (Section 7.0). #### 13.5.3 PORTB INTERRUPT ON CHANGE An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>) (Section 5.2). For the PIC16C61/62/64/65, if a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then flag bit RBIF may not get set. #### FIGURE 13-19: INT PIN INTERRUPT TIMING Note 1: INTF flag is sampled here (every Q1). - 2: Interrupt latency = 3TCY for synchronous interrupt and 3-4TCY for asynchronous interrupt. Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction. - 3: CLKOUT is available only in RC oscillator mode. - 4: For minimum width spec of INT pulse, refer to AC specs. - 5: INTF can to be set anytime during the Q4-Q1 cycles. # 18.2 DC Characteristics: PIC16LC62A/R62/64A/R64-04 (Commercial, Industrial) | | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | | | |--------------|------------------------------------------------------------------|----------|------|------|-------|-------|-----------------------------------------------------------------|--|--|--|--| | DC CHA | | Operatir | | • | e -40 | °C ≤ | TA ≤ +85°C for industrial and | | | | | | | | | | | 0°C | _ ≤ | TA ≤ +70°C for commercial | | | | | | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | | | | | | D001 | Supply Voltage | VDD | 2.5 | - | 6.0 | ٧ | LP, XT, RC osc configuration (DC - 4 MHz) | | | | | | D002* | RAM Data Retention Voltage (Note 1) | VDR | - | 1.5 | - | > | | | | | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | - | Vss | - | ٧ | See section on Power-on Reset for details | | | | | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | | | | | D005 | Brown-out Reset Voltage | BVDD | 3.7 | 4.0 | 4.3 | V | BODEN bit in configuration word enabled | | | | | | D010 | Supply Current (Note 2, 5) | IDD | - | 2.0 | 3.8 | mA | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 3.0V (Note 4) | | | | | | D010A | | | - | 22.5 | 48 | μΑ | LP osc configuration<br>FOSC = 32 kHz, VDD = 3.0V, WDT disabled | | | | | | D015* | Brown-out Reset Current (Note 6) | ΔIBOR | - | 350 | 425 | μА | BOR enabled, VDD = 5.0V | | | | | | D020 | Power-down Current | IPD | - | 7.5 | 30 | μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C | | | | | | D021 | (Note 3, 5) | | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT disabled, 0°C to +70°C | | | | | | D021A | | | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT disabled, -40°C to +85°C | | | | | | D023* | Brown-out Reset Current (Note 6) | ΔIBOR | - | 350 | 425 | μΑ | BOR enabled, VDD = 5.0V | | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. FIGURE 18-9: SPI MODE TIMING **TABLE 18-8: SPI MODE REQUIREMENTS** | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-----------------------|------------------------------------------|----------|------|-----|-------|------------| | 70* | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy | _ | _ | ns | | | 71* | TscH | SCK input high time (slave mode) | Tcy + 20 | _ | _ | ns | | | 72* | TscL | SCK input low time (slave mode) | Tcy + 20 | _ | _ | ns | | | 73* | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 74* | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 75* | TdoR | SDO data output rise time | 1 | 10 | 25 | ns | | | 76* | TdoF | SDO data output fall time | I | 10 | 25 | ns | | | 77* | TssH2doZ | SS↑ to SDO output hi-impedance | 10 | _ | 50 | ns | | | 78* | TscR | SCK output rise time (master mode) | I | 10 | 25 | ns | | | 79* | TscF | SCK output fall time (master mode) | ı | 10 | 25 | ns | | | 80* | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge | _ | _ | 50 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 19-6: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2) TABLE 19-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2) | Parameter No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | |---------------|------|------------------|-----------------------------------|--------------------|----------------|------|-----|-------|------------------------------------| | 50* | TccL | CCP1 and CCP2 | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | input low time | With Prescaler | PIC16 <b>C</b> 65 | 10 | _ | | ns | | | | | | | PIC16 <b>LC</b> 65 | 20 | _ | | ns | | | 51* | TccH | CCP1 and CCP2 | No Prescaler | | 0.5Tcy + 20 | _ | | ns | | | | | input high time | With Prescaler | PIC16 <b>C</b> 65 | 10 | _ | | ns | | | | | | | PIC16 <b>LC</b> 65 | 20 | _ | _ | ns | | | 52* | TccP | CCP1 and CCP2 in | nput period | | 3Tcy + 40<br>N | _ | - | ns | N = prescale value<br>(1,4, or 16) | | 53 | TccR | CCP1 and CCP2 of | utput rise time | PIC16 <b>C</b> 65 | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 65 | _ | 25 | 45 | ns | | | 54 | TccF | CCP1 and CCP2 of | utput fall time PIC16 <b>C</b> 65 | | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 65 | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 20.5 Timing Diagrams and Specifications FIGURE 20-2: EXTERNAL CLOCK TIMING TABLE 20-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Param | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |-------|-------|----------------------------------|-----|------|--------|-------|--------------------| | No. | | | | | | | | | | Fosc | External CLKIN Frequency | DC | _ | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3* | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | | | ns | HS oscillator | | 4* | TosR, | External Clock in (OSC1) Rise or | _ | | 25 | ns | XT oscillator | | | TosF | Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. # 21.5 <u>Timing Diagrams and Specifications</u> FIGURE 21-2: EXTERNAL CLOCK TIMING TABLE 21-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |--------------|-------|----------------------------------|-----|------|--------|-------|--------------------| | | Fosc | External CLKIN Frequency | DC | | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3* | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | _ | _ | ns | HS oscillator | | 4* | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. # FIGURE 22-15: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 22-11: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |---------------|----------|-------------------------------------------------|-----------------------|-----|------|-----|-------|------------| | 120* | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | PIC16 <b>C</b> 66/67 | _ | _ | 80 | ns | | | | | Clock high to data out valid | PIC16 <b>LC</b> 66/67 | _ | _ | 100 | ns | | | 121* | Tckrf | Clock out rise time and fall time (Master Mode) | PIC16 <b>C</b> 66/67 | _ | _ | 45 | ns | | | | | | PIC16 <b>LC</b> 66/67 | _ | _ | 50 | ns | | | 122* | Tdtrf | Data out rise time and fall time | PIC16 <b>C</b> 66/67 | _ | _ | 45 | ns | | | | | | PIC16 <b>LC</b> 66/67 | _ | _ | 50 | ns | | <sup>\*</sup> These parameters are characterized but not tested. # FIGURE 22-16: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING #### TABLE 22-12: USART SYNCHRONOUS RECEIVE REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|----------|------------------------------------------------------------------|-----|------|-----|-------|------------| | 125* | TdtV2ckL | SYNC RCV (MASTER & SLAVE) Data setup before CK ↓ (DT setup time) | 15 | | 1 | ns | | | 126* | TckL2dtl | Data hold after CK ↓ (DT hold time) | 15 | _ | 1 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†:</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>†:</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # Package Marking Information (Cont'd) #### 28-Lead CERDIP Skinny Windowed #### 28-Lead Side Brazed Skinny Windowed # 40-Lead PDIP | Legend: | MMM | Microchip part number information | |---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | XXX | Customer specific information* | | | AA | Year code (last 2 digits of calender year) | | | BB | Week code (week of January 1 is week '01') | | | С | Facility code of the plant at which wafer is manufactured. C = Chandler, Arizona, U.S.A. S = Tempe, Arizona, U.S.A. | | | $D_1$ | Mask revision number for microcontroller | | | E | Assembly code of the plant or country of origin in which part was assembled. | | Note: | line, it will b | t the full Microchip part number cannot be marked on one be carried over to the next line thus limiting the number of paracters for customer specific information. | <sup>\*</sup> Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask revision number, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. # PIC16C6X | Overview6 | 63 | Watchdog Timer | 20 | |-----------------------------------------------|-----|--------------------------------------|-----------------| | Prescaler | 72 | PIC16C63 | | | Read/Write in Asynchronous Counter Mode | | Brown-out Reset | 239 | | Section | | Capture/Compare/PWM | | | | | CLKOUT and I/O | | | Synchronizing with External Clock | | | | | Timer Mode | | External Clock | | | TMR1 Register Pair | 71 | I <sup>2</sup> C Bus Data | | | Timer2 | | I <sup>2</sup> C Bus Start/Stop Bits | 24 | | Block Diagram | 75 | Oscillator Start-up Timer | 239 | | Overview | | Power-up Timer | | | Postscaler | | Reset | | | | | SPI Mode | | | Prescaler | | | | | Timer0 Clock Synchronization, Delay | | Timer0 | | | TImer0 Interrupt | 38 | Timer1 | 240 | | Timer1 Clock Source Select bit, TMR1CS | 71 | USART Synchronous Receive | | | Timer1 External Clock Input Synchronization | | (Master/Slave) | 246 | | Control bit, T1SYNC | 71 | Watchdog Timer | | | Timer1 Input Clock Prescale Select bits | | PIC16C64 | | | Timer1 Mode Selection | | Capture/Compare/PWM | 10 | | | | | | | Timer1 On bit, TMR1ON | | CLKOUT and I/O | | | Timer1 Oscillator Enable Control bit, T1OSCEN | 71 | External Clock | | | Timer2 Clock Prescale Select bits, | | I <sup>2</sup> C Bus Data | 197 | | T2CKPS1:T2CKPS0 | 75 | I <sup>2</sup> C Bus Start/Stop Bits | 196 | | Timer2 Module | 75 | Oscillator Start-up Timer | 19 <sup>.</sup> | | Timer2 On bit, TMR2ON | | Parallel Slave Port | | | | 13 | Power-up Timer | | | Timer2 Output Postscale Select bits, | | | | | TOUTPS3:TOUTPS0 | 75 | Reset | | | Timing Diagrams | | SPI Mode | | | Brown-out Reset12 | 29 | Timer0 | 192 | | I <sup>2</sup> C Clock Synchronization | 98 | Timer1 | 192 | | I <sup>2</sup> C Data Transfer Wait State | | Watchdog Timer | 19 <sup>.</sup> | | I <sup>2</sup> C Multi-Master Arbitration | | PIC16C64A | | | | | Brown-out Reset | 20. | | I <sup>2</sup> C Reception (7-bit Address)10 | U I | Capture/Compare/PWM | | | PIC16C61 | | | | | CLKOUT and I/O17 | | CLKOUT and I/O | | | External Clock16 | 69 | External Clock | | | Oscillator Start-up Timer17 | 71 | I <sup>2</sup> C Bus Data | 213 | | Power-up Timer17 | 71 | I <sup>2</sup> C Bus Start/Stop Bits | 212 | | Reset | | Oscillator Start-up Timer | 20 | | Timer01 | | Parallel Slave Port | | | | | Power-up Timer | | | Watchdog Timer | / 1 | Reset | | | PIC16C62 | | | | | Capture/Compare/PWM19 | 93 | SPI Mode | | | CLKOUT and I/O19 | 90 | Timer0 | | | External Clock18 | 89 | Timer1 | 208 | | I <sup>2</sup> C Bus Data19 | 97 | Watchdog Timer | 20 | | I <sup>2</sup> C Bus Start/Stop Bits | | PIC16C65 | | | Oscillator Start-up Timer | | Capture/Compare/PWM | 221 | | • | | CLKOUT and I/O | 22 | | Power-up Timer | | | | | Reset19 | | External Clock | | | SPI Mode19 | 95 | I <sup>2</sup> C Bus Data | | | Timer019 | 92 | I <sup>2</sup> C Bus Start/Stop Bits | | | Timer119 | 92 | Oscillator Start-up Timer | 223 | | Watchdog Timer19 | | Parallel Slave Port | 226 | | PIC16C62A | 01 | Reset | | | | 07 | SPI Mode | | | Brown-out Reset | | | | | Capture/Compare/PWM | | Timer0 | | | CLKOUT and I/O20 | | Timer1 | 224 | | External Clock20 | | USART Synchronous Receive | | | I <sup>2</sup> C Bus Data2 | 13 | (Master/Slave) | | | I <sup>2</sup> C Bus Start/Stop Bits2 | | Watchdog Timer | 223 | | Oscillator Start-up Timer | | PIC16C65A | | | | | Brown-out Reset | 220 | | Power-up Timer | | | | | Reset | | Capture/Compare/PWM | | | SPI Mode2 | | CLKOUT and I/O | | | Timer020 | 08 | External Clock | | | Timer120 | 08 | I <sup>2</sup> C Bus Data | 24 | # PIC16C6X | | • | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | I <sup>2</sup> C Bus Start/Stop Bits244 | | | | Oscillator Start-up Timer | | | | Parallel Slave Port242 | | | | Power-up Timer | | | | Reset | | | | | | | | SPI Mode | | | | Timer0240 | | | | Timer1240 | | | | USART Synchronous Receive | | | | (Master/Slave)246 | | | | Watchdog Timer239 | | | PIC | 16C66 | | | 1 10 | | | | | Brown-out Reset | | | | Capture/Compare/PWM273 | | | | CLKOUT and I/O270 | | | | External Clock269 | | | | I <sup>2</sup> C Bus Data279 | | | | I <sup>2</sup> C Bus Start/Stop Bits | | | | Oscillator Start-up Timer | | | | • | | | | Power-up Timer271 | | | | Reset | | | | Timer0272 | | | | Timer1272 | | | | USART Synchronous Receive | | | | (Master/Slave)280 | | | | | | | - | Watchdog Timer271 | | | PIC | 16C67 | | | | Brown-out Reset271 | | | | Capture/Compare/PWM273 | | | | CLKOUT and I/O270 | | | | External Clock | | | | I <sup>2</sup> C Bus Data279 | | | | I <sup>2</sup> C Bus Start/Stop Bits | | | | | | | | Oscillator Start-up Timer | | | | | | | | Parallel Slave Port | | | | | | | | Parallel Slave Port | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 | | | | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 16CR62 280 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 16CR62 Capture/Compare/PWM 209 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) Watchdog Timer 271 16CR62 271 Capture/Compare/PWM 209 CLKOUT and I/O 206 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 16CR62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) Watchdog Timer 271 16CR62 20 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I²C Bus Data 213 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 16CR62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I <sup>2</sup> C Bus Data 213 I <sup>2</sup> C Bus Start/Stop Bits 212 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) Watchdog Timer 271 16CR62 271 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 1 <sup>2</sup> C Bus Data 213 1 <sup>2</sup> C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) (Master/Slave) 280 Watchdog Timer 271 16C R62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I²C Bus Data 213 I²C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) Watchdog Timer 271 16CR62 20 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I²C Bus Data 213 I²C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 Reset 207 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) (Master/Slave) 280 Watchdog Timer 271 16C R62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I²C Bus Data 213 I²C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) Watchdog Timer 271 16CR62 20 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I²C Bus Data 213 I²C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 Reset 207 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) (Master/Slave) 280 Watchdog Timer 271 I6CR62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I <sup>2</sup> C Bus Data 213 I <sup>2</sup> C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 Reset 207 SPI Mode 211 Timer0 208 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) 280 Watchdog Timer 271 16CR62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 1 <sup>2</sup> C Bus Data 213 1 <sup>2</sup> C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 Reset 207 SPI Mode 211 Timer0 208 Timer1 208 | | | PIC | Parallel Slave Port 274 Power-up Timer 271 Reset 271 Timer0 272 Timer1 272 USART Synchronous Receive (Master/Slave) (Master/Slave) 280 Watchdog Timer 271 I6CR62 2 Capture/Compare/PWM 209 CLKOUT and I/O 206 External Clock 205 I <sup>2</sup> C Bus Data 213 I <sup>2</sup> C Bus Start/Stop Bits 212 Oscillator Start-up Timer 207 Power-up Timer 207 Reset 207 SPI Mode 211 Timer0 208 | | | PIC16CR63 | | |----------------------------------------|-----| | Brown-out Reset | 255 | | Capture/Compare/PWM | | | CLKOUT and I/O | 254 | | External Clock | | | I <sup>2</sup> C Bus Data | | | I <sup>2</sup> C Bus Start/Stop Bits | | | Oscillator Start-up Timer | | | Power-up Timer | | | Reset | | | SPI Mode | | | Timer0<br>Timer1 | | | USART Synchronous Receive | 250 | | (Master/Slave) | 262 | | Watchdog Timer | | | PIC16CR64 | 200 | | Capture/Compare/PWM | 209 | | CLKOUT and I/O | | | External Clock | | | I <sup>2</sup> C Bus Data | | | I <sup>2</sup> C Bus Start/Stop Bits | | | Oscillator Start-up Timer | | | Parallel Slave Port | | | Power-up Timer | | | Reset | | | SPI Mode | | | Timer0 | | | Timer1 | | | Watchdog Timer | | | PIC16CR65 | | | Brown-out Reset | 255 | | Capture/Compare/PWM | 257 | | CLKOUT and I/O | 254 | | External Clock | 253 | | I <sup>2</sup> C Bus Data | 261 | | I <sup>2</sup> C Bus Start/Stop Bits | 260 | | Oscillator Start-up Timer | 255 | | Parallel Slave Port | | | Power-up Timer | | | Reset | | | SPI Mode | | | Timer0 | | | Timer1 | 256 | | USART Synchronous Receive | | | (Master/Slave) | | | Watchdog Timer | | | Power-up Timer | | | PWM Output | | | RB0/INT Interrupt | | | RX Pin Sampling | | | SPI Master Mode | 93 | | No SS Control | 00 | | SPI Mode, Slave Mode With SS Control | 00 | | SPI Slave Mode (CKE = 1) | | | SPI Slave Mode Timing (CKE = 0) | | | Timer0 with External Clock | | | TMR0 Interrupt Timing | | | USART Asynchronous Master Transmission | | | USART Asynchronous Master Transmission | | | (Back to Back) | 113 | | USART Asynchronous Reception | | | USART Synchronous Reception in | | | Master Mode | 119 | | USART Synchronous Tranmission | | | Wake-up from SLEEP Through Interrupts | |