



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | ОТР                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 192 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                    |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-QFP                                                                     |
| Supplier Device Package    | 44-MQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c65a-04i-pq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.2.2.3 INTCON REGISTER

Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The INTCON Register is a readable and writable register which contains the various enable and flag bits for the TMR0 register overflow, RB port change and external RB0/INT pin interrupts.

#### Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

#### FIGURE 4-11: INTCON REGISTER (ADDRESS 0Bh, 8Bh, 10Bh 18Bh)

| B/W-0                      | B/W-0                                                                                                                                                                                                                                                                       | B/W-0                                         | B/W-0                                         | B/W-0                                     | B/W-0                | B/W-0        | B/W-x |                                                                                                      |  |  |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-------------------------------------------|----------------------|--------------|-------|------------------------------------------------------------------------------------------------------|--|--|--|
| GIE                        | PEIE                                                                                                                                                                                                                                                                        | TOIE                                          | INTE                                          | RBIE                                      | TOIF                 | INTE         | RBIF  | R = Readable bit                                                                                     |  |  |  |
| bit7                       | <u> </u>                                                                                                                                                                                                                                                                    | <u> </u>                                      | l                                             |                                           |                      | 1            | bitO  | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset<br>x = unknown |  |  |  |
| bit 7:                     | GIE: <sup>(1)</sup> Global Interrupt Enable bit<br>1 = Enables all un-masked interrupts<br>0 = Disables all interrupts                                                                                                                                                      |                                               |                                               |                                           |                      |              |       |                                                                                                      |  |  |  |
| bit 6:                     | PEIE: <sup>(2)</sup> Pe<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                        | eripheral Int<br>s all un-ma<br>es all peript | terrupt Enal<br>sked periph<br>neral interru  | ole bit<br>ieral interru<br>pts           | pts                  |              |       |                                                                                                      |  |  |  |
| bit 5:                     | <b>TOIE:</b> TMR<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                               | 0 Overflow<br>s the TMR<br>es the TMR         | Interrupt E<br>) overflow ir<br>0 overflow i  | nable bit<br>nterrupt<br>nterrupt         |                      |              |       |                                                                                                      |  |  |  |
| bit 4:                     | INTE: RB0<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                                      | /INT Exterr<br>s the RB0/<br>es the RB0/      | nal Interrupt<br>INT externa<br>INT externa   | Enable bit<br>I interrupt<br>al interrupt |                      |              |       |                                                                                                      |  |  |  |
| bit 3:                     | <b>RBIE:</b> RB I<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                              | Port Chang<br>s the RB po<br>s the RB p       | e Interrupt<br>ort change<br>ort change       | Enable bit<br>interrupt<br>interrupt      |                      |              |       |                                                                                                      |  |  |  |
| bit 2:                     | <b>TOIF:</b> TMR<br>1 = TMR0<br>0 = TMR0                                                                                                                                                                                                                                    | 0 Overflow<br>register ove<br>register did    | Interrupt Flerflowed (m<br>not overflo        | ag bit<br>ust be cleai<br>w               | red in softwa        | re)          |       |                                                                                                      |  |  |  |
| bit 1:                     | INTF: RB0<br>1 = The RE<br>0 = The RE                                                                                                                                                                                                                                       | /INT Exterr<br>30/INT exte<br>30/INT exte     | nal Interrupt<br>rnal interru<br>rnal interru | Flag bit<br>ot occurred<br>ot did not o   | (must be cle<br>ccur | ared in soft | ware) |                                                                                                      |  |  |  |
| bit 0:                     | <b>RBIF:</b> RB Port Change Interrupt Flag bit<br>1 = At least one of the RB7:RB4 pins changed state (see Section 5.2 to clear the interrupt)<br>0 = None of the RB7:RB4 pins have changed state                                                                            |                                               |                                               |                                           |                      |              |       |                                                                                                      |  |  |  |
| Note 1:                    | For the PIC16C61/62/64/65, if an interrupt occurs while the GIE bit is being cleared, the GIE bit may unintentionally be re-enabled by the RETFIE instruction in the user's Interrupt Service Routine. Refer to Section 13.5 for a detailed description.                    |                                               |                                               |                                           |                      |              |       |                                                                                                      |  |  |  |
| 2:                         | I NE PEIE I                                                                                                                                                                                                                                                                 | Dit (bit6) is i                               | unimplemer                                    | nted on the                               | PIC16C61, r          | ead as '0'.  |       |                                                                                                      |  |  |  |
| Interri<br>globa<br>enabli | Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. |                                               |                                               |                                           |                      |              |       |                                                                                                      |  |  |  |

#### 5.3 PORTC and TRISC Register

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

PORTC is an 8-bit wide bi-directional port. Each pin is individually configurable as an input or output through the TRISC register. PORTC is multiplexed with several peripheral functions (Table 5-5). PORTC pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modifywrite instructions (BSF, BCF, XORWF) with TRISC as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

#### EXAMPLE 5-3: INITIALIZING PORTC



#### FIGURE 5-6: PORTC BLOCK DIAGRAM



3: Peripheral OE (output enable) is only activated if peripheral select is active.

#### TABLE 5-5: PORTC FUNCTIONS FOR PIC16C62/64

| Name            | Bit# | Buffer Type | Function                                                                        |
|-----------------|------|-------------|---------------------------------------------------------------------------------|
| RC0/T1OSI/T1CKI | bit0 | ST          | Input/output port pin or Timer1 oscillator input or Timer1 clock input          |
| RC1/T1OSO       | bit1 | ST          | Input/output port pin or Timer1 oscillator output                               |
| RC2/CCP1        | bit2 | ST          | Input/output port pin or Capture1 input/Compare1 output/PWM1 output             |
| RC3/SCK/SCL     | bit3 | ST          | RC3 can also be the synchronous serial clock for both SPI and $I^2C$ modes.     |
| RC4/SDI/SDA     | bit4 | ST          | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode). |
| RC5/SDO         | bit5 | ST          | Input/output port pin or synchronous serial port data output                    |
| RC6             | bit6 | ST          | Input/output port pin                                                           |
| RC7             | bit7 | ST          | Input/output port pin                                                           |

Legend: ST = Schmitt Trigger input

### 6.0 OVERVIEW OF TIMER MODULES

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

All PIC16C6X devices have three timer modules except for the PIC16C61, which has one timer module. Each module can generate an interrupt to indicate that an event has occurred (i.e., timer overflow). Each of these modules are detailed in the following sections. The timer modules are:

- Timer0 module (Section 7.0)
- Timer1 module (Section 8.0)
- Timer2 module (Section 9.0)

#### 6.1 <u>Timer0 Overview</u>

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The Timer0 module is a simple 8-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock. When the clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge.

The Timer0 module also has a programmable prescaler option. This prescaler can be assigned to either the Timer0 module or the Watchdog Timer. Bit PSA (OPTION<3>) assigns the prescaler, and bits PS2:PS0 (OPTION<2:0>) determine the prescaler value. TMR0 can increment at the following rates: 1:1 when the prescaler is assigned to Watchdog Timer, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, and 1:256.

Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock.

#### 6.2 <u>Timer1 Overview</u>

| _  |                  |   |
|----|------------------|---|
|    |                  |   |
|    |                  |   |
| IЛ |                  | • |
|    |                  | - |
| ~  | plicable Devices | 3 |

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Timer1 is a 16-bit timer/counter. The clock source can be either the internal system clock (Fosc/4), an external clock, or an external crystal. Timer1 can operate as either a timer or a counter. When operating as a counter (external clock source), the counter can either operate synchronized to the device or asynchronously to the device. Asynchronous operation allows Timer1 to operate during sleep, which is useful for applications that require a real-time clock as well as the power savings of SLEEP mode.

TImer1 also has a prescaler option which allows TMR1 to increment at the following rates: 1:1, 1:2, 1:4, and 1:8. TMR1 can be used in conjunction with the Capture/Compare/PWM module. When used with a CCP module, Timer1 is the time-base for 16-bit capture or 16-bit compare and must be synchronized to the device.

#### 6.3 <u>Timer2 Overview</u>

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Timer2 is an 8-bit timer with a programmable prescaler and a programmable postscaler, as well as an 8-bit Period Register (PR2). Timer2 can be used with the CCP module (in PWM mode) as well as the Baud Rate Generator for the Synchronous Serial Port (SSP). The prescaler option allows Timer2 to increment at the following rates: 1:1, 1:4, and 1:16.

The postscaler allows TMR2 register to match the period register (PR2) a programmable number of times before generating an interrupt. The postscaler can be programmed from 1:1 to 1:16 (inclusive).

#### 6.4 <u>CCP Overview</u>

| - |           |         |
|---|-----------|---------|
| Δ | nnlicable | Devices |
| ~ | ppiloubic | Devices |

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The CCP module(s) can operate in one of three modes: 16-bit capture, 16-bit compare, or up to 10-bit Pulse Width Modulation (PWM).

Capture mode captures the 16-bit value of TMR1 into the CCPRxH:CCPRxL register pair. The capture event can be programmed for either the falling edge, rising edge, fourth rising edge, or sixteenth rising edge of the CCPx pin.

Compare mode compares the TMR1H:TMR1L register pair to the CCPRxH:CCPRxL register pair. When a match occurs, an interrupt can be generated and the output pin CCPx can be forced to a given state (High or Low) and Timer1 can be reset. This depends on control bits CCPxM3:CCPxM0.

PWM mode compares the TMR2 register to a 10-bit duty cycle register (CCPRxH:CCPRxL<5:4>) as well as to an 8-bit period register (PR2). When the TMR2 register = Duty Cycle register, the CCPx pin will be forced low. When TMR2 = PR2, TMR2 is cleared to 00h, an interrupt can be generated, and the CCPx pin (if an output) will be forced high.

#### 7.3 Prescaler

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (Figure 7-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF TMR0, MOVWF TMR0, BSF TMR0, bitx) will clear the prescaler count. When assigned to the Watchdog Timer, a CLRWDT instruction will clear the Watchdog Timer and the prescaler count. The prescaler is not readable or writable.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.



#### FIGURE 7-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

#### 8.3 <u>Timer1 Operation in Asynchronous</u> <u>Counter Mode</u>

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

If control bit  $\overline{T1SYNC}$  (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and generate an interrupt on overflow which will wake the processor. However, special precautions in software are needed to read-from or write-to the Timer1 register pair, TMR1L and TMR1H (Section 8.3.2).

In asynchronous counter mode, Timer1 cannot be used as a time-base for capture or compare operations.

### 8.3.1 EXTERNAL CLOCK INPUT TIMING WITH UNSYNCHRONIZED CLOCK

If control bit  $\overline{T1SYNC}$  is set, the timer will increment completely asynchronously. The input clock must meet certain minimum high time and low time requirements, as specified in timing parameters (45 - 47).

#### 8.3.2 READING AND WRITING TMR1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L, while the timer is running from an external asynchronous clock, will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself poses certain problems since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers while the register is incrementing. This may produce an unpredictable value in the timer register.

Reading the 16-bit value requires some care. Example 8-1 is an example routine to read the 16-bit timer value. This is useful if the timer cannot be stopped.

#### EXAMPLE 8-1: READING A 16-BIT FREE-RUNNING TIMER

| ;  | All Int  | errupts  | are  | disabled                |
|----|----------|----------|------|-------------------------|
|    | MOVF     | TMR1H,   | W    | ;Read high byte         |
|    | MOVWF    | TMPH     |      | ;                       |
|    | MOVF     | TMR1L,   | W    | ;Read low byte          |
|    | MOVWF    | TMPL     |      | ;                       |
|    | MOVF     | TMR1H,   | W    | ;Read high byte         |
|    | SUBWF    | TMPH,    | W    | ;Sub 1st read           |
|    |          |          |      | ;with 2nd read          |
|    | BTFSC    | STATUS   | Z    | ;is result = 0          |
|    | GOTO     | CONTINU  | JE   | ;Good 16-bit read       |
| ;  | TMR1L ma | y have r | olle | d over between the read |
| ;  | of the h | igh and  | low  | bytes. Reading the high |
| ;  | and low  | bytes no | w w  | ill read a good value.  |
|    | MOVF     | TMR1H,   | W    | ;Read high byte         |
|    | MOVWF    | TMPH     |      | ;                       |
|    | MOVF     | TMR1L,   | W    | ;Read low byte          |
|    | MOVWF    | TMPL     |      | ;                       |
| ;  | Re-ena   | ble Inte | rrup | ot (if required)        |
| CC | ONTINUE  |          |      | ;Continue with          |
|    | :        |          |      | ;your code              |

#### 8.4 <u>Timer1 Oscillator</u>

#### Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

A crystal oscillator circuit is built in-between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. Table 8-1 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is identical to the LP oscillator. The user must allow a software time delay to ensure proper oscillator start-up.

#### TABLE 8-1: CAPACITOR SELECTION FOR THE TIMER1 OSCILLATOR

| Osc Type                                                                                                                                                                                                                                                                                                                                                     | Freq C1                          |               | C2           |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------|--------------|--|--|--|--|
| LP                                                                                                                                                                                                                                                                                                                                                           | 32 kHz                           | 33 pF         | 33 pF        |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                              | 100 kHz                          | 15 pF         | 15 pF        |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                              | 200 kHz                          | 15 pF         | 15 pF        |  |  |  |  |
| These v                                                                                                                                                                                                                                                                                                                                                      | alues are for o                  | design guidan | ce only.     |  |  |  |  |
| Crystals Tes                                                                                                                                                                                                                                                                                                                                                 | sted:                            |               |              |  |  |  |  |
| 32.768 kHz                                                                                                                                                                                                                                                                                                                                                   | 32.768 kHz Epson C-001R32.768K-A |               |              |  |  |  |  |
| 100 kHz                                                                                                                                                                                                                                                                                                                                                      | Epson C-2 1                      | $\pm$ 20 PPM  |              |  |  |  |  |
| 200 kHz                                                                                                                                                                                                                                                                                                                                                      | STD XTL 20                       | 0.000 kHz     | $\pm$ 20 PPM |  |  |  |  |
| 200 kHz         STD XTL 200.000 kHz         ± 20 PPM           Note 1:         Higher capacitance increases the stability<br>of oscillator but also increases the start-up<br>time.         2:           2:         Since each resonator/crystal has its own<br>characteristics, the user should consult the<br>resonator/crystal manufacturer for appropri- |                                  |               |              |  |  |  |  |

| Addr                 | Name    | Bit 7                | Bit 6        | Bit 5               | Bit 4               | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|----------------------|---------|----------------------|--------------|---------------------|---------------------|---------|--------|---------|---------|--------------------------|---------------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON  | GIE                  | PEIE         | TOIE                | INTE                | RBIE    | TOIF   | INTF    | RBIF    | 0000<br>000x             | 0000<br>000u                    |
| 0Ch                  | PIR1    | PSPIF <sup>(2)</sup> | (3)          | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 0000                     | 0000                            |
| 0Dh <sup>(4)</sup>   | PIR2    | —                    | —            | —                   | -                   | —       | —      | —       | CCP2IF  |                          |                                 |
| 8Ch                  | PIE1    | PSPIE <sup>(2)</sup> | (3)          | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 0000                     | 0000                            |
| 8Dh <sup>(4)</sup>   | PIE2    | —                    | _            | _                   | _                   | _       | _      | _       | CCP2IE  |                          |                                 |
| 87h                  | TRISC   | PORTC I              | Data Directi | on register         |                     |         |        |         |         | 1111<br>1111             | 1111<br>1111                    |
| 11h                  | TMR2    | Timer2 m             | iodule's reg | ister               |                     |         |        |         |         | 0000                     | 0000                            |
| 92h                  | PR2     | Timer2 m             | iodule's Per | iod register        |                     |         |        |         |         | 1111<br>1111             | 1111<br>1111                    |
| 12h                  | T2CON   | —                    | TOUTPS3      | TOUTPS2             | TOUTPS1             | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000<br>0000             | -000<br>0000                    |
| 15h                  | CCPR1L  | Capture/0            | Compare/P    | WM1 (LSB)           |                     |         |        | L       |         | xxxx<br>xxxx             | uuuu<br>uuuu                    |
| 16h                  | CCPR1H  | Capture/0            | Compare/P    | WM1 (MSB            | )                   |         |        |         |         | xxxx<br>xxxx             | uuuu<br>uuuu                    |
| 17h                  | CCP1CON | —                    | _            | CCP1X               | CCP1Y               | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00<br>0000               | 00<br>0000                      |
| 1Bh <sup>(4)</sup>   | CCPR2L  | Capture/0            | Compare/P    | WM2 (LSB)           |                     | ·       |        | ·       | ·       | xxxx<br>xxxx             | uuuu<br>uuuu                    |
| 1Ch <sup>(4)</sup>   | CCPR2H  | Capture/0            | Compare/P    | WM2 (MSB            | )                   |         |        |         |         | xxxx<br>xxxx             | սսսս<br>սսսս                    |
| 1Dh <sup>(4)</sup>   | CCP2CON | —                    | _            | CCP2X               | CCP2Y               | CCP2M3  | CCP2M2 | CCP2M1  | CCP2M0  | 00<br>0000               | 00<br>0000                      |

#### TABLE 10-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2

 Legend:
 x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used in this mode.

 Note
 1:
 These bits are associated with the USART module, which is implemented on the PIC16C63/R63/65/65A/R65/66/67 only.

2: Bits PSPIE and PSPIF are reserved on the PIC16C62/62A/R62/63/R63/66, always maintain these bits clear.

3: The PIR1<6> and PIE1<6> bits are reserved, always maintain these bits clear.

4: These registers are associated with the CCP2 module, which is only implemented on the PIC16C63/R63/65/65A/R65/66/67.

#### 12.1.1 SAMPLING

The data on the RC7/RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. If bit BRGH (TXSTA<2>) is clear (i.e., at the low baud rates), the sampling is done on the seventh, eighth and ninth falling edges of a x16 clock (Figure 12-3). If bit BRGH is set (i.e., at the high baud rates), the sampling is done on the 3 clock edges preceding the second rising edge after the first falling edge of a x4 clock (Figure 12-4 and Figure 12-5).

#### FIGURE 12-3: RX PIN SAMPLING SCHEME (BRGH = 0) PIC16C63/R63/65/65A/R65)



#### FIGURE 12-4: RX PIN SAMPLING SCHEME (BRGH = 1) (PIC16C63/R63/65/65A/R65)







#### TABLE 12-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Address | Name                               | Bit 7                | Bit 6     | Bit 5   | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0     | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|------------------------------------|----------------------|-----------|---------|-------|-------|--------|--------|-----------|-------------------------|---------------------------------|
| 0Ch     | PIR1                               | PSPIF <sup>(1)</sup> | (2)       | RCIF    | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF    | 0000 0000               | 0000 0000                       |
| 18h     | RCSTA                              | SPEN                 | RX9       | SREN    | CREN  | —     | FERR   | OERR   | RX9D      | 0000 -00x               | 0000 -00x                       |
| 19h     | TXREG                              | USART Tra            | ansmit Re | egister |       |       |        |        |           | 0000 0000               | 0000 0000                       |
| 8Ch     | PIE1                               | PSPIE <sup>(1)</sup> | (2)       | RCIE    | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE    | 0000 0000               | 0000 0000                       |
| 98h     | TXSTA                              | CSRC                 | TX9       | TXEN    | SYNC  | _     | BRGH   | TRMT   | TX9D      | 0000 -010               | 0000 -010                       |
| 99h     | SPBRG Baud Rate Generator Register |                      |           |         |       |       |        |        | 0000 0000 | 0000 0000               |                                 |

2: PIE1<6> and PIR1<6> are reserved, always maintain these bits clear.

#### FIGURE 12-12: SYNCHRONOUS TRANSMISSION



#### FIGURE 12-13: SYNCHRONOUS TRANSMISSION THROUGH TXEN



| BCF               | Bit Clear                                                                     | f                       |                 |                       |  |  |
|-------------------|-------------------------------------------------------------------------------|-------------------------|-----------------|-----------------------|--|--|
| Syntax:           | [ <i>label</i> ] BC                                                           | CF f,b                  |                 |                       |  |  |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 12 \\ 0 \leq b \leq 7 \end{array}$            | 7                       |                 |                       |  |  |
| Operation:        | $0 \rightarrow (f < b;$                                                       | >)                      |                 |                       |  |  |
| Status Affected:  | None                                                                          |                         |                 |                       |  |  |
| Encoding:         | 01                                                                            | 00bb                    | bfff            | ffff                  |  |  |
| Description:      | Bit 'b' in re                                                                 | gister 'f' is           | s cleared.      |                       |  |  |
| Words:            | 1                                                                             |                         |                 |                       |  |  |
| Cycles:           | 1                                                                             |                         |                 |                       |  |  |
| Q Cycle Activity: | Q1                                                                            | Q2                      | Q3              | Q4                    |  |  |
|                   | Decode                                                                        | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' |  |  |
| Example           | BCF                                                                           | FLAG_                   | REG, 7          |                       |  |  |
|                   | Before Instruction<br>FLAG_REG = 0xC7<br>After Instruction<br>FLAG_REG = 0x47 |                         |                 |                       |  |  |

| BTFSC             | Bit Test,                                                                                                                                                                                                                          | Skip if Cl           | ear                |                  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------------------|--|--|--|
| Syntax:           | [ <i>label</i> ] BTFSC f,b                                                                                                                                                                                                         |                      |                    |                  |  |  |  |
| Operands:         | $0 \le f \le 12$                                                                                                                                                                                                                   | 7                    |                    |                  |  |  |  |
|                   | $0 \le b \le 7$                                                                                                                                                                                                                    |                      |                    |                  |  |  |  |
| Operation:        | skip if (f<                                                                                                                                                                                                                        | b>) = 0              |                    |                  |  |  |  |
| Status Affected:  | None                                                                                                                                                                                                                               |                      |                    |                  |  |  |  |
| Encoding:         | 01                                                                                                                                                                                                                                 | 10bb                 | bfff               | ffff             |  |  |  |
| Description:      | If bit 'b' in register 'f' is '1' then the next<br>instruction is executed.<br>If bit 'b', in register 'f', is '0' then the next<br>instruction is discarded, and a NOP is<br>executed instead, making this a 2Tcy<br>instruction. |                      |                    |                  |  |  |  |
| Words:            | 1                                                                                                                                                                                                                                  |                      |                    |                  |  |  |  |
| Cycles:           | 1(2)                                                                                                                                                                                                                               |                      |                    |                  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                                                                                                                 | Q2                   | Q3                 | Q4               |  |  |  |
|                   | Decode                                                                                                                                                                                                                             | Read<br>register 'f' | Process<br>data    | No-<br>Operation |  |  |  |
| If Skip:          | (2nd Cyc                                                                                                                                                                                                                           | le)                  |                    |                  |  |  |  |
|                   | Q1                                                                                                                                                                                                                                 | Q2                   | Q3                 | Q4               |  |  |  |
|                   | No-<br>Operation                                                                                                                                                                                                                   | No-<br>Operation     | No-<br>Operation   | No-<br>Operation |  |  |  |
| Example           | HERE<br>FALSE<br>TRUE                                                                                                                                                                                                              | BTFSC<br>GOTO<br>•   | FLAG,1<br>PROCESS_ | _CODE            |  |  |  |
|                   | Before In                                                                                                                                                                                                                          | struction<br>PC = a  | ddress H           | ERE              |  |  |  |
|                   | After Inst                                                                                                                                                                                                                         |                      | - 0                |                  |  |  |  |

| BSF               | Bit Set f                                                           |                         |                 |                       |  |  |  |
|-------------------|---------------------------------------------------------------------|-------------------------|-----------------|-----------------------|--|--|--|
| Syntax:           | [ <i>label</i> ] BS                                                 | SF f,b                  |                 |                       |  |  |  |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |                         |                 |                       |  |  |  |
| Operation:        | $1 \rightarrow (f < b;$                                             | >)                      |                 |                       |  |  |  |
| Status Affected:  | None                                                                |                         |                 |                       |  |  |  |
| Encoding:         | 01                                                                  | 01bb                    | bfff            | ffff                  |  |  |  |
| Description:      | Bit 'b' in re                                                       | gister 'f' is           | s set.          |                       |  |  |  |
| Words:            | 1                                                                   |                         |                 |                       |  |  |  |
| Cycles:           | 1                                                                   |                         |                 |                       |  |  |  |
| Q Cycle Activity: | Q1                                                                  | Q2                      | Q3              | Q4                    |  |  |  |
|                   | Decode                                                              | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' |  |  |  |
| Example           | BSF                                                                 | FLAG_F                  | REG, 7          |                       |  |  |  |
|                   | Before In                                                           | Before Instruction      |                 |                       |  |  |  |
|                   | After Inst                                                          | ruction                 |                 | -                     |  |  |  |
|                   |                                                                     | FLAG REG = 0x8A         |                 |                       |  |  |  |

PC = address TRUE if FLAG<1>=1, PC = address FALSE Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67



## FREQUENCY vs. VDD







FIGURE 16-5: TYPICAL IPD VS. VDD WATCHDOG TIMER **DISABLED 25°C** 











Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

NOTES:

| DC CHA | RACTERISTICS                               | Standar<br>Operatir<br>Operatir<br>Section | rd Operating temperating temperating voltage<br>19.2 | i <b>ng C</b> ature<br>VDD r | onditions<br>-40°C<br>0°C<br>range as c | s (unles<br>C ≤ T/<br>≤ T/<br>describe | ss otherwise stated)<br>$A \le +85^{\circ}$ C for industrial and<br>$A \le +70^{\circ}$ C for commercial<br>ed in DC spec Section 19.1 and |
|--------|--------------------------------------------|--------------------------------------------|------------------------------------------------------|------------------------------|-----------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Param  | Characteristic                             | Sym                                        | Min                                                  | Тур                          | Max                                     | Units                                  | Conditions                                                                                                                                 |
| No.    |                                            |                                            |                                                      | 1                            |                                         |                                        |                                                                                                                                            |
|        | Capacitive Loading Specs on<br>Output Pins |                                            |                                                      |                              |                                         |                                        |                                                                                                                                            |
| D100   | OSC2 pin                                   | Cosc2                                      | -                                                    | -                            | 15                                      | pF                                     | In XT, HS and LP modes when<br>external clock is used to drive<br>OSC1.                                                                    |
| D101   | All I/O pins and OSC2 (in RC mode)         | CIO                                        | -                                                    | -                            | 50                                      | pF                                     |                                                                                                                                            |
| D102   | SCL, SDA in I <sup>2</sup> C mode          | Cb                                         | -                                                    | -                            | 400                                     | pF                                     |                                                                                                                                            |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C6X be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

### FIGURE 20-10: I<sup>2</sup>C BUS START/STOP BITS TIMING



### TABLE 20-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic  |              | Min  | Тур | Мах | Units | Conditions                        |  |  |
|------------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|--|--|
| 90*              | TSU:STA | START condition | 100 kHz mode | 4700 | —   | —   | ne    | Only relevant for repeated START  |  |  |
|                  |         | Setup time      | 400 kHz mode | 600  | —   | —   | 113   | condition                         |  |  |
| 91*              | THD:STA | START condition | 100 kHz mode | 4000 | —   | _   | ne    | After this period the first clock |  |  |
|                  |         | Hold time       | 400 kHz mode | 600  | _   | _   | 115   | pulse is generated                |  |  |
| 92*              | TSU:STO | STOP condition  | 100 kHz mode | 4700 | —   | _   | ne    |                                   |  |  |
|                  |         | Setup time      | 400 kHz mode | 600  | -   | —   | 113   |                                   |  |  |
| 93               | THD:STO | STOP condition  | 100 kHz mode | 4000 | —   | —   | ne    |                                   |  |  |
|                  |         | Hold time       | 400 kHz mode | 600  | —   |     | 115   |                                   |  |  |

These parameters are characterized but not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

### FIGURE 22-13: I<sup>2</sup>C BUS START/STOP BITS TIMING



### TABLE 22-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic  |              | Min  | Тур | Мах | Units | Conditions                        |  |  |
|------------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|--|--|
| 90*              | TSU:STA | START condition | 100 kHz mode | 4700 | —   | —   | ne    | Only relevant for repeated START  |  |  |
|                  |         | Setup time      | 400 kHz mode | 600  | —   | —   | 113   | condition                         |  |  |
| 91*              | THD:STA | START condition | 100 kHz mode | 4000 | —   | _   | ne    | After this period the first clock |  |  |
|                  |         | Hold time       | 400 kHz mode | 600  | _   | _   | 115   | pulse is generated                |  |  |
| 92*              | TSU:STO | STOP condition  | 100 kHz mode | 4700 | —   | _   | ne    |                                   |  |  |
|                  |         | Setup time      | 400 kHz mode | 600  | -   | —   | 113   |                                   |  |  |
| 93               | THD:STO | STOP condition  | 100 kHz mode | 4000 | —   | —   | ne    |                                   |  |  |
|                  |         | Hold time       | 400 kHz mode | 600  | —   |     | 115   |                                   |  |  |

These parameters are characterized but not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### FIGURE 22-15: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



#### TABLE 22-11: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Parameter<br>No. | Sym      | Characteristic                    |                      | Min | Тур† | Max | Units | Conditions |
|------------------|----------|-----------------------------------|----------------------|-----|------|-----|-------|------------|
| 120*             | TckH2dtV | SYNC XMIT (MASTER & SLAVE)        | PIC16 <b>C</b> 66/67 | -   | _    | 80  | ns    |            |
|                  |          | Clock high to data out valid      | PIC16LC66/67         | -   | _    | 100 | ns    |            |
| 121*             | Tckrf    | Clock out rise time and fall time | PIC16 <b>C</b> 66/67 | -   |      | 45  | ns    |            |
|                  |          | (Master Mode)                     | PIC16LC66/67         | -   | _    | 50  | ns    |            |
| 122*             | Tdtrf    | Data out rise time and fall time  | PIC16 <b>C</b> 66/67 | Ι   | —    | 45  | ns    |            |
|                  |          |                                   | PIC16LC66/67         | _   |      | 50  | ns    |            |

\* These parameters are characterized but not tested.

†: Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 22-16: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



#### TABLE 22-12: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Parameter<br>No. | Sym      | Characteristic                                                                 | Min | Typ† | Max | Units | Conditions |
|------------------|----------|--------------------------------------------------------------------------------|-----|------|-----|-------|------------|
| 125*             | TdtV2ckL | SYNC RCV (MASTER & SLAVE)<br>Data setup before CK $\downarrow$ (DT setup time) | 15  | _    | _   | ns    |            |
| 126*             | TckL2dtl | Data hold after CK $\downarrow$ (DT hold time)                                 | 15  | _    | —   | ns    |            |

These parameters are characterized but not tested.

†: Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

### FIGURE 23-3: TYPICAL IPD vs. VDD @ 25°C (WDT ENABLED, RC MODE)







#### FIGURE 23-5: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD











### 24.6 18-Lead Ceramic CERDIP Dual In-line with Window (300 mil) (JW)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Ceramic CERDIP Dual In-Line (CDP) |        |             |           |       |       |           |
|--------------------------------------------------|--------|-------------|-----------|-------|-------|-----------|
|                                                  |        | Millimeters |           |       |       |           |
| Symbol                                           | Min    | Max         | Notes     | Min   | Max   | Notes     |
| α                                                | 0°     | 10°         |           | 0°    | 10°   |           |
| А                                                |        | 5.080       |           |       | 0.200 |           |
| A1                                               | 0.381  | 1.778       |           | 0.015 | 0.070 |           |
| A2                                               | 3.810  | 4.699       |           | 0.150 | 0.185 |           |
| A3                                               | 3.810  | 4.445       |           | 0.150 | 0.175 |           |
| В                                                | 0.355  | 0.585       |           | 0.014 | 0.023 |           |
| B1                                               | 1.270  | 1.651       | Typical   | 0.050 | 0.065 | Typical   |
| С                                                | 0.203  | 0.381       | Typical   | 0.008 | 0.015 | Typical   |
| D                                                | 22.352 | 23.622      |           | 0.880 | 0.930 |           |
| D1                                               | 20.320 | 20.320      | Reference | 0.800 | 0.800 | Reference |
| E                                                | 7.620  | 8.382       |           | 0.300 | 0.330 |           |
| E1                                               | 5.588  | 7.874       |           | 0.220 | 0.310 |           |
| e1                                               | 2.540  | 2.540       | Reference | 0.100 | 0.100 | Reference |
| eA                                               | 7.366  | 8.128       | Typical   | 0.290 | 0.320 | Typical   |
| eB                                               | 7.620  | 10.160      |           | 0.300 | 0.400 |           |
| L                                                | 3.175  | 3.810       |           | 0.125 | 0.150 |           |
| N                                                | 18     | 18          |           | 18    | 18    |           |
| S                                                | 0.508  | 1.397       |           | 0.020 | 0.055 |           |
| S1                                               | 0.381  | 1.270       |           | 0.015 | 0.050 |           |

| Figure 11-2:   | SSPCON: Sync Serial Port                                                   |
|----------------|----------------------------------------------------------------------------|
| Figure 11-3:   | SSP Block Diagram (SPI Mode)                                               |
| Figure 11-4    | SPI Master/Slave Connection 87                                             |
| Figure 11-5:   | SPI Made Timing Master Mode or                                             |
| rigule 11-5.   | Si i mode rinning, Master Mode of                                          |
| Figure 11-6:   | SPI Mode Timing, Slave Mode with                                           |
| Figure 11-7:   | SS Control                                                                 |
| 0              | Register (Address 94h)(PIC16C66/67) 89                                     |
| Figure 11-8:   | SSPCON: Sync Serial Port Control<br>Register (Address 14b)(PIC16C66/67) 90 |
| Figure 11-9:   | SSP Block Diagram (SPI Mode)                                               |
| Figure 11-10:  | SPI Master/Slave Connection                                                |
|                | (PIC16C66/67)92                                                            |
| Figure 11-11:  | SPI Mode Timing, Master Mode<br>(PIC16C66/67)                              |
| Figure 11-12:  | SPI Mode Timing (Slave Mode With                                           |
| Figure 11-13:  | SPI Mode Timing (Slave Mode With                                           |
| •              | CKE = 1) (PIC16C66/67)                                                     |
| Figure 11-14:  | Start and Stop Conditions                                                  |
| Figure 11-15:  | 7-bit Address Format                                                       |
| Figure 11-16:  | I <sup>2</sup> C 10-bit Address Format                                     |
| Figure 11-17   | Slave-receiver Acknowledge 96                                              |
| Figure 11-18   | Data Transfer Wait State 96                                                |
| Figure 11-19   | Master-transmitter Sequence 97                                             |
| Figure 11-20   | Master-receiver Sequence 97                                                |
| Figure 11-21   | Combined Format 97                                                         |
| Figure 11-22   | Multi-master Arbitration                                                   |
| 1 igute 11-22. | (Two Masters)                                                              |
| Figure 11-23:  | Clock Synchronization                                                      |
| Figure 11-24:  | SSP Block Diagram (I <sup>2</sup> C Mode)                                  |
| Figure 11-25:  | I <sup>2</sup> C Waveforms for Reception                                   |
| Figure 11-26:  | (7-bit Address) 101<br>I <sup>2</sup> C Waveforms for Transmission         |
|                | (7-bit Address) 102                                                        |
| Figure 11-27:  | Operation of the I <sup>2</sup> C Module in                                |
| -              | IDLE_MODE, RCV_MODE or                                                     |
|                | XMIT MODE 104                                                              |
| Figure 12-1:   | TXSTA: Transmit Status and                                                 |
|                | Control Register (Address 98h) 105                                         |
| Figure 12-2:   | RCSTA: Receive Status and                                                  |
| -              | Control Register (Address 18h) 106                                         |
| Figure 12-3:   | RX Pin Sampling Scheme (BRGH = 0)<br>PIC16C63/R63/65/65A/R65)110           |
| Figure 12-4:   | RX Pin Sampling Scheme (BRGH = 1)                                          |
|                | (PIC16C63/R63/65/65A/R65) 110                                              |
| Figure 12-5:   | RX Pin Sampling Scheme (BRGH = 1)<br>(PIC16C63/B63/65/65A/B65) 110         |
| Figure 12-6:   | RX Pin Sampling Scheme (BRGH = 0 or = 1)                                   |
|                | (PIC16C66/67)111                                                           |
| Figure 12-7:   | USART Transmit Block Diagram 112                                           |
| Figure 12-8:   | Asynchronous Master Transmission113                                        |
| Figure 12-9:   | Asynchronous Master Transmission<br>(Back to Back)                         |
| Figure 12-10.  | USART Receive Block Diagram 114                                            |
| Figure 12-11   | Asynchronous Recention 114                                                 |
| Figure 12-12   | Synchronous Transmission 117                                               |
| Figure 12-13   | Synchronous Transmission                                                   |
| ga.c 12 10.    | through TXEN 117                                                           |
| Figure 12-14   | Synchronous Reception                                                      |
| g              | (Master Mode, SBEN)                                                        |
| Figure 13-1:   | Configuration Word for PIC16C61 123                                        |
|                |                                                                            |

| Figure 13-2:              | Configuration Word for               |
|---------------------------|--------------------------------------|
|                           | PIC16C62/64/65 124                   |
| Figure 13-3:              | Configuration Word for               |
|                           | PIC16C62A/R62/63/R63/64A/R64/        |
|                           | 65A/R65/66/67 124                    |
| Figure 13-4:              | Crystal/Ceramic Resonator Operation  |
|                           | (HS, XT or LP OSC Configuration) 125 |
| Figure 13-5:              | External Clock Input Operation       |
|                           | (HS, XT or LP OSC Configuration) 125 |
| Figure 13-6:              | External Parallel Resonant           |
|                           | Crystal Oscillator Circuit 127       |
| Figure 13-7:              | External Series Resonant             |
|                           | Crystal Oscillator Circuit 127       |
| Figure 13-8:              | RC Oscillator Mode 127               |
| Figure 13-9:              | Simplified Block Diagram of          |
|                           | On-chip Reset Circuit 128            |
| Figure 13-10:             | Brown-out Situations 129             |
| Figure 13-11:             | Time-out Sequence on Power-up        |
|                           | (MCLR not Tied to VDD): Case 1 134   |
| Figure 13-12:             | Time-out Sequence on Power-up        |
| -                         | (MCLR Not Tied To VDD): Case 2 134   |
| Figure 13-13:             | Time-out Sequence on Power-up        |
| 0                         | (MCLR Tied to VDD) 134               |
| Figure 13-14:             | External Power-on Reset Circuit      |
| <b>J</b>                  | (For Slow VDD Power-up)              |
| Figure 13-15              | External Brown-out                   |
| guio 10 101               | Protection Circuit 1                 |
| Figure 13-16              | External Brown-out                   |
| riguie to to.             | Protection Circuit 2                 |
| Figure 13-17              | Interrupt Logic for PIC16C61 137     |
| Figure 13-18:             | Interrupt Logic for PIC16C6X 137     |
| Figure 13-10:             | INT Pin Interrupt Timing 139         |
| Figure 13-20:             | Watchdog Timer Block Diagram 140     |
| Figure 12 21:             | Summary of Watebdog                  |
| Figure 13-21.             | Timer Degisters                      |
| Figure 12 00              | Welke up from Cloop                  |
| Figure 13-22.             | Through Interrupt 142                |
| Figure 13-23              | Typical In-circuit Serial            |
| 1 iguie 10 20.            | Programming Connection 142           |
| Figure 14-1               | General Format for Instructions 143  |
| Figure 16-1:              | Load Conditions for Device Timing    |
| rigule 10-1.              | Spacifications of Device Timing      |
| Figure 16 0:              | Specifications                       |
| Figure 16-2.              | CLKOUT and VO Timing                 |
| Figure 16-3:              | CLKOUT and I/O Timing 1/C            |
| Figure 16-4.              | Reset, Watchdog Timer, Oscillator    |
|                           | Start-up Timer and Power-up Timer    |
| 5                         | Timing                               |
| Figure 16-5:              | Timeru External Clock Timings 172    |
| Figure 17-1:              | I ypical RC Oscillator               |
| <b>-</b> ; <b>- - - -</b> | Frequency vs. Temperature 173        |
| Figure 17-2:              | Typical RC Oscillator                |
|                           | Frequency vs. VDD 1/4                |
| Figure 17-3:              | Typical RC Oscillator                |
|                           | Frequency vs. VDD 1/4                |
| Figure 17-4:              | Typical RC Oscillator                |
|                           | Frequency vs. VDD 1/4                |
| Figure 17-5:              | Typical IPD vs. VDD Watchdog Timer   |
|                           | Disabled 25°C 174                    |
| Figure 17-6:              | Typical IPD vs. VDD Watchdog Timer   |
| <b>-</b>                  | Enabled 25°C 175                     |
| rigure 17-7:              | Maximum IPD vs. VDD Watchdog         |
| <b>F</b> inal <b>17 C</b> | Disabled                             |
| rigure 17-8:              | waximum IPD vs. vDD Watchdog         |
| <b>Figure 17.0</b>        | Enabled"                             |
| Figure 17-9:              | VIH (Input Infestion Voltage) of     |
|                           | ויס דוווs vs. vuu 1/t                |
|                           |                                      |

#### **ON-LINE SUPPORT**

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.futureone.com/pub/microchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- · Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products

#### **Connecting to the Microchip BBS**

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe  $^{\circledast}$  communications network.

#### Internet:

You can telnet or ftp to the Microchip BBS at the address: mchipbbs.microchip.com

#### CompuServe Communications Network:

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS. The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- 3. Depress the **<Enter>** key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- Type +, depress the <Enter> key and "Host Name:" will appear.
- 5. Type MCHIPBBS, depress the **<Enter>** key and you will be connected to the Microchip BBS.

In the United States, to find the CompuServe phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with "Host Name:", type NETWORK, depress the **<Enter**> key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

#### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

970301

Trademarks: The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB and *fuzzy*LAB, are trademarks and SQTP is a service mark of Microchip in the U.S.A.

fuzzyTECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.