



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 14KB (8K x 14)                                                           |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 368 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                  |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c67-20i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.0 MEMORY ORGANIZATION

Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### 4.1 Program Memory Organization

The PIC16C6X family has a 13-bit program counter capable of addressing an  $8K \times 14$  program memory space. The amount of program memory available to each device is listed below:

| Device    | Program<br>Memory | Address Range |
|-----------|-------------------|---------------|
| PIC16C61  | 1K x 14           | 0000h-03FFh   |
| PIC16C62  | 2K x 14           | 0000h-07FFh   |
| PIC16C62A | 2K x 14           | 0000h-07FFh   |
| PIC16CR62 | 2K x 14           | 0000h-07FFh   |
| PIC16C63  | 4K x 14           | 0000h-0FFFh   |
| PIC16CR63 | 4K x 14           | 0000h-0FFFh   |
| PIC16C64  | 2K x 14           | 0000h-07FFh   |
| PIC16C64A | 2K x 14           | 0000h-07FFh   |
| PIC16CR64 | 2K x 14           | 0000h-07FFh   |
| PIC16C65  | 4K x 14           | 0000h-0FFFh   |
| PIC16C65A | 4K x 14           | 0000h-0FFFh   |
| PIC16CR65 | 4K x 14           | 0000h-0FFFh   |
| PIC16C66  | 8K x 14           | 0000h-1FFFh   |
| PIC16C67  | 8K x 14           | 0000h-1FFFh   |

For those devices with less than 8K program memory, accessing a location above the physically implemented address will cause a wraparound.

The reset vector is at 0000h and the interrupt vector is at 0004h.

#### FIGURE 4-1: PIC16C61 PROGRAM MEMORY MAP AND STACK



#### FIGURE 4-2: PIC16C62/62A/R62/64/64A/ R64 PROGRAM MEMORY MAP AND STACK



#### FIGURE 4-3: PIC16C63/R63/65/65A/R65 PROGRAM MEMORY MAP AND STACK



| IADLE                | 4-5.                                                                                                      | SPECIA             |                    |                           | GISTERS       |              |                 | 5005/05/      |                    | Jont.u)                  |                                                |
|----------------------|-----------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------|---------------|--------------|-----------------|---------------|--------------------|--------------------------|------------------------------------------------|
| Address              | Name                                                                                                      | Bit 7              | Bit 6              | Bit 5                     | Bit 4         | Bit 3        | Bit 2           | Bit 1         | Bit 0              | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |
| Bank 1               |                                                                                                           |                    |                    |                           |               |              |                 |               |                    |                          |                                                |
| 80h <sup>(1)</sup>   | INDF                                                                                                      | Addressing         | this location      | uses conter               | nts of FSR to | address data | a memory (n     | ot a physical | register)          | 0000 0000                | 0000 0000                                      |
| 81h                  | OPTION                                                                                                    | RBPU               | INTEDG             | TOCS                      | TOSE          | PSA          | PS2             | PS1           | PS0                | 1111 1111                | 1111 1111                                      |
| 82h <sup>(1)</sup>   | PCL                                                                                                       | Program Co         | ounter's (PC)      | Least Sigr                | nificant Byte |              |                 |               |                    | 0000 0000                | 0000 0000                                      |
| 83h <sup>(1)</sup>   | STATUS                                                                                                    | IRP <sup>(5)</sup> | RP1 <sup>(5)</sup> | RP0                       | TO            | PD           | Z               | DC            | С                  | 0001 1xxx                | 000q quuu                                      |
| 84h <sup>(1)</sup>   | FSR                                                                                                       | Indirect data      | a memory ac        | Idress pointe             | ər            | 1            |                 | 1             | 1                  | xxxx xxxx                | uuuu uuuu                                      |
| 85h                  | TRISA                                                                                                     | _                  | _                  | PORTA Dat                 | a Direction R | egister      |                 |               |                    | 11 1111                  | 11 1111                                        |
| 86h                  | TRISB                                                                                                     | PORTB Dat          | ta Direction F     | Register                  |               |              |                 |               |                    | 1111 1111                | 1111 1111                                      |
| 87h                  | TRISC                                                                                                     | PORTC Da           | ta Direction I     | Register                  |               |              |                 |               |                    | 1111 1111                | 1111 1111                                      |
| 88h                  | TRISD                                                                                                     | PORTD Da           | ta Direction I     | Register                  |               |              |                 |               |                    | 1111 1111                | 1111 1111                                      |
| 89h                  | TRISE                                                                                                     | IBF                | OBF                | IBOV                      | PSPMODE       | —            | PORTE Dat       | a Direction I | Bits               | 0000 -111                | 0000 -111                                      |
| 8Ah <sup>(1,2)</sup> | PCLATH                                                                                                    | —                  | —                  |                           | Write Buffer  | for the uppe | r 5 bits of the | e Program C   | ounter             | 0 0000                   | 0 0000                                         |
| 8Bh <sup>(1)</sup>   | INTCON                                                                                                    | GIE                | PEIE               | TOIE                      | INTE          | RBIE         | TOIF            | INTF          | RBIF               | 0000 000x                | 0000 000u                                      |
| 8Ch                  | PIE1                                                                                                      | PSPIE              | (6)                | RCIE                      | TXIE          | SSPIE        | CCP1IE          | TMR2IE        | TMR1IE             | 0000 0000                | 0000 0000                                      |
| 8Dh                  | PIE2                                                                                                      | _                  | _                  | _                         | _             | _            | _               | _             | CCP2IE             | 0                        | 0                                              |
| 8Eh                  | PCON                                                                                                      | —                  | —                  | -                         | _             | —            | —               | POR           | BOR <sup>(4)</sup> | dd                       | uu                                             |
| 8Fh                  | -                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | -                                              |
| 90h                  | —                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | _                        | —                                              |
| 91h                  | —                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | _                        | —                                              |
| 92h                  | PR2                                                                                                       | Timer2 Peri        | iod Register       |                           |               |              |                 |               |                    | 1111 1111                | 1111 1111                                      |
| 93h                  | SSPADD                                                                                                    | Synchronou         | us Serial Por      | t (I <sup>2</sup> C mode) | Address Reg   | jister       |                 |               |                    | 0000 0000                | 0000 0000                                      |
| 94h                  | SSPSTAT                                                                                                   | _                  | _                  | D/Ā                       | Р             | S            | R/W             | UA            | BF                 | 00 0000                  | 00 0000                                        |
| 95h                  | _                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | _                        | _                                              |
| 96h                  | —                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | —                                              |
| 97h                  | _                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | _                                              |
| 98h                  | TXSTA                                                                                                     | CSRC               | TX9                | TXEN                      | SYNC          | —            | BRGH            | TRMT          | TX9D               | 0000 -010                | 0000 -010                                      |
| 99h                  | SPBRG                                                                                                     | Baud Rate          | Generator R        | egister                   |               |              |                 |               |                    | 0000 0000                | 0000 0000                                      |
| 9Ah                  | —                                                                                                         | Unimplemented      |                    |                           |               |              |                 |               | —                  | —                        |                                                |
| 9Bh                  | —                                                                                                         | Unimplemented      |                    |                           |               |              |                 |               | _                  | —                        |                                                |
| 9Ch                  | —                                                                                                         | Unimplemented      |                    |                           |               |              |                 |               | _                  | —                        |                                                |
| 9Dh                  | -                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | —                                              |
| 9Eh                  | -                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | —                                              |
| 9Fh                  | -                                                                                                         | Unimpleme          | nted               |                           |               |              |                 |               |                    | —                        | —                                              |
| Legend:              | nd: $x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'.$ |                    |                    |                           |               |              |                 |               |                    |                          |                                                |

TABLE 4-5: SPECIAL FUNCTION REGISTERS FOR THE PIC16C65/65A/R65 (Cont.'d)

Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from either bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: The BOR bit is reserved on the PIC16C65, always maintain this bit set.

5: The IRP and RP1 bits are reserved on the PIC16C65/65A/R65, always maintain these bits clear.

6: PIE1<6> and PIR1<6> are reserved on the PIC16C65/65A/R65, always maintain these bits clear.

| Address               | Name   | Bit 7         | Bit 6          | Bit 5         | Bit 4         | Bit 3        | Bit 2           | Bit 1         | Bit 0     | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |
|-----------------------|--------|---------------|----------------|---------------|---------------|--------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------|
| Bank 2                |        |               |                |               |               |              |                 |               |           |                          |                                                |
| 100h <sup>(1)</sup>   | INDF   | Addressing    | this location  | register)     | 0000 0000     | 0000 0000    |                 |               |           |                          |                                                |
| 101h                  | TMR0   | Timer0 mod    | lule's registe | r             |               |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 102h <sup>(1)</sup>   | PCL    | Program Co    | ounter's (PC)  | Least Signi   | ficant Byte   |              |                 |               |           | 0000 0000                | 0000 0000                                      |
| 103h <sup>(1)</sup>   | STATUS | IRP           | RP1            | RP0           | TO            | PD           | Z               | DC            | С         | 0001 1xxx                | 000q quuu                                      |
| 104h <sup>(1)</sup>   | FSR    | Indirect data | a memory ac    | Idress pointe | er            |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 105h                  | —      | Unimpleme     | nted           |               |               |              |                 |               |           | —                        | —                                              |
| 106h                  | PORTB  | PORTB Dat     | a Latch whe    | n written: PC | ORTB pins wi  | nen read     |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 107h                  | —      | Unimpleme     | nted           |               |               |              |                 |               |           | —                        | —                                              |
| 108h                  | —      | Unimpleme     | nted           |               |               |              |                 |               |           | _                        | _                                              |
| 109h                  | —      | Unimpleme     | Jnimplemented  |               |               |              |                 |               |           |                          | —                                              |
| 10Ah <sup>(1,2)</sup> | PCLATH | —             |                |               | Write Buffer  | for the uppe | r 5 bits of the | e Program C   | ounter    | 0 0000                   | 0 0000                                         |
| 10Bh <sup>(1)</sup>   | INTCON | GIE           | PEIE           | TOIE          | INTE          | RBIE         | TOIF            | INTF          | RBIF      | 0000 000x                | 0000 000u                                      |
| 10Ch-<br>10Fh         | _      | Unimpleme     | Unimplemented  |               |               |              |                 |               |           |                          | —                                              |
| Bank 3                | Bank 3 |               |                |               |               |              |                 |               |           |                          |                                                |
| 180h <sup>(1)</sup>   | INDF   | Addressing    | this location  | uses conter   | nts of FSR to | address data | a memory (n     | ot a physical | register) | 0000 0000                | 0000 0000                                      |
| 181h                  | OPTION | RBPU          | INTEDG         | TOCS          | TOSE          | PSA          | PS2             | PS1           | PS0       | 1111 1111                | 1111 1111                                      |
| 182h <sup>(1)</sup>   | PCL    | Program Co    | ounter's (PC)  | Least Sigr    | nificant Byte |              |                 |               |           | 0000 0000                | 0000 0000                                      |
| 183h <sup>(1)</sup>   | STATUS | IRP           | RP1            | RP0           | TO            | PD           | z               | DC            | С         | 0001 1xxx                | 000q quuu                                      |
| 184h <sup>(1)</sup>   | FSR    | Indirect data | a memory ac    | Idress pointe | ər            |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 185h                  | _      | Unimpleme     | nted           |               |               |              |                 |               |           | _                        | _                                              |
| 186h                  | TRISB  | PORTB Dat     | a Direction I  | Register      |               |              |                 |               |           | 1111 1111                | 1111 1111                                      |
| 187h                  | _      | Unimplemented |                |               |               |              |                 |               |           | —                        | —                                              |
| 188h                  | _      | Unimplemented |                |               |               |              |                 |               |           | —                        | _                                              |
| 189h                  | -      | Unimpleme     | nted           |               |               |              |                 |               |           | —                        | -                                              |
| 18Ah <sup>(1,2)</sup> | PCLATH | —             |                |               | Write Buffer  | for the uppe | r 5 bits of the | e Program C   | ounter    | 0 0000                   | 0 0000                                         |
| 18Bh <sup>(1)</sup>   | INTCON | GIE           | PEIE           | T0IE          | INTE          | RBIE         | TOIF            | INTF          | RBIF      | 0000 000x                | 0000 000u                                      |
| 18Ch-<br>19Fh         | -      | Unimpleme     | nted           |               |               |              |                 |               |           | -                        | -                                              |

#### TABLE 4-6: SPECIAL FUNCTION REGISTERS FOR THE PIC16C66/67 (Cont.'d)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from any bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: PIE1<6> and PIR1<6> are reserved on the PIC16C66/67, always maintain these bits clear.

5: PORTD, PORTE, TRISD, and TRISE are not implemented on the PIC16C66, read as '0'.

6: PSPIF (PIR1<7>) and PSPIE (PIE1<7>) are reserved on the PIC16C66, maintain these bits clear.

#### 4.2.2.4 PIE1 REGISTER

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

This register contains the individual enable bits for the peripheral interrupts.

Bit PEIE (INTCON<6>) must be set to Note: enable any peripheral interrupt.

#### FIGURE 4-12: PIE1 REGISTER FOR PIC16C62/62A/R62 (ADDRESS 8Ch)

| RW-0     | R/W-0                                                                                                                                         | U-0                                  | U-0                                        | R/W-0                                 | R/W-0  | R/W-0  | R/W-0  |                                                                                                                      |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|---------------------------------------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------|--|--|
| _        | _                                                                                                                                             | _                                    | _                                          | SSPIE                                 | CCP1IE | TMR2IE | TMR1IE | R = Readable bit                                                                                                     |  |  |
| bit7     |                                                                                                                                               |                                      |                                            |                                       |        |        | bit0   | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>n = Value at POR reset</li> </ul> |  |  |
| bit 7-6: | Reserved: Always maintain these bits clear.                                                                                                   |                                      |                                            |                                       |        |        |        |                                                                                                                      |  |  |
| bit 5-4: | Unimplemented: Read as '0'                                                                                                                    |                                      |                                            |                                       |        |        |        |                                                                                                                      |  |  |
| bit 3:   | SSPIE: Synchronous Serial Port Interrupt Enable bit<br>1 = Enables the SSP interrupt<br>0 = Disables the SSP interrupt                        |                                      |                                            |                                       |        |        |        |                                                                                                                      |  |  |
| bit 2:   | <b>CCP1IE</b> : CCP1 Interrupt Enable bit<br>1 = Enables the CCP1 interrupt<br>0 = Disables the CCP1 interrupt                                |                                      |                                            |                                       |        |        |        |                                                                                                                      |  |  |
| bit 1:   | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit<br>1 = Enables the TMR2 to PR2 match interrupt<br>0 = Disables the TMR2 to PR2 match interrupt |                                      |                                            |                                       |        |        |        |                                                                                                                      |  |  |
| bit 0:   | TMR1IE: T<br>1 = Enables<br>0 = Disable                                                                                                       | MR1 Overf<br>s the TMR1<br>s the TMR | low Interrup<br>I overflow i<br>1 overflow | ot Enable bi<br>nterrupt<br>interrupt | t      |        |        |                                                                                                                      |  |  |

#### 5.2 PORTB and TRISB Register

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a bit in the TRISB register puts the corresponding output driver in a hi-impedance mode. Clearing a bit in the TRISB register puts the contents of the output latch on the selected pin(s).

#### EXAMPLE 5-2: INITIALIZING PORTB

| BCF   | STATUS, | RP0 | ; |                       |
|-------|---------|-----|---|-----------------------|
| CLRF  | PORTB   |     | ; | Initialize PORTB by   |
|       |         |     | ; | clearing output       |
|       |         |     | ; | data latches          |
| BSF   | STATUS, | RP0 | ; | Select Bank 1         |
| MOVLW | 0xCF    |     | ; | Value used to         |
|       |         |     | ; | initialize data       |
|       |         |     | ; | direction             |
| MOVWF | TRISB   |     | ; | Set RB<3:0> as inputs |
|       |         |     | ; | RB<5:4> as outputs    |
|       |         |     | ; | RB<7:6> as inputs     |
|       |         |     |   |                       |

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit  $\overrightarrow{\text{RBPU}}$  (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are also disabled on a Power-on Reset.

Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB port change interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared.

This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a keypad and make it possible for wake-up on key-depression. Refer to the Embedded Control Handbook, Application Note, *"Implementing Wake-up on Key Stroke"* (AN552).

| Note: | For PIC16C61/62/64/65, if a change on the     |
|-------|-----------------------------------------------|
|       | I/O pin should occur when a read operation    |
|       | is being executed (start of the Q2 cycle),    |
|       | then interrupt flag bit RBIF may not get set. |

The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature.

#### FIGURE 5-3: BLOCK DIAGRAM OF THE RB7:RB4 PINS FOR PIC16C61/62/64/65



#### 10.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 10-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 10-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF   | CCP1CON     | ; | Turn CCP module off   |
|--------|-------------|---|-----------------------|
| MOVLW  | NEW_CAPT_PS | ; | Load the W reg with   |
|        |             | ; | the new prescaler     |
|        |             | ; | mode value and CCP ON |
| MOVWF  | CCP1CON     | ; | Load CCP1CON with     |
| : this | value       |   |                       |

#### 10.2 Compare Mode

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is:

- Driven High
- Driven Low
- · Remains Unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time interrupt flag bit CCP1IF is set.

#### FIGURE 10-3: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 10.2.1 CCP PIN CONFIGURATION

The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit.

| Note: | Clearing the CCP1CON register will force       |
|-------|------------------------------------------------|
|       | the RC2/CCP1 compare output latch to the       |
|       | default low level. This is not the data latch. |

#### 10.2.1 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 10.2.2 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 10.2.3 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated which may be used to initiate an action.

The special event trigger output of CCP1 and CCP2 resets the TMR1 register pair. This allows the CCPR1H:CCPR1L and CCPR2H:CCPR2L registers to effectively be 16-bit programmable period register(s) for Timer1.

For compatibility issues, the special event trigger output of CCP1 (<u>PIC16C72</u>) and CCP2 (all other <u>PIC16C7X</u> devices) also starts an A/D conversion.

Note: The "special event trigger" from the CCP1 and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>).

#### 11.3.1 SSP MODULE IN SPI MODE FOR PIC16C66/67

The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO) RC5/SDO
- Serial Data In (SDI) RC4/SDI/SDA
- Serial Clock (SCK) RC3/SCK/SCL

Additionally a fourth pin may be used when in a slave mode of operation:

Slave Select (SS) RA5/SS

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- · Master Mode (SCK is the clock output)
- Slave Mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Clock edge (output data on rising/falling edge of SCK)
- · Clock Rate (Master mode only)
- · Slave Select Mode (Slave mode only)

The SSP consists of a transmit/receive Shift Register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device. MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the 8-bits of data have been received, that byte is moved to the SSPBUF register. Then the buffer full detect bit BF (SSPSTAT<0>) and interrupt flag bit SSPIF (PIR1<3>) are set. This double buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data will be ignored, and the write collision detect bit WCOL (SSPCON<7>) will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully. When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. Buffer full bit BF (SSPSTAT<0>) indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, bit BF is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally the SSP Interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 11-2 shows the loading of the SSPBUF (SSPSR) for data transmission. The shaded instruction is only required if the received data is meaningful.

#### EXAMPLE 11-2: LOADING THE SSPBUF (SSPSR) REGISTER (PIC16C66/67)

| LOOP | BCF<br>BSF<br>BTFSS | STATUS,<br>STATUS,<br>SSPSTAT, | RP1<br>RP0<br>, BF | ;Specify Bank 1<br>;<br>;Has data been<br>;received<br>;(transmit<br>;complete)? |
|------|---------------------|--------------------------------|--------------------|----------------------------------------------------------------------------------|
|      | 9010                | HOOF                           |                    | ,110                                                                             |
|      | BCF                 | STATUS,                        | RP0                | ;Specify Bank 0                                                                  |
|      | MOVF                | SSPBUF,                        | W                  | ;W reg = contents<br>; of SSPBUF                                                 |
|      | MOVWF               | RXDATA                         |                    | ;Save in user RAM                                                                |
|      | MOVF                | TXDATA,                        | W                  | ;W reg = contents<br>; of TXDATA                                                 |
|      | MOVWF               | SSPBUF                         |                    | ;New data to xmit                                                                |

The block diagram of the SSP module, when in SPI mode (Figure 11-9), shows that the SSPSR is not directly readable or writable, and can only be accessed from addressing the SSPBUF register. Additionally, the SSP status register (SSPSTAT) indicates the various status conditions.

#### FIGURE 11-9: SSP BLOCK DIAGRAM (SPI MODE)(PIC16C66/67)



#### 11.4.2 ADDRESSING I<sup>2</sup>C DEVICES

There are two address formats. The simplest is the 7-bit address format with a R/W bit (Figure 11-15). The more complex is the 10-bit address with a R/W bit (Figure 11-16). For 10-bit address format, two bytes must be transmitted with the first five bits specifying this to be a 10-bit address.

#### FIGURE 11-15: 7-BIT ADDRESS FORMAT



#### FIGURE 11-16: I<sup>2</sup>C 10-BIT ADDRESS FORMAT



#### 11.4.3 TRANSFER ACKNOWLEDGE

All data must be transmitted per byte, with no limit to the number of bytes transmitted per data transfer. After each byte, the slave-receiver generates an acknowledge bit ( $\overline{ACK}$ ) (Figure 11-17). When a slave-receiver doesn't acknowledge the slave address or received data, the master must abort the transfer. The slave must leave SDA high so that the master can generate the STOP condition (Figure 11-14).

#### FIGURE 11-17: SLAVE-RECEIVER ACKNOWLEDGE



If the master is receiving the data (master-receiver), it generates an acknowledge signal for each received byte of data, except for the last byte. To signal the end of data to the slave-transmitter, the master does not generate an acknowledge (not acknowledge). The slave then releases the SDA line so the master can generate the STOP condition. The master can also generate the STOP condition during the acknowledge pulse for valid termination of data transfer.

If the slave needs to delay the transmission of the next byte, holding the SCL line low will force the master into a wait state. Data transfer continues when the slave releases the SCL line. This allows the slave to move the received data or fetch the data it needs to transfer before allowing the clock to start. This wait state technique can also be implemented at the bit level, Figure 11-18. The slave will inherently stretch the clock, when it is a transmitter, but will not when it is a receiver. The slave will have to clear the SSPCON<4> bit to enable clock stretching when it is a receiver.



#### FIGURE 11-18: DATA TRANSFER WAIT STATE

#### 11.5 <u>SSP I<sup>2</sup>C Operation</u>

The SSP module in  $I^2C$  mode fully implements all slave functions, except general call support, and provides interrupts on start and stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications as well as 7-bit and 10-bit addressing. Two pins are used for data transfer. These are the RC3/SCK/SCL pin, which is the clock (SCL), and the RC4/SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<4:3> bits. The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSP-CON<5>).

#### FIGURE 11-24: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE)



The SSP module has five registers for  $I^2C$  operation. These are the:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address), with start and stop bit interrupts enabled
- I<sup>2</sup>C Slave mode (10-bit address), with start and stop bit interrupts enabled
- I<sup>2</sup>C Firmware controlled Master Mode, slave is idle

Selection of any  $I^2C$  mode, with the SSPEN bit set, forces the SCL and SDA pins to be open drain, provided these pins are programmed to inputs by setting the appropriate TRISC bits.

The SSPSTAT register gives the status of the data transfer. This information includes detection of a START or STOP bit, specifies if the received byte was data or address if the next byte is the completion of 10-bit address, and if this will be a read or write data transfer. The SSPSTAT register is read only.

The SSPBUF is the register to which transfer data is written to or read from. The SSPSR register shifts the data in or out of the device. In receive operations, the SSPBUF and SSPSR create a doubled buffered receiver. This allows reception of the next byte to begin before reading the last byte of received data. When the complete byte is received, it is transferred to the SSPBUF register and flag bit SSPIF is set. If another complete byte is received before the SSPBUF register is read, a receiver overflow has occurred and bit SSPOV (SSPCON<6>) is set and the byte in the SSPSR is lost.

The SSPADD register holds the slave address. In 10-bit mode, the user first needs to write the high byte of the address (1111 0 A9 A8 0). Following the high byte address match, the low byte of the address needs to be loaded (A7:A0).

#### 13.4.5 TIME-OUT SEQUENCE

On power-up the time-out sequence is as follows: First a PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode, with the PWRT disabled, there will be no time-out at all. Figure 13-11, Figure 13-12, and Figure 13-13 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if the  $\overline{\text{MCLR}}/\text{VPP}$  pin is kept low long enough, the time-outs will expire. Then bringing the  $\overline{\text{MCLR}}/\text{VPP}$  pin high will begin execution immediately (Figure 13-14). This is useful for testing purposes or to synchronize more than one PIC16CXX device operating in parallel.

Table 13-10 and Table 13-11 show the reset conditions for some special function registers, while Table 13-12 shows the reset conditions for all the registers.

### 13.4.6 POWER CONTROL/STATUS REGISTER (PCON)

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The Power Control/Status Register, PCON has up to two bits, depending upon the device. Bit0 is not implemented on the PIC16C62/64/65.

Bit0 is BOR (Brown-out Reset Status bit). BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent resets to see if BOR cleared, indicating that a brown-out has occurred. The BOR status bit is a "Don't Care" and is not necessarily predictable if the Brown-out Reset circuitry is disabled (by clearing bit BODEN in the Configuration Word).

Bit1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset.

#### TABLE 13-5: TIME-OUT IN VARIOUS SITUATIONS, PIC16C61/62/64/65

| Oscillator Configuration | Power            | Wake-up from SLEEP |           |
|--------------------------|------------------|--------------------|-----------|
|                          | PWRTE = 1        | PWRTE = 0          |           |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc           | 1024 Tosc |
| RC                       | 72 ms            | —                  | —         |

#### TABLE 13-6: TIME-OUT IN VARIOUS SITUATIONS, PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/67

| Oppillator Configuration | Power            | -up       | Brown out        | Wake up from |
|--------------------------|------------------|-----------|------------------|--------------|
| Oscillator Conliguration | PWRTE = 0        | PWRTE = 1 | BIOWII-OUL       | SLEEP        |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc  | 72 ms + 1024Tosc | 1024 Tosc    |
| RC                       | 72 ms            | —         | 72 ms            | —            |

#### TABLE 13-7: STATUS BITS AND THEIR SIGNIFICANCE, PIC16C61

| TO | PD |                                                         |
|----|----|---------------------------------------------------------|
| 1  | 1  | Power-on Reset or MCLR reset during normal operation    |
| 0  | 1  | WDT Reset                                               |
| 0  | 0  | WDT Wake-up                                             |
| 1  | 0  | MCLR reset during SLEEP or interrupt wake-up from SLEEP |

#### TABLE 13-8: STATUS BITS AND THEIR SIGNIFICANCE, PIC16C62/64/65

| POR | то | PD |                                                         |
|-----|----|----|---------------------------------------------------------|
| 0   | 1  | 1  | Power-on Reset                                          |
| 0   | 0  | x  | Illegal, TO is set on a Power-on Reset                  |
| 0   | x  | 0  | Illegal, PD is set on a Power-on Reset                  |
| 1   | 0  | 1  | WDT Reset                                               |
| 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | u  | u  | MCLR reset during normal operation                      |
| 1   | 1  | 0  | MCLR reset during SLEEP or interrupt wake-up from SLEEP |

Legend: x = unknown, u = unchanged

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67



### FREQUENCY vs. VDD







FIGURE 16-5: TYPICAL IPD VS. VDD WATCHDOG TIMER **DISABLED 25°C** 



Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

FIGURE 16-12: TYPICAL IDD VS. FREQUENCY (EXTERNAL CLOCK, 25°C)



FIGURE 16-13: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK, -40° TO +85°C)



Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### 18.1 DC Characteristics: PIC16C62A/R62/64A/R64-04 (Commercial, Industrial, Extended) PIC16C62A/R62/64A/R64-10 (Commercial, Industrial, Extended) PIC16C62A/R62/64A/R64-20 (Commercial, Industrial, Extended)

| Standard Operating Conditions (unless otherwise stated) |                                                                  |                                                 |            |         |            |        |                                                                 |  |  |  |
|---------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------|------------|---------|------------|--------|-----------------------------------------------------------------|--|--|--|
|                                                         | BACTERISTICS                                                     | Operatir                                        | ng temp    | erature | ə -40      | )°C ≤  | $\leq$ TA $\leq$ +125°C for extended,                           |  |  |  |
| 00 0114                                                 |                                                                  | -40°C $\leq$ TA $\leq$ +85°C for industrial and |            |         |            |        |                                                                 |  |  |  |
|                                                         |                                                                  |                                                 |            |         | 0°0        | C ≤    | $\leq$ TA $\leq$ +70°C for commercial                           |  |  |  |
| Param<br>No.                                            | Characteristic                                                   | Sym                                             | Min        | Тур†    | Max        | Units  | Conditions                                                      |  |  |  |
| D001<br>D001A                                           | Supply Voltage                                                   | Vdd                                             | 4.0<br>4.5 | -       | 6.0<br>5.5 | V<br>V | XT, RC and LP osc configuration<br>HS osc configuration         |  |  |  |
| D002*                                                   | RAM Data Retention<br>Voltage (Note 1)                           | Vdr                                             | -          | 1.5     | -          | V      |                                                                 |  |  |  |
| D003                                                    | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR                                            | -          | Vss     | -          | V      | See section on Power-on Reset for details                       |  |  |  |
| D004*                                                   | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD                                            | 0.05       | -       | -          | V/ms   | See section on Power-on Reset for details                       |  |  |  |
| D005                                                    | Brown-out Reset Voltage                                          | Bvdd                                            | 3.7        | 4.0     | 4.3        | V      | BODEN bit in configuration word enabled                         |  |  |  |
|                                                         |                                                                  |                                                 | 3.7        | 4.0     | 4.4        | v      | Extended Range Only                                             |  |  |  |
| D010                                                    | Supply Current (Note 2, 5)                                       | IDD                                             | -          | 2.7     | 5          | mA     | XT, RC, osc configuration Fosc = 4 MHz,<br>VDD = 5.5V (Note 4)  |  |  |  |
| D013                                                    |                                                                  |                                                 | -          | 10      | 20         | mA     | HS osc configuration FOSC = 20 MHz,<br>VDD = 5.5V               |  |  |  |
| D015*                                                   | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ Ibor                                   | -          | 350     | 425        | μA     | BOR enabled, VDD = 5.0V                                         |  |  |  |
| D020                                                    | Power-down Current (Note                                         | IPD                                             | -          | 10.5    | 42         | μA     | VDD = 4.0V, WDT enabled, -40°C to +85°C                         |  |  |  |
| D021                                                    | 3, 5)                                                            |                                                 | -          | 1.5     | 16         | μA     | VDD = 4.0V, WDT disabled, $-0^{\circ}C$ to $+70^{\circ}C$       |  |  |  |
| D021A                                                   |                                                                  |                                                 | -          | 1.5     | 19         | μA     | $VDD = 4.0V$ , $WDT$ disabled, $-40^{\circ}C$ to $+85^{\circ}C$ |  |  |  |
| D021B                                                   |                                                                  |                                                 | -          | 2.5     | 19         | μA     | VDD = $4.0V$ , WDT disabled, $-40^{\circ}C$ to $+125^{\circ}C$  |  |  |  |
| D023*                                                   | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ Ibor                                   | -          | 350     | 425        | μA     | BOR enabled, VDD = 5.0V                                         |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD

MCLR = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.

4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.

5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.

6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67





#### TABLE 18-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1)

| Parameter<br>No. | Sym                            | Characteristic      |                |                                     | Min                   | Тур† | Max | Units | Conditions                        |  |                     |                                     |   |    |    |    |  |
|------------------|--------------------------------|---------------------|----------------|-------------------------------------|-----------------------|------|-----|-------|-----------------------------------|--|---------------------|-------------------------------------|---|----|----|----|--|
| 50*              | TccL                           | CCP1                | No Prescaler   |                                     | 0.5Tcy + 20           | —    | _   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                | input low time      | With Prescaler | PIC16 <b>C</b> 62A/R62/<br>64A/R64  | 10                    | -    | _   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                |                     |                | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | 20                    | —    | —   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
| 51*              | TccH                           | CCP1                | No Prescaler   |                                     | 0.5TCY + 20           | —    | _   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                | input high time     | With Prescaler | PIC16 <b>C</b> 62A/R62/<br>64A/R64  | 10                    | —    | —   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                |                     |                | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | 20                    | -    | _   | ns    |                                   |  |                     |                                     |   |    |    |    |  |
| 52*              | TccP                           | CCP1 input period   |                |                                     | <u>3Tcy + 40</u><br>N | -    | _   | ns    | N = prescale value<br>(1,4 or 16) |  |                     |                                     |   |    |    |    |  |
| 53*              | TccR                           | CCP1 output rise ti | me             | PIC16 <b>C</b> 62A/R62/<br>64A/R64  | _                     | 10   | 25  | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                |                     |                |                                     |                       |      |     |       |                                   |  | PIC16LC6<br>64A/R64 | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | _ | 25 | 45 | ns |  |
| 54*              | 54* TccF CCP1 output fall time |                     | ne             | PIC16 <b>C</b> 62A/R62/<br>64A/R64  | _                     | 10   | 25  | ns    |                                   |  |                     |                                     |   |    |    |    |  |
|                  |                                |                     |                | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | _                     | 25   | 45  | ns    |                                   |  |                     |                                     |   |    |    |    |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### FIGURE 18-8: PARALLEL SLAVE PORT TIMING (PIC16C64A/R64)



#### TABLE 18-7: PARALLEL SLAVE PORT REQUIREMENTS (PIC16C64A/R64)

| Parameter<br>No. | Sym      | Characteristic                                                                             |                         | Min | Тур† | Max | Units | Conditions             |
|------------------|----------|--------------------------------------------------------------------------------------------|-------------------------|-----|------|-----|-------|------------------------|
| 62               | TdtV2wrH | Data in valid before $\overline{WR}^{\uparrow}$ or $\overline{CS}^{\uparrow}$ (setup time) |                         | 20  |      | —   | ns    |                        |
|                  |          |                                                                                            |                         | 25  | _    | _   | ns    | Extended<br>Range Only |
| 63*              | TwrH2dtl | $\overline{WR}^{\uparrow}$ or $\overline{CS}^{\uparrow}$ to data–in invalid (hold          | PIC16 <b>C</b> 64A/R64  | 20  | I    | _   | ns    |                        |
|                  |          | time)                                                                                      | PIC16 <b>LC</b> 64A.R64 | 35  | _    | —   | ns    |                        |
| 64               | TrdL2dtV | $\overline{RD}\downarrow$ and $\overline{CS}\downarrow$ to data–out valid                  |                         |     | I    | 80  | ns    |                        |
|                  |          |                                                                                            |                         | —   | _    | 90  | ns    | Extended<br>Range Only |
| 65*              | TrdH2dtl | $\overline{RD}\uparrow$ or $\overline{CS}\uparrow$ to data–out invalid                     |                         |     | -    | 30  | ns    |                        |

These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not t tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

#### FIGURE 19-11: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



#### TABLE 19-11: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Parameter | Sym                                        | Characteristic                                     |                   | Min | Typ† | Max | Units | Conditions |
|-----------|--------------------------------------------|----------------------------------------------------|-------------------|-----|------|-----|-------|------------|
| No.       |                                            |                                                    |                   |     |      |     |       |            |
| 120       | TckH2dtV                                   | SYNC XMIT (MASTER & SLAVE)                         | PIC16 <b>C</b> 65 |     | _    | 80  | ns    |            |
|           | Clock high to data out valid               | Clock high to data out valid                       | PIC16LC65         |     | _    | 100 | ns    |            |
| 121       | Tckrf                                      | Clock out rise time and fall time<br>(Master Mode) | PIC16 <b>C</b> 65 |     | -    | 45  | ns    |            |
|           |                                            |                                                    | PIC16LC65         |     | -    | 50  | ns    |            |
| 122       | 122 Tdtrf Data out rise time and fall time |                                                    | PIC16 <b>C</b> 65 |     | -    | 45  | ns    |            |
|           |                                            |                                                    | PIC16LC65         | _   | _    | 50  | ns    |            |

†: Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 19-12: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



#### TABLE 19-12: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Parameter<br>No. | Sym      | Characteristic                                                                 | Min | Typ† | Мах | Units | Conditions |
|------------------|----------|--------------------------------------------------------------------------------|-----|------|-----|-------|------------|
| 125              | TdtV2ckL | SYNC RCV (MASTER & SLAVE)<br>Data setup before CK $\downarrow$ (DT setup time) | 15  |      | _   | ns    |            |
| 126              | TckL2dtl | Data hold after CK $\downarrow$ (DT hold time)                                 | 15  | _    | —   | ns    |            |

†: Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67



#### FIGURE 21-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)

#### TABLE 21-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)

| Param<br>No. | Sym                    | Characteristic   |                 |                | Min                   | Тур† | Max | Units | Conditions                         |
|--------------|------------------------|------------------|-----------------|----------------|-----------------------|------|-----|-------|------------------------------------|
| 50*          | TccL                   | CCP1 and CCP2    | No Prescaler    |                | 0.5TCY + 20           | _    | _   | ns    |                                    |
|              |                        | input low time   | With Prescaler  | PIC16CR63/R65  | 10                    | —    | —   | ns    |                                    |
|              |                        |                  |                 | PIC16LCR63/R65 | 20                    | —    | _   | ns    |                                    |
| 51*          | 51* TccH CCP1 and CCP2 |                  | No Prescaler    |                | 0.5TCY + 20           | —    | _   | ns    |                                    |
|              | input high tir         | input high time  | With Prescaler  | PIC16CR63/R65  | 10                    |      | _   | ns    |                                    |
|              |                        |                  |                 | PIC16LCR63/R65 | 20                    |      | _   | ns    |                                    |
| 52*          | TccP                   | CCP1 and CCP2 ir | nput period     |                | <u>3Tcy + 40</u><br>N |      | -   | ns    | N = prescale value<br>(1,4, or 16) |
| 53*          | TccR                   | CCP1 and CCP2 o  | utput rise time | PIC16CR63/R65  | —                     | 10   | 25  | ns    |                                    |
|              |                        |                  |                 | PIC16LCR63/R65 | —                     | 25   | 45  | ns    |                                    |
| 54*          | TccF                   | CCP1 and CCP2 o  | utput fall time | PIC16CR63/R65  | —                     | 10   | 25  | ns    |                                    |
|              |                        |                  |                 | PIC16LCR63/R65 | _                     | 25   | 45  | ns    |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





FIGURE 23-26: MAXIMUM IDD vs.



FIGURE 23-27: TYPICAL IDD vs. FREQUENCY (XT MODE, 25°C)





(XT MODE, -40°C TO 85°C)



#### 24.13 44-Lead Plastic Surface Mount (TQFP 10x10 mm Body 1.0/0.10 mm Lead Form) (TQ)



| Package Group: Plastic TQFP |             |            |       |       |            |       |  |  |  |
|-----------------------------|-------------|------------|-------|-------|------------|-------|--|--|--|
|                             | Millimeters |            |       |       |            |       |  |  |  |
| Symbol                      | Min         | Max        | Notes | Min   | Max        | Notes |  |  |  |
| А                           | 1.00        | 1.20       |       | 0.039 | 0.047      |       |  |  |  |
| A1                          | 0.05        | 0.15       |       | 0.002 | 0.006      |       |  |  |  |
| A2                          | 0.95        | 1.05       |       | 0.037 | 0.041      |       |  |  |  |
| D                           | 11.75       | 12.25      |       | 0.463 | 0.482      |       |  |  |  |
| D1                          | 9.90        | 10.10      |       | 0.390 | 0.398      |       |  |  |  |
| E                           | 11.75       | 12.25      |       | 0.463 | 0.482      |       |  |  |  |
| E1                          | 9.90        | 10.10      |       | 0.390 | 0.398      |       |  |  |  |
| L                           | 0.45        | 0.75       |       | 0.018 | 0.030      |       |  |  |  |
| е                           | 0.80        | BSC        |       | 0.031 | BSC        |       |  |  |  |
| b                           | 0.30        | 0.45       |       | 0.012 | 0.018      |       |  |  |  |
| b1                          | 0.30        | 0.40       |       | 0.012 | 0.016      |       |  |  |  |
| С                           | 0.09        | 0.20       |       | 0.004 | 0.008      |       |  |  |  |
| c1                          | 0.09        | 0.16       |       | 0.004 | 0.006      |       |  |  |  |
| Ν                           | 44          | 44         |       | 44    | 44         |       |  |  |  |
| Θ                           | 0°          | <b>7</b> ° |       | 0°    | <b>7</b> ° |       |  |  |  |

Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch.

2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max.

3: This outline conforms to JEDEC MS-026.

| TMR0                                   | 24, 26, 28, 30, 32, 34     |
|----------------------------------------|----------------------------|
| TMR0 Clock Source Select bit, T0CS     | 3                          |
| TMR0 Interrupt                         |                            |
| TMR0 Overflow Interrupt Enable bit,    | T0IE                       |
| TMR0 Overflow Interrupt Flag bit, T0   | IF                         |
| TMR0 Prescale Selection Table          |                            |
| TMR0 Source Edge Select bit, T0SE      |                            |
| TMR1 Overflow Interrupt Enable bit,    | TMR1IE                     |
| TMR1 Overflow Interrupt Flag bit. TM   | IR1IF                      |
| TMR1CS                                 |                            |
| TMR1H                                  | 24, 26, 28, 30, 32, 34     |
| TMR1IE                                 |                            |
| TMR1IF                                 |                            |
| TMR1L                                  | 24, 26, 28, 30, 32, 34     |
| TMR1ON                                 |                            |
| TMR2                                   | 24, 26, 28, 30, 32, 34     |
| TMR2 Register                          |                            |
| TMR2 to PR2 Match Interrupt Enable     | bit. TMR2IE                |
| TMR2 to PR2 Match Interrupt Flag bi    | it. TMR2IF 41              |
| TMR2IE                                 |                            |
| TMB2IF                                 |                            |
| TMR2ON                                 |                            |
| TO                                     |                            |
| TOUTPS3:TOUTPS0                        |                            |
| Transmit Enable bit TXEN               | 105                        |
| Transmit Shift Register Status bit. TF | 3MT                        |
| Transmit Status and Control Register   | r                          |
| TBISA 2                                | 25, 27, 29, 31, 33, 34, 51 |
| TRISB 2                                | 25, 27, 29, 31, 33, 34, 53 |
| TBISC                                  | 27, 29, 31, 33, 34, 55, 94 |
| TRISD 2                                | 25, 27, 29, 31, 33, 34, 57 |
| TBISE                                  | 25 27 29 31 33 34 58       |
| TBMT                                   |                            |
| ТХ9                                    |                            |
| TX9D                                   |                            |
| TXEN                                   | 105                        |
| TXIE                                   | 39                         |
| TXIF                                   | 42                         |
| TXREG                                  |                            |
| TXSTA                                  | 5. 27. 29. 31. 33. 34. 105 |
|                                        | , ,,,,,                    |
| U                                      |                            |

#### L

| UA                                  |
|-------------------------------------|
| Asynchronous Mode                   |
| Setting Up Transmission             |
| Timing Diagram, Master Transmission |
| Transmitter112                      |
| Asynchronous Receiver               |
| Setting Up Reception                |
| Timing Diagram114                   |
| Asynchronous Receiver Mode          |
| Block Diagram114                    |
| Section                             |
| Section                             |
| Synchronous Master Mode             |
| Reception118                        |
| Section 116                         |
| Setting Up Reception 118            |
| Setting Up Transmission116          |
| Timing Diagram, Reception           |
| Timing Diagram, Transmission        |
| Transmission 116                    |

| Synchronous Slave Mode                    |        |
|-------------------------------------------|--------|
| Reception                                 | 120    |
| Section                                   | 120    |
| Setting Up Reception                      | 120    |
| Setting Up Transmission                   | 120    |
| Transmit                                  | 120    |
| Transmit Block Diagram                    | 112    |
| Update Address bit, UA                    | 84, 89 |
| USART Receive Interrupt Enable bit, RCIE  | 39     |
| USART Receive Interrupt Flag bit, RCIF    | 42     |
| USART Transmit Interrupt Enable bit, TXIE | 39     |
| USART Transmit Interrupt Flag bit, TXIF   | 42     |
| UV Erasable Devices                       | 7      |
|                                           |        |

#### w

| Wake-up from Sleep               | 141    |
|----------------------------------|--------|
| Wake-up on Key Depression        | 53     |
| Wake-up Using Interrupts         | 141    |
| Watchdog Timer (WDT)             |        |
| Block Diagram                    | 140    |
| Period                           | 140    |
| Programming Considerations       | 140    |
| Section                          | 140    |
| WCOL                             | 85, 90 |
| Weak Internal Pull-ups           | 53     |
| Write Collision Detect bit, WCOL | 85, 90 |

### Х

| XMIT MODE |  |
|-----------|--|
| хт        |  |
| z         |  |
| <br>Z     |  |
| Zero bit  |  |