Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 368 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c67t-20-l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 4.0 MEMORY ORGANIZATION Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 # 4.1 Program Memory Organization The PIC16C6X family has a 13-bit program counter capable of addressing an 8K x 14 program memory space. The amount of program memory available to each device is listed below: | Device | Program<br>Memory | Address Range | | | | |-----------|-------------------|---------------|--|--|--| | PIC16C61 | 1K x 14 | 0000h-03FFh | | | | | PIC16C62 | 2K x 14 | 0000h-07FFh | | | | | PIC16C62A | 2K x 14 | 0000h-07FFh | | | | | PIC16CR62 | 2K x 14 | 0000h-07FFh | | | | | PIC16C63 | 4K x 14 | 0000h-0FFFh | | | | | PIC16CR63 | 4K x 14 | 0000h-0FFFh | | | | | PIC16C64 | 2K x 14 | 0000h-07FFh | | | | | PIC16C64A | 2K x 14 | 0000h-07FFh | | | | | PIC16CR64 | 2K x 14 | 0000h-07FFh | | | | | PIC16C65 | 4K x 14 | 0000h-0FFFh | | | | | PIC16C65A | 4K x 14 | 0000h-0FFFh | | | | | PIC16CR65 | 4K x 14 | 0000h-0FFFh | | | | | PIC16C66 | 8K x 14 | 0000h-1FFFh | | | | | PIC16C67 | 8K x 14 | 0000h-1FFFh | | | | For those devices with less than 8K program memory, accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000h and the interrupt vector is at 0004h. FIGURE 4-1: PIC16C61 PROGRAM MEMORY MAP AND STACK FIGURE 4-2: PIC16C62/62A/R62/64A/64A/ R64 PROGRAM MEMORY MAP AND STACK FIGURE 4-3: PIC16C63/R63/65/65A/R65 PROGRAM MEMORY MAP AND STACK TABLE 4-6: SPECIAL FUNCTION REGISTERS FOR THE PIC16C66/67 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |----------------------|---------|-----------------------------|-----------------|----------------|-----------------|--------------|-----------------|-------------|---------|--------------------------|------------------------------------------------| | Bank 0 | | | | | | | | | | | | | 00h <sup>(1)</sup> | INDF | Addressing | register) | 0000 0000 | 0000 0000 | | | | | | | | 01h | TMR0 | Timer0 mod | lule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Signi | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(1)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 04h <sup>(1)</sup> | FSR | Indirect data | a memory ac | Idress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA | _ | _ | PORTA Dat | a Latch wher | written: PO | RTA pins wh | en read | | xx xxxx | uu uuuu | | 06h | PORTB | PORTB Dat | a Latch whe | n written: PC | ORTB pins wh | nen read | | | | xxxx xxxx | uuuu uuuu | | 07h | PORTC | PORTC Dat | a Latch whe | n written: PO | ORTC pins wi | nen read | | | | xxxx xxxx | uuuu uuuu | | 08h <sup>(5)</sup> | PORTD | PORTD Dat | a Latch whe | n written: PO | ORTD pins wh | nen read | | | | xxxx xxxx | uuuu uuuu | | 09h <sup>(5)</sup> | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 0Ah <sup>(1,2)</sup> | PCLATH | _ | - | - | Write Buffer | for the uppe | r 5 bits of the | e Program C | ounter | 0 0000 | 0 0000 | | 0Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(6)</sup> | (4) | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 0Dh | PIR2 | _ | - | - | _ | _ | - | _ | CCP2IF | 0 | 0 | | 0Eh | TMR1L | Holding reg | ister for the I | _east Signific | ant Byte of the | he 16-bit TM | R1 register | | | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding reg | ister for the I | Most Signific | ant Byte of th | e 16-bit TMF | R1 register | | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | lule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h | SSPBUF | Synchronou | ıs Serial Por | t Receive Bu | ffer/Transmit | Register | | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 15h | CCPR1L | Capture/Co | mpare/PWM | 1 (LSB) | | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Co | mpare/PWM | 1 (MSB) | | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | _ | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Trai | nsmit Data F | legister | | | | | | 0000 0000 | 0000 0000 | | 1Ah | RCREG | USART Receive Data Register | | | | | | | | 0000 0000 | 0000 0000 | | 1Bh | CCPR2L | Capture/Compare/PWM2 (LSB) | | | | | | | | xxxx xxxx | uuuu uuuu | | 1Ch | CCPR2H | Capture/Compare/PWM2 (MSB) | | | | | | | | | uuuu uuuu | | 1Dh | CCP2CON | _ | _ | CCP2X | CCP2Y | ССР2М3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 00 0000 | | 1Eh-1Fh | _ | Unimpleme | nted | | | | | | | _ | _ | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'. Note 1: These registers can be addressed from any bank. - 2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) - 3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. - 4: PIE1<6> and PIR1<6> are reserved on the PIC16C66/67, always maintain these bits clear. - 5: PORTD, PORTE, TRISD, and TRISE are not implemented on the PIC16C66, read as '0'. - 6: PSPIF (PIR1<7>) and PSPIE (PIE1<7>) are reserved on the PIC16C66, maintain these bits clear. TABLE 4-6: SPECIAL FUNCTION REGISTERS FOR THE PIC16C66/67 (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |-----------------------|-----------------|-----------------|----------------|---------------|---------------|--------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------| | Bank 2 | • | | | | | • | | | • | | | | 100h <sup>(1)</sup> | INDF | register) | 0000 0000 | 0000 0000 | | | | | | | | | 101h | TMR0 | Timer0 mo | | xxxx xxxx | uuuu uuuu | | | | | | | | 102h <sup>(1)</sup> | PCL | Program C | ounter's (PC) | Least Signi | ficant Byte | | | | | 0000 0000 | 0000 0000 | | 103h <sup>(1)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 104h <sup>(1)</sup> | FSR | Indirect dat | a memory ac | Idress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 105h | _ | Unimpleme | ented | | | | | | | _ | _ | | 106h | PORTB | PORTB Da | ta Latch whe | n written: PO | ORTB pins wh | nen read | | | | xxxx xxxx | uuuu uuuu | | 107h | _ | Unimpleme | ented | | | | | | | _ | _ | | 108h | _ | Unimpleme | nted | | | | | | | _ | _ | | 109h | _ | Unimpleme | nted | | | | | | | _ | _ | | 10Ah <sup>(1,2)</sup> | PCLATH | _ | _ | 1 | Write Buffer | for the uppe | r 5 bits of the | e Program C | ounter | 0 0000 | 0 0000 | | 10Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 10Ch-<br>10Fh | _ | Unimpleme | ented | | | | | | | _ | _ | | Bank 3 | | | | | | | | | | | | | 180h <sup>(1)</sup> | INDF | Addressing | this location | uses conter | nts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 182h <sup>(1)</sup> | PCL | Program C | ounter's (PC) | Least Sigr | nificant Byte | | | | | 0000 0000 | 0000 0000 | | 183h <sup>(1)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | z | DC | С | 0001 1xxx | 000q quuu | | 184h <sup>(1)</sup> | FSR | Indirect dat | a memory ac | Idress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 185h | _ | Unimpleme | ented | | | | | | | _ | _ | | 186h | TRISB | PORTB Da | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 187h | _ | Unimpleme | nted | | | | | | | _ | _ | | 188h | — Unimplemented | | | | | | | | | _ | _ | | 189h | _ | — Unimplemented | | | | | | | | | _ | | 18Ah <sup>(1,2)</sup> | PCLATH | _ | _ | ounter | 0 0000 | 0 0000 | | | | | | | 18Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 18Ch-<br>19Fh | _ | Unimpleme | | | anands on | | | | | _ | _ | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'. - 3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. - 4: PIE1<6> and PIR1<6> are reserved on the PIC16C66/67, always maintain these bits clear. - 5: PORTD, PORTE, TRISD, and TRISE are not implemented on the PIC16C66, read as '0'. - 6: PSPIF (PIR1<7>) and PSPIE (PIE1<7>) are reserved on the PIC16C66, maintain these bits clear. Note 1: These registers can be addressed from any bank. <sup>2:</sup> The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) # 4.2.2.6 PIE2 REGISTER Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 This register contains the CCP2 interrupt enable bit. # FIGURE 4-20: PIE2 REGISTER (ADDRESS 8Dh) **TABLE 5-11: PORTE FUNCTIONS** | Name | Bit# | Buffer Type | Function | |--------|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RE0/RD | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or Read control input in parallel slave port mode. RD 1 = Not a read operation 0 = Read operation. The system reads the PORTD register (if chip selected) | | RE1/WR | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or Write control input in parallel slave port mode. WR 1 = Not a write operation 0 = Write operation. The system writes to the PORTD register (if chip selected) | | RE2/CS | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or Chip select control input in parallel slave port mode. CS 1 = Device is not selected 0 = Device is selected | Legend: ST = Schmitt Trigger input, TTL = TTL input Note 1: Buffer is a Schmitt Trigger when in I/O mode, and a TTL buffer when in Parallel Slave Port (PSP) mode. # TABLE 5-12: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |---------|-------|-------|-------|-------|---------|-------|---------------------------|-------|-------|--------------------------|---------------------------| | 09h | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | - | PORTE Data Direction Bits | | | 0000 -111 | 0000 -111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells not used by PORTE. # FIGURE 7-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2 # FIGURE 7-4: TMR0 INTERRUPT TIMING # 8.5 Resetting Timer1 using a CCP Trigger Output **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 CCP2 is implemented on the PIC16C63/R63/65/65A/ R65/66/67 only. If CCP1 or CCP2 module is configured in Compare mode to generate a "special event trigger" (CCPxM3:CCPxM0 = 1011), this signal will reset Timer1. Note: The "special event trigger" from the CCP1 and CCP2 modules will not set interrupt flag bit TMR1IF(PIR1<0>). Timer1 must be configured for either timer or synchronized counter mode to take advantage of this feature. If the Timer1 is running in asynchronous counter mode, this reset operation may not work. In the event that a write to Timer1 coincides with a special event trigger from CCP1 or CCP2, the write will take precedence. In this mode of operation, the CCPRxH:CCPRxL registers pair effectively becomes the period register for the Timer1 module. # 8.6 Resetting of TMR1 Register Pair (TMR1H:TMR1L) **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The TMR1H and TMR1L registers are not reset to 00h on a POR or any other reset except by the CCP1 or CCP2 special event trigger. The T1CON register is reset to 00h on a Power-on Reset or a Brown-out Reset, which shuts off the timer and leaves a 1:1 prescaler. In all other resets, the register is unaffected. # 8.7 Timer1 Prescaler Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The prescaler counter is cleared on writes to the TMR1H or TMR1L registers. TABLE 8-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>PC<br>BC | , | all c | e on<br>other<br>ets | |----------------------|----------------------------------------------------------------------------------|----------------------|---------|---------------------|---------------------|----------------|-------------|--------------|--------|-------------------|------|-------|----------------------| | 0Bh,8Bh<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | PSPIF <sup>(2)</sup> | (3) | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 8Ch | PIE1 | PSPIE <sup>(2)</sup> | (3) | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 0Eh | TMR1L | Holding re | egister | for the Lea | st Significar | nt Byte of the | e 16-bit TN | /IR1 registe | er | xxxx | xxxx | uuuu | uuuu | | 0Fh | TMR1H Holding register for the Most Significant Byte of the 16-bit TMR1 register | | | | | | | | r | xxxx | xxxx | uuuu | uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 | 0000 | uu | uuuu | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer1 module. - Note 1: The USART is implemented on the PIC16C63/R63/65/65A/R65/66/67 only. - 2: Bits PSPIE and PSPIF are reserved on the PIC16C62/62A/R62/63/R63/66, always maintain these bits clear. - 3: PIR1<6> and PIE1<6> are reserved, always maintain these bits clear. # 10.0 CAPTURE/COMPARE/PWM (CCP) MODULE(s) | Applicable Devices | | | | | | | | | | | | | | | |--------------------|----|-----|-----|----|-----|----|-----|-----|----|-----|-----|----|----|------| | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP1 | | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP2 | Each CCP (Capture/Compare/PWM) module contains a 16-bit register which can operate as a 16-bit capture register, as a 16-bit compare register, or as a PWM master/slave duty cycle register. Both the CCP1 and CCP2 modules are identical in operation, with the exception of the operation of the special event trigger. Table 10-1 and Table 10-2 show the resources and interactions of the CCP modules(s). In the following sections, the operation of a CCP module is described with respect to CCP1. CCP2 operates the same as CCP1, except where noted. #### CCP1 module: Capture/Compare/PWM Register1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. #### CCP2 module: Capture/Compare/PWM Register2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable. For use of the CCP modules, refer to the *Embedded Control Handbook*, "Using the CCP Modules" (AN594). TABLE 10-1: CCP MODE - TIMER RESOURCE | CCP Mode | Timer Resource | |----------|----------------| | Capture | Timer1 | | Compare | Timer1 | | PWM | Timer2 | TABLE 10-2: INTERACTION OF TWO CCP MODULES | CCPx Mode | CCPy Mode | Interaction | |-----------|-----------|---------------------------------------------------------------------------------------| | Capture | Capture | Same TMR1 time-base. | | Capture | Compare | The compare should be configured for the special event trigger, which clears TMR1. | | Compare | Compare | The compare(s) should be configured for the special event trigger, which clears TMR1. | | PWM | PWM | The PWMs will have the same frequency, and update rate (TMR2 interrupt). | | PWM | Capture | None | | PWM | Compare | None | # FIGURE 10-1: CCP1CON REGISTER (ADDRESS 17h) / CCP2CON REGISTER (ADDRESS 1Dh) U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 CCPxM0 R = Readable bit CCPxX **CCPxY** CCPxM3 CCPxM2 CCPxM1 W = Writable bit bit0 bit7 U = Unimplemented bit, read as '0' - n =Value at POR reset bit 7-6: Unimplemented: Read as '0' bit 5-4: CCPxX:CCPxY: PWM Least Significant bits Capture Mode Linused Compare Mode Unused PWM Mode These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPRxL. bit 3-0: CCPxM3:CCPxM0: CCPx Mode Select bits 0000 = Capture/Compare/PWM off (resets CCPx module) 0100 = Capture mode, every falling edge 0101 = Capture mode, every rising edge 0110 = Capture mode, every 4th rising edge 0111 = Capture mode, every 16th rising edge 1000 = Compare mode, set output on match (bit CCPxIF is set) 1001 = Compare mode, clear output on match (bit CCPxIF is set) 1010 = Compare mode, generate software interrupt on match (bit CCPxIF is set, CCPx pin is unaffected) 1011 = Compare mode, trigger special event (CCPxIF bit is set; CCP1 resets TMR1; CCP2 resets TMR1) # 10.1 Capture Mode # Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 11xx = PWM mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1 (Figure 10-2). An event is defined as: - · Every falling edge - · Every rising edge - · Every 4th rising edge - · Every 16th rising edge An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value will be lost. #### 10.1.1 CCP PIN CONFIGURATION In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit. Note: If the RC2/CCP1 pin is configured as an output, a write to PORTC can cause a capture condition. # FIGURE 10-2: CAPTURE MODE OPERATION BLOCK DIAGRAM # 10.1.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work consistently. #### 10.1.3 SOFTWARE INTERRUPT When the Capture event is changed, a false capture interrupt may be generated. The user should clear enable bit CCP1IE (PIE1<2>) to avoid false interrupts and should clear flag bit CCP1IF following any such change in operating mode. # FIGURE 11-8: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h)(PIC16C66/67) | R/W-0 | |-------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------------------| | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | bit 7: WCOL: Write Collision Detect bit 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) 0 = No collision bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master mode the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. 0 = No overflow # In I<sup>2</sup>C mode 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow #### bit 5: SSPEN: Synchronous Serial Port Enable bit #### In SPI mode - 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins #### In I<sup>2</sup>C mode - 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. # bit 4: CKP: Clock Polarity Select bit # In SPI mode - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level # In I<sup>2</sup>C mode #### SCK release control - 1 = Enable clock - 0 = Holds clock low (clock stretch) (Used to ensure data setup time) #### bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 0000 = SPI master mode, clock = Fosc/4 - 0001 = SPI master mode, clock = Fosc/16 - 0010 = SPI master mode, clock = Fosc/64 - 0011 = SPI master mode, clock = TMR2 output/2 - 0100 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. - 0101 = SPI slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin - $0110 = I^2C$ slave mode, 7-bit address - $0111 = I^2C$ slave mode. 10-bit address - $1011 = I^2C$ firmware controlled master mode (slave idle) - $1110 = I^2C$ slave mode, 7-bit address with start and stop bit interrupts enabled - $1111 = I^2C$ slave mode, 10-bit address with start and stop bit interrupts enabled FIGURE 16-6: TYPICAL IPD vs. VDD WATCHDOG TIMER ENABLED 25°C FIGURE 16-7: MAXIMUM IPD vs. VDD WATCHDOG DISABLED Data based on matrix samples. See first page of this section for details. # 17.5 Timing Diagrams and Specifications FIGURE 17-2: EXTERNAL CLOCK TIMING TABLE 17-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|---------------------------------|-----|------|--------|-------|--------------------| | | Fosc | External CLKIN Frequency | DC | _ | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 1,000 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High | 100 | _ | _ | ns | XT oscillator | | | TosH | or Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | _ | | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise | _ | _ | 25 | ns | XT oscillator | | | TosF | or Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. # 18.5 <u>Timing Diagrams and Specifications</u> FIGURE 18-2: EXTERNAL CLOCK TIMING TABLE 18-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|----------------------------------|-----|------|--------|-------|--------------------| | | Fosc | External CLKIN Frequency | | | | | | | | | (Note 1) | DC | _ | 4 | MHz | XT and RC osc mode | | | | | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | _ | _ | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. FIGURE 19-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING TABLE 19-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|-------|-----------------------------------------------|-----|----------|-----|-------|--------------------------| | 30* | TmcL | MCLR Pulse Width (low) | 100 | _ | - | ns | VDD = 5V, -40°C to +85°C | | 31* | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | VDD = 5V, -40°C to +85°C | | 32 | Tost | Oscillation Start-up Timer Period | _ | 1024Tosc | | _ | TOSC = OSC1 period | | 33* | Tpwrt | Power-up Timer Period or WDT reset | 28 | 72 | 132 | ms | VDD = 5V, -40°C to +85°C | | 34 | Tıoz | I/O Hi-impedance from MCLR Low | _ | _ | 100 | ns | | <sup>\*</sup> These parameters are characterized but not tested. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 20-6: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 20-5: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Sym | Characteristic | | | Min | Typ† | Max | Units | Conditions | |--------------|--------------------|-------------------------------------------------|--------------------|------------------------------------|-------------------------------------------|------|-------|------------------------------------|------------------------------------| | 40* | Tt0H | T0CKI High Pulse Width | | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | With Prescaler | | 10 | _ | _ | ns | parameter 42 | | 41* | Tt0L | T0CKI Low Pulse W | /idth | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | | | 10 | _ | _ | ns | parameter 42 | | 42* | Tt0P | T0CKI Period | | No Prescaler | Tcy + 40 | _ | _ | ns | | | | | | | With Prescaler | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _ | _ | ns | N = prescale value<br>(2, 4,, 256) | | 45* | Tt1H | T1CKI High Time | Synchronous, F | rescaler = 1 | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | Synchronous, | PIC16 <b>C</b> 6X | 15 | _ | _ | ns | parameter 47 | | | | Prescaler = 2,4,8 | PIC16 <b>LC</b> 6X | 25 | _ | _ | ns | | | | | | Asynchron | Asynchronous | PIC16 <b>C</b> 6X | 30 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 6X | 50 | _ | _ | ns | | | 46* | 46* Tt1L | Sy | Synchronous, F | rescaler = 1 | 0.5TCY + 20 | _ | _ | ns | Must also meet | | | | | Synchronous, | PIC16 <b>C</b> 6X | 15 | _ | _ | ns | parameter 47 | | | Prescaler = 2,4,8 | Prescaler = 2,4,8 | PIC16 <b>LC</b> 6X | 25 | _ | _ | ns | | | | | | | Asynchronous | PIC16 <b>C</b> 6X | 30 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 6X | 50 | _ | _ | ns | | | 47* Tt1P | T1CKI input period | Synchronous | PIC16 <b>C</b> 6X | Greater of:<br>30 OR TCY + 40<br>N | _ | _ | ns | N = prescale value<br>(1, 2, 4, 8) | | | | | | PIC16LC6X | Greater of:<br>50 OR TCY + 40<br>N | | | | N = prescale value (1, 2, 4, 8) | | | | | | Asynchronous | PIC16 <b>C</b> 6X | 60 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 6X | 100 | | | ns | | | | Ft1 | Timer1 oscillator inp<br>(oscillator enabled by | | | DC | _ | 200 | kHz | | | 48 | TCKEZtmr1 | Delay from external | clock edge to tir | ner increment | 2Tosc | _ | 7Tosc | _ | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 23-22: TYPICAL XTAL STARTUP TIME vs. VDD (LP MODE, 25°C) FIGURE 23-23: TYPICAL XTAL STARTUP TIME vs. VDD (HS MODE, 25°C) FIGURE 23-24: TYPICAL XTAL STARTUP TIME vs. VDD (XT MODE, 25°C) TABLE 23-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATORS | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | | |------------------|-----------------|------------------|------------------|--| | LP | 32 kHz | 33 pF | 33 pF | | | | 200 kHz | 15 pF | 15 pF | | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | | 1 MHz | 15 pF | 15 pF | | | | 4 MHz | 15 pF | 15 pF | | | HS | HS 4 MHz 15 pF | | 15 pF | | | | 8 MHz | 15-33 pF | 15-33 pF | | | | 20 MHz | 15-33 pF | 15-33 pF | | | | | | • | | | Crystals<br>Used | | | | | | 32 kHz | Epson C-00 | ± 20 PPM | | | | 200 kHz | STD XTL 2 | ± 20 PPM | | | | 1 MHz | ECS ECS-1 | ± 50 PPM | | | | 4 MHz | ECS ECS-4 | ± 50 PPM | | | | 8 MHz | EPSON CA | ± 30 PPM | | | | 20 MHz | EPSON CA | ± 30 PPM | | | FIGURE 23-29: TYPICAL IDD vs. FREQUENCY (HS MODE, 25°C) # FIGURE 23-30: MAXIMUM IDD vs. FREQUENCY (HS MODE, -40°C TO 85°C) #### 44-Lead Plastic Surface Mount (TQFP 10x10 mm Body 1.0/0.10 mm Lead Form) (TQ) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging 1.0ø (0.039ø) Ref. Pin#1 TTT2 💷 ш H 崽 面 <del>I</del>I #10 т 団 $\blacksquare$ 田 119/139(4x) 噩 Desbail 18 . -3.0ø (0.118ø) Ref Pd 0.08 Min Option 1 (TOP side) Pt 0.08/0.20 Option 2 (TOP side) Gage Plane i Base Metal Lead Finish AD0.20 ................. Min ō • --- of Detail A Detail B 1.00 Ref 1.00 Ref. bt Detail B Detail A. | Package Group: Plastic TQFP | | | | | | | | | |-----------------------------|-------------|-------|-------|--------|-------|-------|--|--| | | Millimeters | | | Inches | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | Α | 1.00 | 1.20 | | 0.039 | 0.047 | | | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | | | A2 | 0.95 | 1.05 | | 0.037 | 0.041 | | | | | D | 11.75 | 12.25 | | 0.463 | 0.482 | | | | | D1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | | | Е | 11.75 | 12.25 | | 0.463 | 0.482 | | | | | E1 | 9.90 | 10.10 | | 0.390 | 0.398 | | | | | L | 0.45 | 0.75 | | 0.018 | 0.030 | | | | | е | 0.80 | BSC | | 0.031 | BSC | | | | | b | 0.30 | 0.45 | | 0.012 | 0.018 | | | | | b1 | 0.30 | 0.40 | | 0.012 | 0.016 | | | | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | | | c1 | 0.09 | 0.16 | | 0.004 | 0.006 | | | | | N | 44 | 44 | | 44 | 44 | | | | | Θ | 0° | 7° | | 0° | 7° | | | | - Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch. - Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max. - 3: This outline conforms to JEDEC MS-026. | Transfer Acknowledge9 | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Transmission10 | | | ID Locations14 | 2 | | IDLE_MODE10 | )4 | | In-circuit Serial Programming14 | 12 | | INDF24, 26, 28, 30, 32, 3 | | | Indirect Addressing4 | | | Instruction Cycle 1 | | | Instruction Flow/Pipelining1 | | | Instruction Format | | | Instruction Set | | | ADDLW14 | 15 | | ADDWF | | | ADDWF | | | | | | ANDWF14 | | | BCF14 | - | | BSF14 | | | BTFSC | | | BTFSS14 | | | CALL 14 | | | CLRF14 | | | CLRW14 | | | CLRWDT14 | 8 | | COMF14 | 9 | | DECF14 | 19 | | DECFSZ14 | 19 | | GOTO15 | 0 | | INCF | 60 | | INCFSZ15 | 51 | | IORLW15 | 51 | | IORWF15 | | | MOVF | | | MOVLW | | | MOVWF | | | NOP | | | OPTION | | | RETFIE | | | RETLW | | | | | | RETURN15 | | | RLF | | | RRF | | | SLEEP | | | SUBLW | | | SUBWF | | | SWAPF15 | | | TRIS15 | | | XORLW15 | | | XORWF15 | | | Section14 | | | Summary Table14 | 4 | | INTCON24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 3 | 34 | | INTE3 | 37 | | INTEDG3 | 36 | | Interrupt Edge Select bit, INTEDG3 | 36 | | Interrupt on Change Feature5 | 63 | | Interrupts | | | Section13 | 36 | | CCP | | | CCP1 | | | | _ | | CCP1 Flag bit | | | CCP1 Flag bit | | | CCP2 Enable bit4 | 16 | | CCP2 Enable bit | | | CCP2 Enable bit 4 CCP2 Flag bit 4 Context Saving 13 | 39 | | CCP2 Enable bit 4 CCP2 Flag bit 4 Context Saving 13 Parallel Slave Port Flag bit 4 | 39<br>13 | | CCP2 Enable bit 4 CCP2 Flag bit 4 Context Saving 13 Parallel Slave Port Flag bit 4 Parallel Slave Prot Read/Write Enable bit 3 | 39<br>13<br>39 | | CCP2 Enable bit 4 CCP2 Flag bit 4 Context Saving 13 Parallel Slave Port Flag bit 4 | 39<br>13<br>39<br>53 | | RB0/INT Timing Diagram | | |---------------------------------------------------------------------------------|----------| | Receive Flag bit | | | Timer0 | | | Timer0, Timing | | | Timing Diagram, Wake-up from SLEEP | | | TMR0USART Receive Enable bit | | | USART Transmit Enable bit | | | USART Transmit Flag bit | | | Wake-up | | | Wake-up from SLEEP | | | INTF | | | IRP | 35 | | 1 | | | L | | | Loading the Program Counter | 48 | | M | | | MPASM Assembler1 | EO 160 | | MPLAB-C | | | MPSIM Software Simulator 1 | | | IVII SIIVI SOITWATE SIITIUIATOT | 33, 10 | | 0 | | | OERR | 106 | | One-Time-Programmable Devices | 7 | | OPCODE | 143 | | Open-Drain | | | OPTION25, 27, 29, 31 | | | Oscillator Start-up Timer (OST) | 23, 129 | | Oscillators | | | Block Diagram, External Parallel Resonant Cryst | | | Capacitor Selection Configuration | | | External Crystal Circuit | | | HS1 | | | LP1 | | | RC, Block Diagram | | | RC, Section | | | XT | 125 | | Overrun Error bit, OERR | 106 | | P | | | •<br>P | 04 00 | | Packaging Information | | | Parallel Slave Port | 29 | | PORTD | 57 | | Section | | | Parallel Slave Port Interrupt Flag bit, PSPIF | | | Parallel Slave Port Read/Write Interrupt Enable bit, PS | SPIE 39 | | PCL24, 25, 26, 27, 28, 29, 30, 31, 32 | , 33, 34 | | PCLATH 24, 25, 26, 27, 28, 29, 30, 31, 32, 33 | , 34, 48 | | <u>PC</u> ON 25, 27, 29, 31, 33, | | | PD | | | PEIE | | | Peripheral Interrupt Enable bit, PEIE | | | PICDEM-1 Low-Cost PIC16/17 Demo Board 1 | | | PICDEM-2 Low-Cost PIC16CXX Demo Board 1 PICDEM-3 Low-Cost PIC16C9XXX Demo Board | | | PICMASTER In-Circuit Emulator | | | PICSTART Low-Cost Development System | | | PIE1 | | | PIE2 | | | Pin Compatible Devices | | | Pin Functions | | | MCLR/VPP | 16 | | | |