

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

E·XFI

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 22                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 192 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                   |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 28-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc63t-04i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16CXX family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16CXX uses a Harvard architecture, in which, program and data are accessed from separate memories using separate buses. This improves bandwidth over traditional von Neumann architecture where program and data may be fetched from the same memory using the same bus. Separating program and data busses further allows instructions to be sized differently than 8-bit wide data words. Instruction opcodes are 14-bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions (Example 3-1). Consequently, all instructions execute in a single cycle (200 ns @ 20 MHz) except for program branches.

The PIC16C61 addresses 1K x 14 of program memory. The PIC16C62/62A/R62/64/64A/R64 address 2K x 14 of program memory, and the PIC16C63/R63/65/65A/R65 devices address 4K x 14 of program memory. The PIC16C66/67 address 8K x 14 program memory. All program memory is internal.

The PIC16CXX can directly or indirectly address its register files or data memory. All special function registers including the program counter are mapped in the data memory. The PIC16CXX has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of "special optimal situations" makes programming with the PIC16CXX simple yet efficient, thus significantly reducing the learning curve. The PIC16CXX device contains an 8-bit ALU and working register (W). The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift, and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register), the other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending upon the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. Bits C and DC operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

| Pin Name          | DIP<br>Pin# | PLCC<br>Pin# | TQFP<br>MQFP<br>Pin# | Pin<br>Type | Buffer<br>Type        | Description                                                                                            |
|-------------------|-------------|--------------|----------------------|-------------|-----------------------|--------------------------------------------------------------------------------------------------------|
|                   |             |              |                      |             |                       | PORTD can be a bi-directional I/O port or parallel slave port for interfacing to a microprocessor bus. |
| RD0/PSP0          | 19          | 21           | 38                   | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD1/PSP1          | 20          | 22           | 39                   | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD2/PSP2          | 21          | 23           | 40                   | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD3/PSP3          | 22          | 24           | 41                   | I/O         | ST/TTL(6)             |                                                                                                        |
| RD4/PSP4          | 27          | 30           | 2                    | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD5/PSP5          | 28          | 31           | 3                    | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD6/PSP6          | 29          | 32           | 4                    | I/O         | ST/TTL <sup>(6)</sup> |                                                                                                        |
| RD7/PSP7          | 30          | 33           | 5                    | I/O         | ST/TTL(6)             |                                                                                                        |
|                   |             |              |                      |             |                       | PORTE is a bi-directional I/O port.                                                                    |
| RE0/RD            | 8           | 9            | 25                   | I/O         | ST/TTL <sup>(6)</sup> | RE0 can also be read control for the parallel slave port.                                              |
| RE1/WR            | 9           | 10           | 26                   | I/O         | ST/TTL <sup>(6)</sup> | RE1 can also be write control for the parallel slave port.                                             |
| RE2/CS            | 10          | 11           | 27                   | I/O         | ST/TTL <sup>(6)</sup> | RE2 can also be select control for the parallel slave port.                                            |
| Vss               | 12,31       | 13,34        | 6,29                 | Р           | —                     | Ground reference for logic and I/O pins.                                                               |
| VDD               | 11,32       | 12,35        | 7,28                 | Р           | _                     | Positive supply for logic and I/O pins.                                                                |
| NC                | —           | 1,17,        | 12,13,               | —           | —                     | These pins are not internally connected. These pins should                                             |
|                   |             | 28,40        | 33,34                |             |                       | be left unconnected.                                                                                   |
| Legend: I = input | O = outp    | ut           | 1/0                  | ) = input/  | output                | P = power                                                                                              |
|                   | — = Not     | used         | T                    | TL = TTL    | input                 | ST = Schmitt Trigger input                                                                             |

#### TABLE 3-3: PIC16C64/64A/R64/65/65A/R65/67 PINOUT DESCRIPTION (Cont.'d)

Note 1: Pin functions T1OSO and T1OSI are reversed on the PIC16C64.

2: CCP2 and the USART are not available on the PIC16C64/64A/R64.

3: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.

4: This buffer is a Schmitt Trigger input when configured as the external interrupt.

5: This buffer is a Schmitt Trigger input when used in serial programming mode.

6: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).

| Address               | Name   | Bit 7                                                        | Bit 6          | Bit 5         | Bit 4         | Bit 3        | Bit 2           | Bit 1         | Bit 0     | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |
|-----------------------|--------|--------------------------------------------------------------|----------------|---------------|---------------|--------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------|
| Bank 2                |        |                                                              |                |               |               |              |                 |               |           |                          |                                                |
| 100h <sup>(1)</sup>   | INDF   | Addressing                                                   | register)      | 0000 0000     | 0000 0000     |              |                 |               |           |                          |                                                |
| 101h                  | TMR0   | Timer0 mod                                                   | lule's registe | r             |               |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 102h <sup>(1)</sup>   | PCL    | Program Co                                                   | ounter's (PC)  | Least Signi   | ficant Byte   |              |                 |               |           | 0000 0000                | 0000 0000                                      |
| 103h <sup>(1)</sup>   | STATUS | IRP                                                          | RP1            | RP0           | TO            | PD           | Z               | DC            | С         | 0001 1xxx                | 000q quuu                                      |
| 104h <sup>(1)</sup>   | FSR    | Indirect data                                                | a memory ac    | Idress pointe | er            |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 105h                  | —      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | —                        | —                                              |
| 106h                  | PORTB  | PORTB Dat                                                    | a Latch whe    | n written: PC | ORTB pins wi  | nen read     |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 107h                  | —      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | —                        | —                                              |
| 108h                  | —      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | _                        | _                                              |
| 109h                  | -      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | —                        | -                                              |
| 10Ah <sup>(1,2)</sup> | PCLATH | —                                                            |                |               | Write Buffer  | for the uppe | r 5 bits of the | e Program C   | ounter    | 0 0000                   | 0 0000                                         |
| 10Bh <sup>(1)</sup>   | INTCON | GIE                                                          | PEIE           | TOIE          | INTE          | RBIE         | TOIF            | INTF          | RBIF      | 0000 000x                | 0000 000u                                      |
| 10Ch-<br>10Fh         | _      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | —                        | —                                              |
| Bank 3                |        |                                                              |                |               |               |              |                 |               |           |                          |                                                |
| 180h <sup>(1)</sup>   | INDF   | Addressing                                                   | this location  | uses conter   | nts of FSR to | address data | a memory (n     | ot a physical | register) | 0000 0000                | 0000 0000                                      |
| 181h                  | OPTION | RBPU                                                         | INTEDG         | TOCS          | TOSE          | PSA          | PS2             | PS1           | PS0       | 1111 1111                | 1111 1111                                      |
| 182h <sup>(1)</sup>   | PCL    | Program Co                                                   | ounter's (PC)  | Least Sigr    | nificant Byte |              |                 |               |           | 0000 0000                | 0000 0000                                      |
| 183h <sup>(1)</sup>   | STATUS | IRP                                                          | RP1            | RP0           | TO            | PD           | z               | DC            | С         | 0001 1xxx                | 000q quuu                                      |
| 184h <sup>(1)</sup>   | FSR    | Indirect data                                                | a memory ac    | Idress pointe | ər            |              |                 |               |           | xxxx xxxx                | uuuu uuuu                                      |
| 185h                  | _      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | —                        | _                                              |
| 186h                  | TRISB  | PORTB Dat                                                    | a Direction I  | Register      |               |              |                 |               |           | 1111 1111                | 1111 1111                                      |
| 187h                  | _      | Unimpleme                                                    | Unimplemented  |               |               |              |                 |               |           |                          | —                                              |
| 188h                  | _      | Unimplemented                                                |                |               |               |              |                 |               |           | —                        | _                                              |
| 189h                  | -      | Unimplemented                                                |                |               |               |              |                 |               |           | —                        | -                                              |
| 18Ah <sup>(1,2)</sup> | PCLATH | — — Write Buffer for the upper 5 bits of the Program Counter |                |               |               |              |                 |               |           | 0 0000                   | 0 0000                                         |
| 18Bh <sup>(1)</sup>   | INTCON | GIE                                                          | PEIE           | T0IE          | INTE          | RBIE         | TOIF            | INTF          | RBIF      | 0000 000x                | 0000 000u                                      |
| 18Ch-<br>19Fh         | -      | Unimpleme                                                    | nted           |               |               |              |                 |               |           | -                        | -                                              |

## TABLE 4-6: SPECIAL FUNCTION REGISTERS FOR THE PIC16C66/67 (Cont.'d)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from any bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: PIE1<6> and PIR1<6> are reserved on the PIC16C66/67, always maintain these bits clear.

5: PORTD, PORTE, TRISD, and TRISE are not implemented on the PIC16C66, read as '0'.

6: PSPIF (PIR1<7>) and PSPIE (PIE1<7>) are reserved on the PIC16C66, maintain these bits clear.

## TABLE 5-11: PORTE FUNCTIONS

| Name   | Bit# | Buffer Type           | Function                                                                                                                                                                                           |
|--------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RE0/RD | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or Read control input in parallel slave port mode.<br>RD<br>1 = Not a read operation<br>0 = Read operation. The system reads the PORTD register (if<br>chip selected)        |
| RE1/WR | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or Write control input in parallel slave port mode.<br>WR<br>1 = Not a write operation<br>0 = Write operation. The system writes to the PORTD register (if<br>chip selected) |
| RE2/CS | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or Chip select control input in parallel slave port<br>mode.<br>CS<br>1 = Device is not selected<br>0 = Device is selected                                                   |

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Buffer is a Schmitt Trigger when in I/O mode, and a TTL buffer when in Parallel Slave Port (PSP) mode.

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2                       | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|-------|-------|-------|-------|---------|-------|-----------------------------|-------|-------|--------------------------|---------------------------|
| 09h     | PORTE | _     | —     |       | —       |       | RE2                         | RE1   | RE0   | xxx                      | uuu                       |
| 89h     | TRISE | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE Data Direction Bits 0 |       |       | 0000 -111                | 0000 -111                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells not used by PORTE.

## 5.7 Parallel Slave Port

#### Applicable Devices

#### 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

PORTD operates as an 8-bit wide parallel slave port (microprocessor port) when control bit PSPMODE (TRISE<4>) is set. In slave mode it is asynchronously readable and writable by the external world through  $\overline{\text{RD}}$  control input (RE0/ $\overline{\text{RD}}$ ) and  $\overline{\text{WR}}$  control input pin (RE1/ $\overline{\text{WR}}$ ).

It can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting PSPMODE enables port pin RE0/RD to be the RD input, RE1/WR to be the WR input and RE2/CS to be the CS (chip select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set).

There are actually two 8-bit latches, one for data-out (from the PIC16/17) and one for data input. The user writes 8-bit data to PORTD data latch and reads data from the port pin latch (note that they have the same address). In this mode, the TRISD register is ignored since the microprocessor is controlling the direction of data flow.

A write to the PSP occurs when both the  $\overline{CS}$  and  $\overline{WR}$  lines are first detected low. When either the  $\overline{CS}$  or  $\overline{WR}$  lines become high (level triggered), then the Input Buffer Full status flag bit IBF (TRISE<7>) is set on the Q4 clock cycle, following the next Q2 cycle, to signal the write is complete (Figure 5-12). The interrupt flag bit PSPIF (PIR1<7>) is also set on the same Q4 clock cycle. IBF can only be cleared by reading the PORTD input latch. The input Buffer Overflow status flag bit IBOV (TRISE<5>) is set if a second write to the Parallel Slave Port is attempted when the previous byte has not been read out of the buffer.

A read from the PSP occurs when both the  $\overline{CS}$  and  $\overline{RD}$  lines are first detected low. The Output Buffer Full status flag bit OBF (TRISE<6>) is cleared immediately (Figure 5-13) indicating that the PORTD latch is waiting to be read by the external bus. When either the  $\overline{CS}$  or  $\overline{RD}$  pin becomes high (level triggered), the interrupt flag bit PSPIF is set on the Q4 clock cycle, following the next Q2 cycle, indicating that the read is complete. OBF remains low until data is written to PORTD by the user firmware.

When not in Parallel Slave Port mode, the IBF and OBF bits are held clear. However, if flag bit IBOV was previously set, it must be cleared in firmware.

An interrupt is generated and latched into flag bit PSPIF when a read or write operation is completed. PSPIF must be cleared by the user in firmware and the interrupt can be disabled by clearing the interrupt enable bit PSPIE (PIE1<7>).

#### FIGURE 5-11: PORTD AND PORTE AS A PARALLEL SLAVE PORT



#### 7.0 TIMER0 MODULE

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
  - Read and write capability
  - Interrupt on overflow from FFh to 00h
- 8-bit software programmable prescaler
- Internal or external clock select
- Edge select for external clock

Figure 7-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing bit T0CS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit TOCS. In this mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing bit TOSE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.2.

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Section 7.3 details the operation of the prescaler.

#### 7.1 TMR0 Interrupt

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The TMR0 interrupt is generated when the register (TMR0) overflows from FFh to 00h. This overflow sets interrupt flag bit T0IF (INTCON<2>). The interrupt can be masked by clearing enable bit T0IE (INTCON<5>). Flag bit T0IF must be cleared in software by the TImer0 interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot wake the processor from SLEEP since the timer is shut off during SLEEP. Figure 7-4 displays the Timer0 interrupt timing.



#### FIGURE 7-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALER



### 11.3 SPI Mode for PIC16C66/67

This section contains register definitions and operational characterisitics of the SPI module on the PIC16C66 and PIC16C67 only.

## FIGURE 11-7: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h)(PIC16C66/67)

| R/W-0  | R/W-0                                                                                                                                                                                                                                                                                                    | R-0                                                                              | R-0                                                                       | R-0                                                                                | R-0                                           | R-0                        | R-0           |                                                                                      |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------|---------------|--------------------------------------------------------------------------------------|--|--|--|
| SMP    | CKE                                                                                                                                                                                                                                                                                                      | D/A                                                                              | Р                                                                         | S                                                                                  | R/W                                           | UA                         | BF            | R = Readable bit                                                                     |  |  |  |
| bit7   |                                                                                                                                                                                                                                                                                                          |                                                                                  |                                                                           |                                                                                    |                                               |                            | bit0          | W = Writable bit<br>U = Unimplemented bit, read<br>as '0'<br>- n =Value at POR reset |  |  |  |
| bit 7: | <ul> <li>SMP: SPI data input sample phase</li> <li><u>SPI Master Mode</u></li> <li>1 = Input data sampled at end of data output time</li> <li>0 = Input data sampled at middle of data output time</li> <li><u>SPI Slave Mode</u></li> <li>SMP must be cleared when SPI is used in slave mode</li> </ul> |                                                                                  |                                                                           |                                                                                    |                                               |                            |               |                                                                                      |  |  |  |
| bit 6: | <b>CKE</b> : SI<br>CKP = 0 $1 = Data$ $0 = Data$ $CKP = 1$ $1 = Data$ $0 = Data$                                                                                                                                                                                                                         | PI Clock<br><u>)</u><br>a transm<br>a transm<br><u>1</u><br>a transm<br>a transm | Edge Sele<br>itted on ris<br>itted on fal<br>itted on fal<br>itted on ris | ct (Figure <sup>-</sup><br>ing edge of<br>ling edge o<br>ing edge o<br>ing edge of | 11-11, Figure<br>SCK<br>f SCK<br>f SCK<br>SCK | e 11-12, an                | d Figure 11-  | 13)                                                                                  |  |  |  |
| bit 5: | <b>D/A</b> : Da<br>1 = India<br>0 = India                                                                                                                                                                                                                                                                | ta/Addre<br>cates tha<br>cates tha                                               | ess bit (I <sup>2</sup> C<br>at the last b<br>at the last b               | mode only<br>oyte receive<br>oyte receive                                          | )<br>ed or transmi<br>ed or transmi           | tted was da<br>tted was ac | ita<br>Idress |                                                                                      |  |  |  |
| bit 4: | <b>P</b> : Stop bit ( $l^2$ C mode only. This bit is cleared when the SSP module is disabled, or when the Start bit is detected last, SSPEN is cleared)<br>1 = Indicates that a stop bit has been detected last (this bit is '0' on RESET)<br>0 = Stop bit was not detected last                         |                                                                                  |                                                                           |                                                                                    |                                               |                            |               |                                                                                      |  |  |  |
| bit 3: | <b>S</b> : Start bit ( $^{12}$ C mode only. This bit is cleared when the SSP module is disabled, or when the Stop bit is detected last, SSPEN is cleared)<br>1 = Indicates that a start bit has been detected last (this bit is '0' on RESET)<br>0 = Start bit was not detected last                     |                                                                                  |                                                                           |                                                                                    |                                               |                            |               |                                                                                      |  |  |  |
| bit 2: | <b>R</b> $\overline{W}$ : Read/Write bit information (I <sup>2</sup> C mode only)<br>This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next start bit, stop bit, or $\overline{ACK}$ bit.<br>1 = Read<br>0 = Write           |                                                                                  |                                                                           |                                                                                    |                                               |                            |               |                                                                                      |  |  |  |
| bit 1: | <b>UA</b> : Upo<br>1 = Indio<br>0 = Add                                                                                                                                                                                                                                                                  | date Add<br>cates tha<br>ress doe                                                | lress (10-b<br>at the user<br>es not neec                                 | it I <sup>2</sup> C mode<br>needs to up<br>I to be upda                            | e only)<br>odate the ad<br>ated               | dress in the               | e SSPADD r    | egister                                                                              |  |  |  |
| bit 0: | BF: Buff                                                                                                                                                                                                                                                                                                 | fer Full S                                                                       | status bit                                                                |                                                                                    |                                               |                            |               |                                                                                      |  |  |  |
|        | <u>Receive</u><br>1 = Rec<br>0 = Rec                                                                                                                                                                                                                                                                     | e (SPI an<br>eive com<br>eive not                                                | d I <sup>2</sup> C moden<br>plete, SSF<br>complete,                       | es)<br>PBUF is full<br>SSPBUF is                                                   | sempty                                        |                            |               |                                                                                      |  |  |  |
|        | <u>Transmi</u><br>1 = Tran<br>0 = Tran                                                                                                                                                                                                                                                                   | <u>t</u> (I <sup>2</sup> C mo<br>Ismit in p<br>Ismit con                         | ode only)<br>progress, S<br>nplete, SS                                    | SPBUF is f<br>PBUF is en                                                           | full<br>npty                                  |                            |               |                                                                                      |  |  |  |

## FIGURE 11-27: OPERATION OF THE I<sup>2</sup>C MODULE IN IDLE\_MODE, RCV\_MODE OR XMIT\_MODE

| IDLE_MODE (7-bit):<br>if (Addr_match) { Set interrupt;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| else if (R/₩ = 0) set RCV_MODE;<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| RCV_MODE:           if ((SSPBUF=Full) OR (SSPOV = 1))           {         Set SSPOV;           Do not acknowledge;           }                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| else { transfer SSPSK $\rightarrow$ SSPBUF;<br>send $\overline{ACK} = 0;$<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Receive 8-bits in SSPSR;<br>Set interrupt;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| XMIT_MODE:         While ((SSPBUF = Empty) AND (CKP=0)) Hold SCL Low;         Send byte;         Set interrupt;         if ( ACK Received = 1)         {       End of transmission;         Go back to IDLE_MODE;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| else if (ACK Received = 0) Go back to XMIT_MODE;<br>IDLE_MODE (10-Bit):<br>If (High_byte_addr_match AND (R/W = 0))<br>{ PRIOR_ADDR_MATCH = FALSE;<br>Set interrupt;<br>if ((SSPBUF = Full) OR ((SSPOV = 1))<br>{ Set SSPOV;<br>Do not acknowledge;<br>}<br>else { Set UA = 1;<br>Send ĀCK = 0;<br>While (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Receive Low_addr_byte;<br>Set interrupt;<br>Set UA = 1;<br>If (Low_byte_addr_match)<br>{ PRIOR_ADDR_MATCH = TRUE;<br>Send ĀCK = 0;<br>while (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Set UA = 1;<br>If (Low_byte_addr_match)<br>{ PRIOR_ADDR_MATCH = TRUE;<br>Send ĀCK = 0;<br>while (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Set RCV_MODE;<br>} |  |
| } else if (High_byte_addr_match AND (RW = 1) {                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| }<br>else PRIOR_ADDR_MATCH = FALSE;<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

#### 12.1.1 SAMPLING

The data on the RC7/RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. If bit BRGH (TXSTA<2>) is clear (i.e., at the low baud rates), the sampling is done on the seventh, eighth and ninth falling edges of a x16 clock (Figure 12-3). If bit BRGH is set (i.e., at the high baud rates), the sampling is done on the 3 clock edges preceding the second rising edge after the first falling edge of a x4 clock (Figure 12-4 and Figure 12-5).

#### FIGURE 12-3: RX PIN SAMPLING SCHEME (BRGH = 0) PIC16C63/R63/65/65A/R65)



### FIGURE 12-4: RX PIN SAMPLING SCHEME (BRGH = 1) (PIC16C63/R63/65/65A/R65)







### 13.8 Power-down Mode (SLEEP)

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, status bit  $\overline{PD}$  (STATUS<3>) is cleared, status bit  $\overline{TO}$  (STATUS<4>) is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD, or VSS, ensure no external circuitry is drawing current from the I/O pin, and disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered.

The  $\overline{\text{MCLR}}/\text{VPP}$  pin must be at a logic high level (VIHMC).

#### 13.8.1 WAKE-UP FROM SLEEP

The device can wake from SLEEP through one of the following events:

- 1. External reset input on MCLR/VPP pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, RB port change, or some peripheral interrupts.

External  $\overline{\text{MCLR}}$  Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the STATUS register can be used to determine the cause of device reset. The  $\overline{\text{PD}}$  bit, which is set on power-up is cleared when SLEEP is invoked. The  $\overline{\text{TO}}$  bit is cleared if WDT time-out occurred (and caused wake-up).

The following peripheral interrupts can wake the device from SLEEP:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. SSP (Start/Stop) bit detect interrupt.
- 3. SSP transmit or receive in slave mode (SPI/I<sup>2</sup>C).
- 4. CCP capture mode interrupt.
- 5. Parallel Slave Port read or write.
- 6. USART TX or RX (synchronous slave mode).

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the subset of the new provide the instruction after the subset (on address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 13.8.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the  $\overline{\text{PD}}$  bit. If the  $\overline{\text{PD}}$  bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

## FIGURE 13-22: WAKE-UP FROM SLEEP THROUGH INTERRUPT

| : a1 a2 a3 a4; a1 a2 a3 a4; a1 · · · · · · · · · · · · · · · · · · |               |            |              |                   |                 |             |  |  |  |
|--------------------------------------------------------------------|---------------|------------|--------------|-------------------|-----------------|-------------|--|--|--|
| osc1/~_/~_/~_/~_/                                                  |               |            |              |                   |                 |             |  |  |  |
|                                                                    |               | Tost(2)    |              | \'                | \               |             |  |  |  |
| INT pin                                                            | l<br>I        |            |              | i i               | 1               |             |  |  |  |
| INTF flag                                                          | 1             |            |              | Interrupt Latency |                 |             |  |  |  |
| (11100112)                                                         |               |            |              | (Note 2)          |                 |             |  |  |  |
| GIE bit<br>(INTCON<7>)                                             | Pro           | ocessor in |              | \                 |                 |             |  |  |  |
| 1 1                                                                | . 5           | SLEEP      |              |                   | 1               | 1           |  |  |  |
| INSTRUCTION FLOW                                                   |               |            |              |                   | 1               |             |  |  |  |
| РС ( РС )                                                          | PC+1 X        | PC+2       | PC+2         | X PC + 2          | ( <u>0004</u> h | ( 0005h     |  |  |  |
| Instruction { Inst(PC) = SLEEP                                     | Inst(PC + 1)  | 1          | Inst(PC + 2) | <br>              | Inst(0004h)     | Inst(0005h) |  |  |  |
| Instruction Inst(PC - 1)                                           | SLEEP         | 1          | Inst(PC + 1) | Dummy cycle       | Dummy cycle     | Inst(0004h) |  |  |  |
| Note 1, VT HC or LD coeilleter a                                   | nodo occurrod |            |              |                   |                 |             |  |  |  |

2: TOST = 1024TOSC (drawing not to scale) This delay will not be there for RC osc mode.

3: GIE = '1' assumed. In this case after wake-up, the processor jumps to the interrupt routine.

If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

## 13.9 Program Verification/Code Protection

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

| Note: | Microchip does not recommend code pro- |
|-------|----------------------------------------|
|       | tecting windowed devices.              |

#### 13.10 ID Locations

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Four memory locations (2000h - 2003h) are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify. It is recommended that only the 4 least significant bits of the ID location are used.

For ROM devices, these values are submitted along with the ROM code.

#### 13.11 In-Circuit Serial Programming

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

The PIC16CXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground, and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. The device is placed into a program/verify mode by holding pins RB6 and RB7 low while raising the  $\overline{\text{MCLR}}$  (VPP) pin from VIL to VIHH (see programming specification). RB6 becomes the programming clock and RB7 becomes the programming data. Both RB6 and RB7 are Schmitt Trigger inputs in this mode.

After reset, to place the device in program/verify mode, the program counter (PC) is at location 00h. A 6-bit command is then supplied to the device. Depending on the command, 14-bits of program data are then supplied to or from the device, depending if the command was a load or a read. For complete details of serial programming, please refer to the PIC16C6X/7X Programming Specifications (Literature #DS30228).

#### FIGURE 13-23: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION



# PIC16C6X

| label] BC                                                                     | F f,b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| - 4 - 10                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| $0 \le 1 \le 12$<br>$0 \le b \le 7$                                           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| $0 \rightarrow (f < b >)$                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| lone                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 01                                                                            | 00bb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bfff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ffff                                                                                                                                                                                                                                                                                                               |  |  |  |
| Bit 'b' in reg                                                                | gister 'f' is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ı                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Q1                                                                            | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Q4                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Decode                                                                        | Read<br>register<br>'f'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Process<br>data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Write<br>register 'f'                                                                                                                                                                                                                                                                                              |  |  |  |
| BCF                                                                           | FLAG_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | REG, 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Before Instruction<br>FLAG_REG = 0xC7<br>After Instruction<br>FLAG_REG = 0x47 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                                                                               | $b \le b \le 7$ $b - (f < b > 0) - (f < b > 0) - (f < b > 0)$ $b < 0 1$ $c < 0 $ | $b \le b \le 7$<br>$b \rightarrow (f < b >)$<br>None<br>01 00bb<br>01 00bb<br>01 00bb<br>01 00bb<br>00 bb<br>00 code<br>00 c | $b \le b \le 7$ $b \to (f < b >)$ None $01  0.0bb  bfff$ $01  0.0bb  bfff$ Bit 'b' in register 'f' is cleared. $01  Q2  Q3$ Decode $\begin{array}{c} Read \\ register \\ 'f' \end{array}  Process \\ data \end{array}$ BCF $FLAG_REG, 7$ Before Instruction \\FLAG_REG = 0xC7 After Instruction<br>FLAG_REG = 0x47 |  |  |  |

| BTFSC             | Bit Test,                                                                                                                                                                                                                          | Skip if Cl           | ear                |                  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------------------|--|--|--|
| Syntax:           | [ <i>label</i> ] BTFSC f,b                                                                                                                                                                                                         |                      |                    |                  |  |  |  |
| Operands:         | $0 \leq f \leq 127$                                                                                                                                                                                                                |                      |                    |                  |  |  |  |
|                   | $0 \le b \le 7$                                                                                                                                                                                                                    |                      |                    |                  |  |  |  |
| Operation:        | skip if (f<                                                                                                                                                                                                                        | b>) = 0              |                    |                  |  |  |  |
| Status Affected:  | None                                                                                                                                                                                                                               |                      |                    |                  |  |  |  |
| Encoding:         | 01                                                                                                                                                                                                                                 | 10bb                 | bfff               | ffff             |  |  |  |
| Description:      | If bit 'b' in register 'f' is '1' then the next<br>instruction is executed.<br>If bit 'b', in register 'f', is '0' then the next<br>instruction is discarded, and a NOP is<br>executed instead, making this a 2Tcy<br>instruction. |                      |                    |                  |  |  |  |
| Words:            | 1                                                                                                                                                                                                                                  |                      |                    |                  |  |  |  |
| Cycles:           | 1(2)                                                                                                                                                                                                                               |                      |                    |                  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                                                                                                                 | Q2                   | Q3                 | Q4               |  |  |  |
|                   | Decode                                                                                                                                                                                                                             | Read<br>register 'f' | Process<br>data    | No-<br>Operation |  |  |  |
| If Skip:          | (2nd Cyc                                                                                                                                                                                                                           | le)                  |                    |                  |  |  |  |
|                   | Q1                                                                                                                                                                                                                                 | Q2                   | Q3                 | Q4               |  |  |  |
|                   | No-<br>Operation                                                                                                                                                                                                                   | No-<br>Operation     | No-<br>Operation   | No-<br>Operation |  |  |  |
| Example           | HERE<br>FALSE<br>TRUE                                                                                                                                                                                                              | BTFSC<br>GOTO<br>•   | FLAG,1<br>PROCESS_ | _CODE            |  |  |  |
|                   | Before In                                                                                                                                                                                                                          | struction<br>PC = a  | ddress H           | ERE              |  |  |  |
|                   | After Inst                                                                                                                                                                                                                         |                      | - 0                |                  |  |  |  |

| BSF               | Bit Set f                                                           |                         |                 |                       |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------|-------------------------|-----------------|-----------------------|--|--|--|--|--|
| Syntax:           | [ <i>label</i> ] BS                                                 | SF f,b                  |                 |                       |  |  |  |  |  |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |                         |                 |                       |  |  |  |  |  |
| Operation:        | $1 \rightarrow (f < b >)$                                           |                         |                 |                       |  |  |  |  |  |
| Status Affected:  | None                                                                |                         |                 |                       |  |  |  |  |  |
| Encoding:         | 01 01bb bfff ffff                                                   |                         |                 |                       |  |  |  |  |  |
| Description:      | Bit 'b' in register 'f' is set.                                     |                         |                 |                       |  |  |  |  |  |
| Words:            | 1                                                                   |                         |                 |                       |  |  |  |  |  |
| Cycles:           | 1                                                                   |                         |                 |                       |  |  |  |  |  |
| Q Cycle Activity: | Q1                                                                  | Q2                      | Q3              | Q4                    |  |  |  |  |  |
|                   | Decode                                                              | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' |  |  |  |  |  |
| Example           | BSF                                                                 | FLAG_F                  | REG, 7          |                       |  |  |  |  |  |
|                   | Before Instruction                                                  |                         |                 |                       |  |  |  |  |  |
|                   | After Inst                                                          | ruction                 |                 | -                     |  |  |  |  |  |
|                   |                                                                     | FLAG_RE                 | EG = 0x8A       | 4                     |  |  |  |  |  |

PC = address TRUE if FLAG<1>=1, PC = address FALSE

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

| DC CHARACTERISTICS |                                    |       | $\begin{array}{l lllllllllllllllllllllllllllllllllll$ |          |     |       |                                                                   |
|--------------------|------------------------------------|-------|-------------------------------------------------------|----------|-----|-------|-------------------------------------------------------------------|
| Param              | Characteristic                     | Sym   | Min                                                   | Тур<br>+ | Max | Units | Conditions                                                        |
| 110.               | Capacitive Loading Specs on Output |       |                                                       | 1        |     |       |                                                                   |
|                    | Pins                               |       |                                                       |          |     |       |                                                                   |
| D100               | OSC2 pin                           | Cosc2 | -                                                     | -        | 15  | pF    | In XT, HS and LP modes when external clock is used to drive OSC1. |
| D101               | All I/O pins and OSC2 (in RC mode) | Cio   | -                                                     | -        | 50  | pF    |                                                                   |
| D102               | SCL, SDA in I <sup>2</sup> C mode  | Cb    | -                                                     | -        | 400 | pF    |                                                                   |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C6X be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

# PIC16C6X

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## FIGURE 17-10: I<sup>2</sup>C BUS DATA TIMING



### TABLE 17-10: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic         |              | Min        | Max  | Units | Conditions                                       |  |
|------------------|---------|------------------------|--------------|------------|------|-------|--------------------------------------------------|--|
| 100              | Тнідн   | Clock high time        | 100 kHz mode | 4.0        | —    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |  |
|                  |         |                        | 400 kHz mode | 0.6        | —    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |  |
|                  |         |                        | SSP Module   | 1.5Tcy     | -    |       |                                                  |  |
| 101              | TLOW    | Clock low time         | 100 kHz mode | 4.7        | -    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |  |
|                  |         |                        | 400 kHz mode | 1.3        | -    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |  |
|                  |         |                        | SSP Module   | 1.5Tcy     | -    |       |                                                  |  |
| 102              | TR      | SDA and SCL rise       | 100 kHz mode | _          | 1000 | ns    |                                                  |  |
|                  |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF       |  |
| 103              | TF      | SDA and SCL fall time  | 100 kHz mode | _          | 300  | ns    |                                                  |  |
|                  |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF       |  |
| 90               | TSU:STA | START condition        | 100 kHz mode | 4.7        | _    | μS    | Only relevant for repeated                       |  |
|                  |         | setup time             | 400 kHz mode | 0.6        | _    | μs    | START condition                                  |  |
| 91               | THD:STA | START condition hold   | 100 kHz mode | 4.0        | -    | μS    | After this period the first clock                |  |
|                  |         | time                   | 400 kHz mode | 0.6        | —    | μs    | pulse is generated                               |  |
| 106              | THD:DAT | Data input hold time   | 100 kHz mode | 0          | —    | ns    |                                                  |  |
|                  |         |                        | 400 kHz mode | 0          | 0.9  | μs    |                                                  |  |
| 107              | TSU:DAT | Data input setup time  | 100 kHz mode | 250        | _    | ns    | Note 2                                           |  |
|                  |         |                        | 400 kHz mode | 100        | —    | ns    |                                                  |  |
| 92               | Tsu:sto | STOP condition setup   | 100 kHz mode | 4.7        | _    | μs    |                                                  |  |
|                  |         | time                   | 400 kHz mode | 0.6        | _    | μs    |                                                  |  |
| 109              | ΤΑΑ     | Output valid from      | 100 kHz mode | —          | 3500 | ns    | Note 1                                           |  |
|                  |         | clock                  | 400 kHz mode | —          | —    | ns    |                                                  |  |
| 110              | TBUF    | Bus free time          | 100 kHz mode | 4.7        | _    | μS    | Time the bus must be free                        |  |
|                  |         |                        | 400 kHz mode | 1.3        | _    | μs    | start                                            |  |
|                  | Cb      | Bus capacitive loading |              | —          | 400  | pF    |                                                  |  |

Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A fast-mode (400 kHz) I<sup>2</sup>C-bus device can be used in a standard-mode (100 kHz) I<sup>2</sup>C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max. + tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the SCL line is released.

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## 18.5 <u>Timing Diagrams and Specifications</u>

## FIGURE 18-2: EXTERNAL CLOCK TIMING



## TABLE 18-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions         |
|------------------|-------|----------------------------------|-----|------|--------|-------|--------------------|
|                  | Fosc  | External CLKIN Frequency         |     |      |        |       |                    |
|                  |       | (Note 1)                         | DC  | —    | 4      | MHz   | XT and RC osc mode |
|                  |       |                                  | DC  | —    | 4      | MHz   | HS osc mode (-04)  |
|                  |       |                                  | DC  | —    | 10     | MHz   | HS osc mode (-10)  |
|                  |       |                                  | DC  | _    | 20     | MHz   | HS osc mode (-20)  |
|                  |       |                                  | DC  | —    | 200    | kHz   | LP osc mode        |
|                  |       | Oscillator Frequency             | DC  | —    | 4      | MHz   | RC osc mode        |
|                  |       | (Note 1)                         | 0.1 | —    | 4      | MHz   | XT osc mode        |
|                  |       |                                  | 4   | —    | 20     | MHz   | HS osc mode        |
|                  |       |                                  | 5   | —    | 200    | kHz   | LP osc mode        |
| 1                | Tosc  | External CLKIN Period            | 250 | —    | —      | ns    | XT and RC osc mode |
|                  |       | (Note 1)                         | 250 | —    | —      | ns    | HS osc mode (-04)  |
|                  |       |                                  | 100 | —    | —      | ns    | HS osc mode (-10)  |
|                  |       |                                  | 50  | —    | —      | ns    | HS osc mode (-20)  |
|                  |       |                                  | 5   | —    | —      | μS    | LP osc mode        |
|                  |       | Oscillator Period                | 250 | —    | —      | ns    | RC osc mode        |
|                  |       | (Note 1)                         | 250 | —    | 10,000 | ns    | XT osc mode        |
|                  |       |                                  | 250 | —    | 250    | ns    | HS osc mode (-04)  |
|                  |       |                                  | 100 | —    | 250    | ns    | HS osc mode (-10)  |
|                  |       |                                  | 50  | —    | 250    | ns    | HS osc mode (-20)  |
|                  |       |                                  | 5   | —    | —      | μS    | LP osc mode        |
| 2                | Тсү   | Instruction Cycle Time (Note 1)  | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3                | TosL, | External Clock in (OSC1) High or | 100 | —    | —      | ns    | XT oscillator      |
|                  | TosH  | Low Time                         | 2.5 | —    | —      | μs    | LP oscillator      |
|                  |       |                                  | 15  | —    | —      | ns    | HS oscillator      |
| 4                | TosR, | External Clock in (OSC1) Rise or | _   | _    | 25     | ns    | XT oscillator      |
|                  | TosF  | Fall Time                        | —   | —    | 50     | ns    | LP oscillator      |
|                  |       |                                  | —   | —    | 15     | ns    | HS oscillator      |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## 21.0 ELECTRICAL CHARACTERISTICS FOR PIC16CR63/R65

## Absolute Maximum Ratings (†)

| Ambient temperature under bias                                         | 55°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage temperature                                                    | -65°C to +150°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4)     | -0.3V to (VDD + 0.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Voltage on VDD with respect to Vss                                     | -0.3V to +7.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Voltage on MCLR with respect to Vss (Note 2)                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Voltage on RA4 with respect to Vss                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Total power dissipation (Note 1)                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum current out of Vss pin                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum current into VDD pin                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Input clamp current, Iк (VI < 0 or VI > VDD)                           | ±20 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Output clamp current, loк (Vo < 0 or Vo > VDD)                         | ±20 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Maximum output current sunk by any I/O pin                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum output current sourced by any I/O pin                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum current sunk by PORTA, PORTB, and PORTE (Note 3) (combined)    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum current sourced by PORTA, PORTB, and PORTE (Note 3) (combined) | .p200 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Maximum current sunk by PORTC and PORTD (Note 3) (combined)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Maximum current sourced by PORTC and PORTD (Note 3) (combined)         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                        | $\mathbf{t}$ ( $\mathbf{A}$ ( $\mathbf{a}$ ) $\mathbf{A}$ ( $\mathbf{a}$ |

- **Note 1:** Power dissipation is calculated as follows: Pdis =  $VDx \{IDD \SigmaIOH\} + \Sigma (VDD VOH) \times IOH\} + \Sigma (VOI \times IOL)$
- Note 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "fow" level to the MCLR/VPP pin rather than pulling this pin directly to Vss.
- Note 3: PORTD and PORTE not available on the P(C16CR63.

† NOTICE: Stresses above those listed under "Absolute Maximum Patings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## TABLE 21-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCES OF OPERATION (COMMERCIAL DEVICES)

| osc | PIC16CR63-04<br>PIC16CR65-04                                                                                                                                          | PIC16CR63-10<br>PIC16CR65-10                                                                | PIC16CR63-20<br>PIC16CR65-20                                                                | PIC16LCR63-04<br>PIC16LCR65-04                                                                          | JW Devices                                                                                                                                                         |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RC  | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max                                                                               | VDD: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IRD: 1.5 µA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 3.0V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.                 | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                                                                           |
| ХТ  | VDD: 4.0V to 5:5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 hA max. at 4V<br>Freq: 4 MHz max.                                                                              | Vod: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 3.0V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.                 | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                                                                           |
| HS  | VDD: 4.5V to 5.5V<br>IDD: 13:5 mA typ. at<br>5.5V                                                                                                                     | VDD: 4.5V to 5.5V<br>IDD: 10 mA max. at 5.5V                                                | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V                                                | Not recommended for use in HS mode                                                                      | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at<br>5.5V                                                                                                                    |
|     | IPD: 1.5 μA typ. at 4.5V                                                                                                                                              | IPD 1.5 μA typ. at 4.5V                                                                     | IPD: 1.5 μA typ. at 4.5V                                                                    |                                                                                                         | IPD: 1.5 μA typ. at 4.5V                                                                                                                                           |
| LP  | Preq. 4 Min2 IIIax.           VDD: 4.0V to 5.5V           IDD: 52.5 μA typ.           at 32 kHz, 4.0V           IPD: 0.9 μA typ. at 4.0V           Freq: 200 kHz max. | Not recommended for<br>use in LP mode                                                       | Not recommended for<br>use in LP mode                                                       | VDD: 3.0V to 5.5V<br>IDD: 48 μA max. at 32<br>kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | Preq. 20 Min2 fildx.           VDD: 3.0V to 5.5V           IDD: 48 μA max.           at 32 kHz, 3.0V           IPD: 5 μA max. at 3.0V           Freq: 200 kHz max. |

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required.

# PIC16C6X

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## 21.4 Timing Parameter Symbology

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2p             | pS                                     | 3. Tcc:st      | (I <sup>2</sup> C specifications only) |
|-----------------------|----------------------------------------|----------------|----------------------------------------|
| 2. TppS               |                                        | 4. Ts          | (I <sup>2</sup> C specifications only) |
| т                     |                                        |                |                                        |
| F                     | Frequency                              | Т              | Time                                   |
| Lowerca               | ase letters (pp) and their meanings:   | ш              |                                        |
| рр                    |                                        |                |                                        |
| сс                    | CCP1                                   | osc            | OSC1                                   |
| ck                    | CLKOUT                                 | rd             | RD                                     |
| cs                    | CS                                     | rw             | RD or WR                               |
| di                    | SDI                                    | sc             | SCK                                    |
| do                    | SDO                                    | ss             | SS                                     |
| dt                    | Data in                                | tO             | TOCKI                                  |
| io                    | I/O port                               | t1             | T1CKI                                  |
| mc                    | MCLR                                   | wr             | WR                                     |
| Upperca               | ase letters and their meanings:        |                |                                        |
| S                     | -                                      |                |                                        |
| F                     | Fall                                   | Р              | Period                                 |
| н                     | High                                   | R              | Rise                                   |
| I                     | Invalid (Hi-impedance)                 | V              | Valid                                  |
| L                     | Low                                    | z              | Hi-impedance                           |
| I <sup>2</sup> C only |                                        |                |                                        |
| AA                    | output access                          | High           | High                                   |
| BUF                   | Bus free                               | Low            | low                                    |
| TCC:ST                | (I <sup>2</sup> C specifications only) | 2011           |                                        |
| 100.31                |                                        |                |                                        |
|                       | Hold                                   | 911            | Satur                                  |
| eT                    | Tiold                                  | 30             | Selup                                  |
|                       | DATA input hold                        | OT 2           | STOP condition                         |
| STA                   | START condition                        | 310            | STOP condition                         |
| 31A                   | START CONDITION                        |                |                                        |
| FIGURE 2              | 21-1: LOAD CONDITIONS FOR DEVIC        | E TIMING S     | PECIFICATIONS                          |
|                       | Load condition 1                       |                | Load condition 2                       |
|                       | Vpp/2                                  |                |                                        |
|                       | φ                                      | Γ              | $\checkmark$                           |
|                       | 2                                      |                |                                        |
|                       | ≥ <sup>R</sup> L                       | I              | Pin CL                                 |
|                       |                                        |                | •                                      |
|                       |                                        |                | VSS                                    |
|                       | Pin CL                                 | $R_{1} = 4640$ |                                        |
|                       | <b>*</b>                               |                | for all pipe execut OSCO/OLKOUT        |
|                       | Vss                                    | 2L = 50 pF     | but including D and E outputs as ports |
| Note 1:               | PORTD and PORTE are not imple-         | 15-5           | for OPC0 output                        |
|                       | mented on the PIC16CR63.               | 15 pr          |                                        |
|                       |                                        |                |                                        |
|                       |                                        |                |                                        |

## Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## 21.5 <u>Timing Diagrams and Specifications</u>

#### FIGURE 21-2: EXTERNAL CLOCK TIMING



#### TABLE 21-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions         |
|-------------|-------|----------------------------------|-----|------|--------|-------|--------------------|
|             | Faaa  | External CLKIN Errorugnov        | DC  |      | 4      |       | VT and DC age made |
|             | FUSC  | (Note 1)                         | DC  | _    | 4      |       |                    |
|             |       |                                  | DC  | _    | 4      | MHZ   | HS osc mode (-04)  |
|             |       |                                  | DC  | _    | 10     | MHZ   | HS osc mode (-10)  |
|             |       |                                  | DC  | _    | 20     | MHZ   | HS osc mode (-20)  |
|             |       |                                  | DC  | _    | 200    | kHz   | LP osc mode        |
|             |       | Oscillator Frequency             | DC  | —    | 4      | MHz   | RC osc mode        |
|             |       | (Note 1)                         | 0.1 | —    | 4      | MHz   | XT osc mode        |
|             |       |                                  | 4   | —    | 20     | MHz   | HS osc mode        |
|             |       |                                  | 5   | —    | 200    | kHz   | LP osc mode        |
| 1           | Tosc  | External CLKIN Period            | 250 | —    | —      | ns    | XT and RC osc mode |
|             |       | (Note 1)                         | 250 | —    | —      | ns    | HS osc mode (-04)  |
|             |       |                                  | 100 | —    | —      | ns    | HS osc mode (-10)  |
|             |       |                                  | 50  | _    | _      | ns    | HS osc mode (-20)  |
|             |       |                                  | 5   | _    | _      | μs    | LP osc mode        |
|             |       | Oscillator Period                | 250 | _    | —      | ns    | RC osc mode        |
|             |       | (Note 1)                         | 250 | _    | 10,000 | ns    | XT osc mode        |
|             |       |                                  | 250 | _    | 250    | ns    | HS osc mode (-04)  |
|             |       |                                  | 100 | _    | 250    | ns    | HS osc mode (-10)  |
|             |       |                                  | 50  | _    | 250    | ns    | HS osc mode (-20)  |
|             |       |                                  | 5   | _    | _      | μs    | LP osc mode        |
| 2           | TCY   | Instruction Cycle Time (Note 1)  | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3*          | TosL, | External Clock in (OSC1) High or | 100 | _    | —      | ns    | XT oscillator      |
|             | TosH  | Low Time                         | 2.5 | _    | _      | μs    | LP oscillator      |
|             |       |                                  | 15  | —    | —      | ns    | HS oscillator      |
| 4*          | TosR, | External Clock in (OSC1) Rise or | —   | _    | 25     | ns    | XT oscillator      |
|             | TosF  | Fall Time                        | —   | —    | 50     | ns    | LP oscillator      |
|             |       |                                  | -   | —    | 15     | ns    | HS oscillator      |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

# PIC16C6X

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## FIGURE 22-13: I<sup>2</sup>C BUS START/STOP BITS TIMING



## TABLE 22-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic  |              | Min  | Тур | Мах | Units | Conditions                        |
|------------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|
| 90*              | TSU:STA | START condition | 100 kHz mode | 4700 | —   | —   | ne    | Only relevant for repeated START  |
|                  |         | Setup time      | 400 kHz mode | 600  | —   | —   | 113   | condition                         |
| 91*              | THD:STA | START condition | 100 kHz mode | 4000 | —   | _   | ne    | After this period the first clock |
|                  |         | Hold time       | 400 kHz mode | 600  | _   | _   | 115   | pulse is generated                |
| 92*              | TSU:STO | STOP condition  | 100 kHz mode | 4700 | —   | _   | ne    |                                   |
|                  |         | Setup time      | 400 kHz mode | 600  | -   | —   | 113   |                                   |
| 93               | THD:STO | STOP condition  | 100 kHz mode | 4000 | —   | —   | ne    |                                   |
|                  |         | Hold time       | 400 kHz mode | 600  | —   |     | 115   |                                   |

These parameters are characterized but not tested.

## 24.9 28-Lead Ceramic Side Brazed Dual In-Line with Window (300 mil) (JW)

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Ceramic Side Brazed Dual In-Line (CER) |        |             |           |        |       |       |  |  |
|-------------------------------------------------------|--------|-------------|-----------|--------|-------|-------|--|--|
| 0h.al                                                 |        | Millimeters |           | Inches |       |       |  |  |
| Symbol                                                | Min    | Max         | Notes     | Min    | Max   | Notes |  |  |
| α                                                     | 0°     | 10°         |           | 0°     | 10°   |       |  |  |
| А                                                     | 3.937  | 5.030       |           | 0.155  | 0.198 |       |  |  |
| A1                                                    | 1.016  | 1.524       |           | 0.040  | 0.060 |       |  |  |
| A2                                                    | 2.921  | 3.506       |           | 0.115  | 0.138 |       |  |  |
| A3                                                    | 1.930  | 2.388       |           | 0.076  | 0.094 |       |  |  |
| В                                                     | 0.406  | 0.508       |           | 0.016  | 0.020 |       |  |  |
| B1                                                    | 1.219  | 1.321       | Typical   | 0.048  | 0.052 |       |  |  |
| С                                                     | 0.228  | 0.305       | Typical   | 0.009  | 0.012 |       |  |  |
| D                                                     | 35.204 | 35.916      |           | 1.386  | 1.414 |       |  |  |
| D1                                                    | 32.893 | 33.147      | Reference | 1.295  | 1.305 |       |  |  |
| E                                                     | 7.620  | 8.128       |           | 0.300  | 0.320 |       |  |  |
| E1                                                    | 7.366  | 7.620       |           | 0.290  | 0.300 |       |  |  |
| e1                                                    | 2.413  | 2.667       | Typical   | 0.095  | 0.105 |       |  |  |
| eA                                                    | 7.366  | 7.874       | Reference | 0.290  | 0.310 |       |  |  |
| eB                                                    | 7.594  | 8.179       |           | 0.299  | 0.322 |       |  |  |
| L                                                     | 3.302  | 4.064       |           | 0.130  | 0.160 |       |  |  |
| Ν                                                     | 28     | 28          |           | 28     | 28    |       |  |  |
| S                                                     | 1.143  | 1.397       |           | 0.045  | 0.055 |       |  |  |
| S1                                                    | 0.533  | 0.737       |           | 0.021  | 0.029 |       |  |  |