



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I²C, SPI                                                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-LCC (J-Lead)                                                            |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc64a-04i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 5-11: PORTE FUNCTIONS

| Name   | Bit# | Buffer Type           | Function                                                                                                                                                                                           |
|--------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RE0/RD | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or Read control input in parallel slave port mode.<br>RD<br>1 = Not a read operation<br>0 = Read operation. The system reads the PORTD register (if<br>chip selected)        |
| RE1/WR | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or Write control input in parallel slave port mode.<br>WR<br>1 = Not a write operation<br>0 = Write operation. The system writes to the PORTD register (if<br>chip selected) |
| RE2/CS | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or Chip select control input in parallel slave port<br>mode.<br>CS<br>1 = Device is not selected<br>0 = Device is selected                                                   |

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Buffer is a Schmitt Trigger when in I/O mode, and a TTL buffer when in Parallel Slave Port (PSP) mode.

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2                     | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|-------|-------|-------|-------|---------|-------|---------------------------|-------|-------|--------------------------|---------------------------|
| 09h     | PORTE | _     | —     |       | —       |       | RE2                       | RE1   | RE0   | xxx                      | uuu                       |
| 89h     | TRISE | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE Data Direction Bits |       |       | 0000 -111                | 0000 -111                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells not used by PORTE.

# 8.0 TIMER1 MODULE

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Timer1 is a 16-bit timer/counter consisting of two 8-bit registers (TMR1H and TMR1L) which are readable and writable. Register TMR1 (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing the TMR1 interrupt enable bit TMR1IE (PIE1<0>).

Timer1 can operate in one of two modes:

- · As a timer
- · As a counter

The operating mode is determined by clock select bit, TMR1CS (T1CON<1>) (Figure 8-2).

In timer mode, Timer1 increments every instruction cycle. In counter mode, it increments on every rising edge of the external clock input.

Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>).

Timer1 also has an internal "reset input". This reset can be generated by CCP1 or CCP2 (Capture/Compare/ PWM) module. See Section 10.0 for details. Figure 8-1 shows the Timer1 control register.

For the PIC16C62A/R62/63/R63/64A/R64/65A/R65/ R66/67, when the Timer1 oscillator is enabled (T1OSCEN is set), the RC1 and RC0 pins become inputs. That is, the TRISC<1:0> value is ignored.

For the PIC16C62/64/65, when the Timer1 oscillator is enabled (T1OSCEN is set), RC1 pin becomes an input, however the RC0 pin will have to be configured as an input by setting the TRISC<0> bit.

The Timer1 module also has a software programmable prescaler.

## FIGURE 8-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)



#### 11.3.1 SSP MODULE IN SPI MODE FOR PIC16C66/67

The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO) RC5/SDO
- Serial Data In (SDI) RC4/SDI/SDA
- Serial Clock (SCK) RC3/SCK/SCL

Additionally a fourth pin may be used when in a slave mode of operation:

Slave Select (SS) RA5/SS

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- · Master Mode (SCK is the clock output)
- Slave Mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Clock edge (output data on rising/falling edge of SCK)
- · Clock Rate (Master mode only)
- · Slave Select Mode (Slave mode only)

The SSP consists of a transmit/receive Shift Register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device. MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the 8-bits of data have been received, that byte is moved to the SSPBUF register. Then the buffer full detect bit BF (SSPSTAT<0>) and interrupt flag bit SSPIF (PIR1<3>) are set. This double buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data will be ignored, and the write collision detect bit WCOL (SSPCON<7>) will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully. When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. Buffer full bit BF (SSPSTAT<0>) indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, bit BF is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally the SSP Interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 11-2 shows the loading of the SSPBUF (SSPSR) for data transmission. The shaded instruction is only required if the received data is meaningful.

#### EXAMPLE 11-2: LOADING THE SSPBUF (SSPSR) REGISTER (PIC16C66/67)

| LOOP | BCF<br>BSF<br>BTFSS | STATUS,<br>STATUS,<br>SSPSTAT, | RP1<br>RP0<br>, BF | ;Specify Bank 1<br>;<br>;Has data been<br>;received<br>;(transmit<br>;complete)? |
|------|---------------------|--------------------------------|--------------------|----------------------------------------------------------------------------------|
|      | 9010                | HOOF                           |                    | ,110                                                                             |
|      | BCF                 | STATUS,                        | RP0                | ;Specify Bank 0                                                                  |
|      | MOVF                | SSPBUF,                        | W                  | ;W reg = contents<br>; of SSPBUF                                                 |
|      | MOVWF               | RXDATA                         |                    | ;Save in user RAM                                                                |
|      | MOVF                | TXDATA,                        | W                  | ;W reg = contents<br>; of TXDATA                                                 |
|      | MOVWF               | SSPBUF                         |                    | ;New data to xmit                                                                |

The block diagram of the SSP module, when in SPI mode (Figure 11-9), shows that the SSPSR is not directly readable or writable, and can only be accessed from addressing the SSPBUF register. Additionally, the SSP status register (SSPSTAT) indicates the various status conditions.

#### FIGURE 11-9: SSP BLOCK DIAGRAM (SPI MODE)(PIC16C66/67)



#### 11.4.2 ADDRESSING I<sup>2</sup>C DEVICES

There are two address formats. The simplest is the 7-bit address format with a R/W bit (Figure 11-15). The more complex is the 10-bit address with a R/W bit (Figure 11-16). For 10-bit address format, two bytes must be transmitted with the first five bits specifying this to be a 10-bit address.

#### FIGURE 11-15: 7-BIT ADDRESS FORMAT



# FIGURE 11-16: I<sup>2</sup>C 10-BIT ADDRESS FORMAT



#### 11.4.3 TRANSFER ACKNOWLEDGE

All data must be transmitted per byte, with no limit to the number of bytes transmitted per data transfer. After each byte, the slave-receiver generates an acknowledge bit ( $\overline{ACK}$ ) (Figure 11-17). When a slave-receiver doesn't acknowledge the slave address or received data, the master must abort the transfer. The slave must leave SDA high so that the master can generate the STOP condition (Figure 11-14).

#### FIGURE 11-17: SLAVE-RECEIVER ACKNOWLEDGE



If the master is receiving the data (master-receiver), it generates an acknowledge signal for each received byte of data, except for the last byte. To signal the end of data to the slave-transmitter, the master does not generate an acknowledge (not acknowledge). The slave then releases the SDA line so the master can generate the STOP condition. The master can also generate the STOP condition during the acknowledge pulse for valid termination of data transfer.

If the slave needs to delay the transmission of the next byte, holding the SCL line low will force the master into a wait state. Data transfer continues when the slave releases the SCL line. This allows the slave to move the received data or fetch the data it needs to transfer before allowing the clock to start. This wait state technique can also be implemented at the bit level, Figure 11-18. The slave will inherently stretch the clock, when it is a transmitter, but will not when it is a receiver. The slave will have to clear the SSPCON<4> bit to enable clock stretching when it is a receiver.



#### FIGURE 11-18: DATA TRANSFER WAIT STATE

# FIGURE 11-27: OPERATION OF THE I<sup>2</sup>C MODULE IN IDLE\_MODE, RCV\_MODE OR XMIT\_MODE

| IDLE_MODE (7-bit):<br>if (Addr_match) { Set interrupt;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| else if (R/₩ = 0) set RCV_MODE;<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| RCV_MODE:           if ((SSPBUF=Full) OR (SSPOV = 1))           {         Set SSPOV;           Do not acknowledge;           }                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| else { transfer SSPSK $\rightarrow$ SSPBUF;<br>send $\overline{ACK} = 0;$<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Receive 8-bits in SSPSR;<br>Set interrupt;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| XMIT_MODE:         While ((SSPBUF = Empty) AND (CKP=0)) Hold SCL Low;         Send byte;         Set interrupt;         if ( ACK Received = 1)         {       End of transmission;         Go back to IDLE_MODE;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| else if (ACK Received = 0) Go back to XMIT_MODE;<br>IDLE_MODE (10-Bit):<br>If (High_byte_addr_match AND (R/W = 0))<br>{ PRIOR_ADDR_MATCH = FALSE;<br>Set interrupt;<br>if ((SSPBUF = Full) OR ((SSPOV = 1))<br>{ Set SSPOV;<br>Do not acknowledge;<br>}<br>else { Set UA = 1;<br>Send ĀCK = 0;<br>While (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Receive Low_addr_byte;<br>Set interrupt;<br>Set UA = 1;<br>If (Low_byte_addr_match)<br>{ PRIOR_ADDR_MATCH = TRUE;<br>Send ĀCK = 0;<br>while (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Set UA = 1;<br>If (Low_byte_addr_match)<br>{ PRIOR_ADDR_MATCH = TRUE;<br>Send ĀCK = 0;<br>while (SSPADD not updated) Hold SCL low;<br>Clear UA = 0;<br>Set RCV_MODE;<br>} |  |
| } else if (High_byte_addr_match AND (RW = 1) {                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| }<br>else PRIOR_ADDR_MATCH = FALSE;<br>}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

#### 13.8 Power-down Mode (SLEEP)

#### Applicable Devices

61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, status bit  $\overline{PD}$  (STATUS<3>) is cleared, status bit  $\overline{TO}$  (STATUS<4>) is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD, or VSS, ensure no external circuitry is drawing current from the I/O pin, and disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered.

The  $\overline{\text{MCLR}}/\text{VPP}$  pin must be at a logic high level (VIHMC).

#### 13.8.1 WAKE-UP FROM SLEEP

The device can wake from SLEEP through one of the following events:

- 1. External reset input on MCLR/VPP pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, RB port change, or some peripheral interrupts.

External  $\overline{\text{MCLR}}$  Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits in the STATUS register can be used to determine the cause of device reset. The  $\overline{\text{PD}}$  bit, which is set on power-up is cleared when SLEEP is invoked. The  $\overline{\text{TO}}$  bit is cleared if WDT time-out occurred (and caused wake-up).

The following peripheral interrupts can wake the device from SLEEP:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. SSP (Start/Stop) bit detect interrupt.
- 3. SSP transmit or receive in slave mode (SPI/I<sup>2</sup>C).
- 4. CCP capture mode interrupt.
- 5. Parallel Slave Port read or write.
- 6. USART TX or RX (synchronous slave mode).

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the substruction after the substruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 13.8.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the  $\overline{\text{PD}}$  bit. If the  $\overline{\text{PD}}$  bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

NOTES:

# 17.0 ELECTRICAL CHARACTERISTICS FOR PIC16C62/64

#### Absolute Maximum Ratings †

| Ambient temperature under bias                                     | 55°C to +85°C        |
|--------------------------------------------------------------------|----------------------|
| Storage temperature                                                | 65°C to +150°C       |
| Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) |
| Voltage on VDD with respect to Vss                                 | 0.3V to +7.5V        |
| Voltage on MCLR with respect to Vss (Note 2)                       | 0V to +14V           |
| Voltage on RA4 with respect to Vss                                 | 0V to +14V           |
| Total power dissipation (Note 1)                                   | 1.0W                 |
| Maximum current out of Vss pin                                     |                      |
| Maximum current into VDD pin                                       | 250 mA               |
| Input clamp current, Iik (VI < 0 or VI > VDD)                      | ±20 mA               |
| Output clamp current, loк (Vo < 0 or Vo > VDD)                     | ±20 mA               |
| Maximum output current sunk by any I/O pin                         | 25 mA                |
| Maximum output current sourced by any I/O pin                      | 25 mA                |
| Maximum current sunk by PORTA, PORTB, and PORTE* (combined)        |                      |
| Maximum current sourced by PORTA, PORTB, and PORTE* (combined)     |                      |
| Maximum current sunk by PORTC and PORTD* (combined)                |                      |
| Maximum current sourced by PORTC and PORTD* (combined)             | 200 mA               |
| * PORTD and PORTE not available on the PIC16C62.                   |                      |

Note 1: Power dissipation is calculated as follows: Pdis = VDD x { $IDD - \sum IOH$ } +  $\sum {(VDD-VOH) x IOH} + \sum (VOI x IOL)$ 

Note 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss.

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# TABLE 17-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES)

| osc | PIC16C62-04<br>PIC16C64-04                                                                                   | PIC16C62-10<br>PIC16C64-10                                                                                    | PIC16C62-20<br>PIC16C64-20                                                                                    | PIC16LC62-04<br>PIC16LC64-04                                                                                       | JW Devices                                                                                                   |
|-----|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| RC  | VDD: 4.0V to 6.0V<br>IDD: 3.8 mA max. at 5.5V<br>IPD: 21 μA max. at 4V                                       | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V                                       | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V                                       | VDD: 3.0V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 13.5 μA max. at 3V                                           | VDD: 4.0V to 6.0V<br>IDD: 3.8 mA max. at 5.5V<br>IPD: 21 μA max. at 4V                                       |
| ХТ  | Freq:4 MHz max.<br>VDD: 4.0V to 6.0V<br>IDD: 3.8 mA max. at 5.5V<br>IPD: 21 μA max. at 4V<br>Freq:4 MHz max. | Freq:4 MHz max.<br>VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq:4 MHz max. | Freq:4 MHz max.<br>VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq:4 MHz max. | Freq: 4 MHz max.<br>VDD: 3.0V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 13.5 μA max. at 3.0V<br>Freq: 4 MHz max. | Freq:4 MHz max.<br>VDD: 4.0V to 6.0V<br>IDD: 3.8 mA max. at 5.5V<br>IPD: 21 μA max. at 4V<br>Freq:4 MHz max. |
| HS  | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq:4 MHz max.                | VDD: 4.5V to 5.5V<br>IDD: 15 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 10 MHz max.                 | VDD: 4.5V to 5.5V<br>IDD: 30 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max.                 | Not recommended for<br>use in HS mode                                                                              | VDD: 4.5V to 5.5V<br>IDD: 30 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max.                |
| LP  | VDD: 4.0V to 6.0V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq:200 kHz max.   | Not recommended for<br>use in LP mode                                                                         | Not recommended for<br>use in LP mode                                                                         | VDD: 3.0V to 6.0V<br>IDD: 48 μA max.<br>at 32 kHz, 3.0V<br>IPD: 13.5 μA max. at 3.0V<br>Freq:200 kHz max.          | VDD: 3.0V to 6.0V<br>IDD: 48 μA max.<br>at 32 kHz, 3.0V<br>IPD:13.5 μA max. at 3.0V<br>Freq:200 kHz max.     |

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required.

# 17.2 DC Characteristics: PIC16LC62/64-04 (Commercial, Industrial)

| Standard Operating Conditions (unless otherwise stated)DC CHARACTERISTICSOperating temperature $-40^{\circ}$ C $\leq$ Ta $\leq$ +85°C for industrial and0°C $\leq$ Ta $\leq$ +70°C for commercial |                                                                   |      |      |      |      |            |                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|------------|-----------------------------------------------------------------|
| Param<br>No.                                                                                                                                                                                      | Characteristic                                                    | Sym  | Min  | Тур† | Max  | Units      | Conditions                                                      |
| D001                                                                                                                                                                                              | Supply Voltage                                                    | Vdd  | 3.0  | -    | 6.0  | V          | LP, XT, RC osc configuration (DC - 4 MHz)                       |
| D002*                                                                                                                                                                                             | RAM Data Retention<br>Voltage (Note 1)                            | Vdr  | -    | 1.5  | -    | V          |                                                                 |
| D003                                                                                                                                                                                              | VDD start voltage to<br>ensure internal Power-<br>on Reset signal | VPOR | -    | Vss  | -    | V          | See section on Power-on Reset for details                       |
| D004*                                                                                                                                                                                             | VDD rise rate to ensure<br>internal Power-on Reset<br>signal      | Svdd | 0.05 | -    | -    | V/ms       | See section on Power-on Reset for details                       |
| D010                                                                                                                                                                                              | Supply Current<br>(Note 2, 5)                                     | IDD  | -    | 2.0  | 3.8  | mA         | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 3.0V (Note 4)   |
| D010A                                                                                                                                                                                             |                                                                   |      | -    | 22.5 | 48   | μ <b>A</b> | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled |
| D020                                                                                                                                                                                              | Power-down Current                                                | IPD  | -    | 7.5  | 30   | μA         | VDD = 3.0V, WDT enabled, -40°C to +85°C                         |
| D021                                                                                                                                                                                              | (Note 3, 5)                                                       |      | -    | 0.9  | 13.5 | μA         | VDD = 3.0V, WDT disabled, $0^{\circ}C$ to $+70^{\circ}C$        |
| D021A                                                                                                                                                                                             |                                                                   |      | -    | 0.9  | 18   | μA         | VDD = $3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$   |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD

MCLR = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.

4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.

5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.

# FIGURE 17-5: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



### TABLE 17-5: TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

| Param | Sym           | Characteristic        | Min                  | Тур†               | Max                   | Units | Conditions |    |                    |
|-------|---------------|-----------------------|----------------------|--------------------|-----------------------|-------|------------|----|--------------------|
| NO.   |               |                       |                      | 1                  |                       |       |            |    |                    |
| 40*   | Tt0H          | T0CKI High Pulse V    | Vidth                | No Prescaler       | 0.5TCY + 20           | —     | _          | ns | Must also meet     |
|       |               |                       |                      | With Prescaler     | caler 10              |       | —          | ns | parameter 42       |
| 41*   | Tt0L          | T0CKI Low Pulse W     | /idth                | No Prescaler       | 0.5TCY + 20           | —     | _          | ns | Must also meet     |
|       |               |                       |                      | With Prescaler     | 10                    | —     |            | ns | parameter 42       |
| 42*   | Tt0P          | T0CKI Period          |                      | No Prescaler       | TCY + 40              | —     |            | ns |                    |
|       |               |                       |                      | With Prescaler     | Greater of:           | —     | —          | ns | N = prescale value |
|       |               |                       |                      |                    | 20 or <u>ICY + 40</u> |       |            |    | (2, 4,, 256)       |
| 454   | <b>T</b> 1411 |                       |                      |                    | IN<br>0.5Tour 00      |       |            |    |                    |
| 45"   | ITTH          | I ICKI High Time      | Synchronous, P       | rescaler = 1       | 0.51CY + 20           |       | _          | ns | Must also meet     |
|       |               |                       | Synchronous,         | PIC16C6X           | 15                    | _     | _          | ns | parameter 47       |
|       |               |                       | Prescaler =<br>2,4,8 | PIC16 <b>LC</b> 6X | 25                    | _     | _          | ns |                    |
|       |               |                       | Asynchronous         | PIC16 <b>C</b> 6X  | 30                    | —     | _          | ns |                    |
|       |               |                       |                      | PIC16 <b>LC</b> 6X | 50                    | -     | —          | ns |                    |
| 46*   | Tt1L          | T1CKI Low Time        | Synchronous, P       | rescaler = 1       | 0.5TCY + 20           | —     |            | ns | Must also meet     |
|       |               |                       | Synchronous,         | PIC16 <b>C</b> 6X  | 15                    | —     | _          | ns | parameter 47       |
|       |               |                       | Prescaler =<br>2,4,8 | PIC16 <b>LC</b> 6X | 25                    | -     |            | ns |                    |
|       |               |                       | Asynchronous         | PIC16 <b>C</b> 6X  | 30                    | —     | _          | ns |                    |
|       |               |                       |                      | PIC16 <b>LC</b> 6X | 50                    | —     | -          | ns |                    |
| 47*   | Tt1P          | T1CKI input period    | Synchronous          | PIC16 <b>C</b> 6X  | Greater of:           | —     | _          | ns | N = prescale value |
|       |               |                       |                      |                    | 30 OR <u>TCY + 40</u> |       |            |    | (1, 2, 4, 8)       |
|       |               |                       |                      |                    | N                     |       |            |    |                    |
|       |               |                       |                      | PIC16 <b>LC</b> 6X | Greater of:           |       |            |    | N = prescale value |
|       |               |                       |                      |                    | 50 OR <u>TCY + 40</u> |       |            |    | (1, 2, 4, 8)       |
|       |               |                       |                      |                    | N                     |       |            |    |                    |
|       |               |                       | Asynchronous         | PIC16 <b>C</b> 6X  | 60                    |       |            | ns |                    |
|       |               |                       |                      | PIC16 <b>LC</b> 6X | 100                   |       | —          | ns |                    |
|       | Ft1           | Timer1 oscillator inp | DC                   | -                  | 200                   | kHz   |            |    |                    |
|       |               | (oscillator enabled b | by setting bit T1C   | SCEN)              |                       |       |            |    |                    |
| 48    | TCKEZtmr1     | Delay from external   | clock edge to tin    | ner increment      | 2Tosc                 | -     | 7Tosc      | -  |                    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 17-10: I<sup>2</sup>C BUS DATA TIMING



#### TABLE 17-10: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Parameter<br>No. | Sym     | Characteristic         |              | Min        | Max  | Units | Conditions                                       |
|------------------|---------|------------------------|--------------|------------|------|-------|--------------------------------------------------|
| 100              | Тнідн   | Clock high time        | 100 kHz mode | 4.0        | -    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |
|                  |         |                        | 400 kHz mode | 0.6        | —    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |
|                  |         |                        | SSP Module   | 1.5Tcy     | -    |       |                                                  |
| 101              | TLOW    | Clock low time         | 100 kHz mode | 4.7        | -    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |
|                  |         |                        | 400 kHz mode | 1.3        | -    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |
|                  |         |                        | SSP Module   | 1.5Tcy     | -    |       |                                                  |
| 102              | TR      | SDA and SCL rise       | 100 kHz mode | _          | 1000 | ns    |                                                  |
|                  |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF       |
| 103              | TF      | SDA and SCL fall time  | 100 kHz mode | _          | 300  | ns    |                                                  |
|                  |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF       |
| 90               | TSU:STA | START condition        | 100 kHz mode | 4.7        | _    | μS    | Only relevant for repeated                       |
|                  |         | setup time             | 400 kHz mode | 0.6        | _    | μs    | START condition                                  |
| 91               | THD:STA | START condition hold   | 100 kHz mode | 4.0        | -    | μS    | After this period the first clock                |
|                  |         | time                   | 400 kHz mode | 0.6        | —    | μs    | pulse is generated                               |
| 106              | THD:DAT | Data input hold time   | 100 kHz mode | 0          | —    | ns    |                                                  |
|                  |         |                        | 400 kHz mode | 0          | 0.9  | μs    |                                                  |
| 107              | TSU:DAT | Data input setup time  | 100 kHz mode | 250        | _    | ns    | Note 2                                           |
|                  |         |                        | 400 kHz mode | 100        | —    | ns    |                                                  |
| 92               | Tsu:sto | STOP condition setup   | 100 kHz mode | 4.7        | _    | μs    |                                                  |
|                  |         | time                   | 400 kHz mode | 0.6        | _    | μs    |                                                  |
| 109              | ΤΑΑ     | Output valid from      | 100 kHz mode | —          | 3500 | ns    | Note 1                                           |
|                  |         | clock                  | 400 kHz mode | —          | —    | ns    |                                                  |
| 110              | TBUF    | Bus free time          | 100 kHz mode | 4.7        | _    | μS    | Time the bus must be free                        |
|                  |         |                        | 400 kHz mode | 1.3        | _    | μs    | start                                            |
|                  | Cb      | Bus capacitive loading |              | —          | 400  | pF    |                                                  |

Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A fast-mode (400 kHz) I<sup>2</sup>C-bus device can be used in a standard-mode (100 kHz) I<sup>2</sup>C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max. + tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the SCL line is released.

# 18.2 DC Characteristics: PIC16LC62A/R62/64A/R64-04 (Commercial, Industrial)

| DC CHARACTERISTICSStandard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq TA \leq +85^{\circ}$ C for industrial and $0^{\circ}$ C $\leq TA \leq +270^{\circ}$ C for commercial |                                                                  |               |      |      |     |            | Inless otherwise stated)<br>TA $\leq$ +85°C for industrial and<br>TA $\leq$ +70°C for commercial |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------|------|------|-----|------------|--------------------------------------------------------------------------------------------------|
| Param<br>No.                                                                                                                                                                                                              | Characteristic                                                   | Sym           | Min  | Тур† | Max | ,<br>Units | Conditions                                                                                       |
| D001                                                                                                                                                                                                                      | Supply Voltage                                                   | Vdd           | 2.5  | -    | 6.0 | V          | LP, XT, RC osc configuration (DC - 4 MHz)                                                        |
| D002*                                                                                                                                                                                                                     | RAM Data Retention Volt-<br>age (Note 1)                         | Vdr           | -    | 1.5  | -   | V          |                                                                                                  |
| D003                                                                                                                                                                                                                      | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR          | -    | Vss  | -   | V          | See section on Power-on Reset for details                                                        |
| D004*                                                                                                                                                                                                                     | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | Svdd          | 0.05 | -    | -   | V/ms       | See section on Power-on Reset for details                                                        |
| D005                                                                                                                                                                                                                      | Brown-out Reset Voltage                                          | Bvdd          | 3.7  | 4.0  | 4.3 | V          | BODEN bit in configuration word enabled                                                          |
| D010                                                                                                                                                                                                                      | Supply Current (Note 2, 5)                                       | IDD           | -    | 2.0  | 3.8 | mA         | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)                                    |
| D010A                                                                                                                                                                                                                     |                                                                  |               | -    | 22.5 | 48  | μA         | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled                                  |
| D015*                                                                                                                                                                                                                     | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ IBOR | -    | 350  | 425 | μA         | BOR enabled, VDD = 5.0V                                                                          |
| D020                                                                                                                                                                                                                      | Power-down Current                                               | IPD           | -    | 7.5  | 30  | μA         | VDD = 3.0V, WDT enabled, -40°C to +85°C                                                          |
| D021                                                                                                                                                                                                                      | (Note 3, 5)                                                      |               | -    | 0.9  | 5   | μA         | VDD = 3.0V, WDT disabled, 0°C to +70°C                                                           |
| D021A                                                                                                                                                                                                                     |                                                                  |               | -    | 0.9  | 5   | μA         | VDD = $3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$                                    |
| D023*                                                                                                                                                                                                                     | Brown-out Reset Current<br>(Note 6)                              | $\Delta$ IBOR | -    | 350  | 425 | μA         | BOR enabled, VDD = 5.0V                                                                          |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD

- $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.
- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

# Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

## FIGURE 20-3: CLKOUT AND I/O TIMING



| TABLE 20-3. CLROUT AND I/O TIMIING REQUIREMENTS | TABLE 20-3: | <b>CLKOUT AND I/O TIMING REQUIREMENTS</b> |
|-------------------------------------------------|-------------|-------------------------------------------|
|-------------------------------------------------|-------------|-------------------------------------------|

| Parameter<br>No. | Sym      | Characteristic                                |                            | Min | Тур† | Мах         | Units  | Conditions |
|------------------|----------|-----------------------------------------------|----------------------------|-----|------|-------------|--------|------------|
| 10*              | TosH2ckL | OSC1↑ to CLKOUT↓                              | _                          | 75  | 200  | ns          | Note 1 |            |
| 11*              | TosH2ckH | OSC1↑ to CLKOUT↑                              |                            | —   | 75   | 200         | ns     | Note 1     |
| 12*              | TckR     | CLKOUT rise time                              |                            | —   | 35   | 100         | ns     | Note 1     |
| 13*              | TckF     | CLKOUT fall time                              |                            | —   | 35   | 100         | ns     | Note 1     |
| 14*              | TckL2ioV | CLKOUT $\downarrow$ to Port out valid         | CLKOUT ↓ to Port out valid |     |      | 0.5TCY + 20 | ns     | Note 1     |
| 15*              | TioV2ckH | Port in valid before CLKOUT $\uparrow$        | Tosc + 200                 |     | —    | ns          | Note 1 |            |
| 16*              | TckH2iol | Port in hold after CLKOUT $\uparrow$          | 0                          |     | _    | ns          | Note 1 |            |
| 17*              | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Port out val  | —                          | 50  | 150  | ns          |        |            |
| 18*              | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input    | PIC16 <b>C</b> 63/65A      | 100 |      | _           | ns     |            |
|                  |          | invalid (I/O in hold time)                    | PIC16LC63/65A              | 200 |      | —           | ns     |            |
| 19*              | TioV2osH | Port input valid to OSC1 <sup>↑</sup> (I/O in | setup time)                | 0   |      | _           | ns     |            |
| 20*              | TioR     | Port output rise time                         | PIC16 <b>C</b> 63/65A      | —   | 10   | 40          | ns     |            |
|                  |          |                                               | PIC16 <b>LC</b> 63/65A     | —   |      | 80          | ns     |            |
| 21*              | TioF     | Port output fall time                         | PIC16 <b>C</b> 63/65A      | _   | 10   | 40          | ns     |            |
|                  |          |                                               | PIC16 <b>LC</b> 63/65A     | —   |      | 80          | ns     |            |
| 22††*            | Tinp     | INT pin high or low time                      | Тсү                        | _   | —    | ns          |        |            |
| 23††*            | Trbp     | RB7:RB4 change INT high or low                | <i>i</i> time              | Тсү | —    | —           | ns     |            |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

tt These parameters are asynchronous events not related to any internal clock edge.

Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67



# FIGURE 20-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)

TABLE 20-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)

| Parameter<br>No. | Sym             | Characteristic                 |                        |                        | Min                   | Тур† | Max | Units | Conditions                         |
|------------------|-----------------|--------------------------------|------------------------|------------------------|-----------------------|------|-----|-------|------------------------------------|
| 50*              | TccL            | CCP1 and CCP2                  | No Prescaler           |                        | 0.5Tcy + 20           | _    | _   | ns    |                                    |
|                  |                 | input low time                 | With Prescaler         | PIC16 <b>C</b> 63/65A  | 10                    | —    | —   | ns    |                                    |
|                  |                 |                                |                        | PIC16 <b>LC</b> 63/65A | 20                    | _    | _   | ns    |                                    |
| 51*              | TccH            | CCP1 and CCP2 No Prescaler     |                        |                        | 0.5TCY + 20           | —    | _   | ns    |                                    |
|                  | input high time | With Prescaler                 | PIC16 <b>C</b> 63/65A  | 10                     | —                     | —    | ns  |       |                                    |
|                  |                 |                                |                        | PIC16 <b>LC</b> 63/65A | 20                    | _    | _   | ns    |                                    |
| 52*              | TccP            | CCP1 and CCP2 input period     |                        |                        | <u>3Tcy + 40</u><br>N | -    | —   | ns    | N = prescale value<br>(1,4, or 16) |
| 53*              | TccR            | CCP1 and CCP2 output rise time |                        | PIC16 <b>C</b> 63/65A  | —                     | 10   | 25  | ns    |                                    |
|                  |                 |                                | PIC16 <b>LC</b> 63/65A | —                      | 25                    | 45   | ns  |       |                                    |
| 54*              | TccF            | CCP1 and CCP2 o                | utput fall time        | PIC16 <b>C</b> 63/65A  | _                     | 10   | 25  | ns    |                                    |
|                  |                 |                                |                        | PIC16 <b>LC</b> 63/65A | _                     | 25   | 45  | ns    |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

# FIGURE 22-8: PARALLEL SLAVE PORT TIMING (PIC16C67)



# TABLE 22-7: PARALLEL SLAVE PORT REQUIREMENTS (PIC16C67)

| Parameter<br>No. | Sym      | Characteristic                                                                             |                    | Min | Тур† | Max | Units | Conditions             |
|------------------|----------|--------------------------------------------------------------------------------------------|--------------------|-----|------|-----|-------|------------------------|
| 62*              | TdtV2wrH | Data in valid before $\overline{WR}^{\uparrow}$ or $\overline{CS}^{\uparrow}$ (setup time) |                    | 20  | _    | _   | ns    |                        |
|                  |          |                                                                                            |                    | 25  | —    | —   | ns    | Extended<br>Range Only |
| 63*              | TwrH2dtl | $\overline{WR}$ or $\overline{CS}$ to data–in invalid (hold                                | PIC16 <b>C</b> 67  | 20  | _    | _   | ns    |                        |
|                  |          | time)                                                                                      | PIC16 <b>LC</b> 67 | 35  | —    | —   | ns    |                        |
| 64               | TrdL2dtV | $\overline{\text{RD}}\downarrow$ and $\overline{\text{CS}}\downarrow$ to data–out valid    |                    | -   | —    | 80  | ns    |                        |
|                  |          |                                                                                            |                    | -   | _    | 90  | ns    | Extended<br>Range Only |
| 65*              | TrdH2dtl | $\overline{RD}$ for $\overline{CS}$ to data–out invalid                                    |                    |     | —    | 30  | ns    |                        |

These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not t tested.

# 24.4 18-Lead Plastic Surface Mount (SOIC - Wide, 300 mil Body) (SO)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







| Package Group: Plastic SOIC (SO) |             |            |           |        |       |           |  |  |
|----------------------------------|-------------|------------|-----------|--------|-------|-----------|--|--|
|                                  | Millimeters |            |           | Inches |       |           |  |  |
| Symbol                           | Min         | Мах        | Notes     | Min    | Мах   | Notes     |  |  |
| α                                | 0°          | <b>8</b> ° |           | 0°     | 8°    |           |  |  |
| A                                | 2.362       | 2.642      |           | 0.093  | 0.104 |           |  |  |
| A1                               | 0.101       | 0.300      |           | 0.004  | 0.012 |           |  |  |
| В                                | 0.355       | 0.483      |           | 0.014  | 0.019 |           |  |  |
| С                                | 0.241       | 0.318      |           | 0.009  | 0.013 |           |  |  |
| D                                | 11.353      | 11.735     |           | 0.447  | 0.462 |           |  |  |
| E                                | 7.416       | 7.595      |           | 0.292  | 0.299 |           |  |  |
| е                                | 1.270       | 1.270      | Reference | 0.050  | 0.050 | Reference |  |  |
| Н                                | 10.007      | 10.643     |           | 0.394  | 0.419 |           |  |  |
| h                                | 0.381       | 0.762      |           | 0.015  | 0.030 |           |  |  |
| L                                | 0.406       | 1.143      |           | 0.016  | 0.045 |           |  |  |
| N                                | 18          | 18         |           | 18     | 18    |           |  |  |
| CP                               | _           | 0.102      |           | _      | 0.004 |           |  |  |



Notices For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Plastic SOIC (SO) |             |        |         |        |       |         |  |  |
|----------------------------------|-------------|--------|---------|--------|-------|---------|--|--|
|                                  | Millimeters |        |         | Inches |       |         |  |  |
| Symbol                           | Min         | Мах    | Notes   | Min    | Max   | Notes   |  |  |
| α                                | 0°          | 8°     |         | 0°     | 8°    |         |  |  |
| Α                                | 2.362       | 2.642  |         | 0.093  | 0.104 |         |  |  |
| A1                               | 0.101       | 0.300  |         | 0.004  | 0.012 |         |  |  |
| В                                | 0.355       | 0.483  |         | 0.014  | 0.019 |         |  |  |
| С                                | 0.241       | 0.318  |         | 0.009  | 0.013 |         |  |  |
| D                                | 17.703      | 18.085 |         | 0.697  | 0.712 |         |  |  |
| E                                | 7.416       | 7.595  |         | 0.292  | 0.299 |         |  |  |
| е                                | 1.270       | 1.270  | Typical | 0.050  | 0.050 | Typical |  |  |
| Н                                | 10.007      | 10.643 |         | 0.394  | 0.419 |         |  |  |
| h                                | 0.381       | 0.762  |         | 0.015  | 0.030 |         |  |  |
| L                                | 0.406       | 1.143  |         | 0.016  | 0.045 |         |  |  |
| N                                | 28          | 28     |         | 28     | 28    |         |  |  |
| CP                               | -           | 0.102  |         | -      | 0.004 |         |  |  |

# 24.7 28-Lead Ceramic CERDIP Dual In-line with Window (300 mil)) (JW)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Package Group: Ceramic CERDIP Dual In-Line (CDP) |             |       |           |        |       |           |  |
|--------------------------------------------------|-------------|-------|-----------|--------|-------|-----------|--|
|                                                  | Millimeters |       |           | Inches |       |           |  |
| Symbol                                           | Min         | Мах   | Notes     | Min    | Мах   | Notes     |  |
| α                                                | 0°          | 10°   |           | 0°     | 10°   |           |  |
| Α                                                | 3.30        | 5.84  |           | .130   | 0.230 |           |  |
| A1                                               | 0.38        |       |           | 0.015  | —     |           |  |
| A2                                               | 2.92        | 4.95  |           | 0.115  | 0.195 |           |  |
| В                                                | 0.35        | 0.58  |           | 0.014  | 0.023 |           |  |
| B1                                               | 1.14        | 1.78  | Typical   | 0.045  | 0.070 | Typical   |  |
| С                                                | 0.20        | 0.38  | Typical   | 0.008  | 0.015 | Typical   |  |
| D                                                | 34.54       | 37.72 |           | 1.360  | 1.485 |           |  |
| D2                                               | 32.97       | 33.07 | Reference | 1.298  | 1.302 | Reference |  |
| E                                                | 7.62        | 8.25  |           | 0.300  | 0.325 |           |  |
| E1                                               | 6.10        | 7.87  |           | 0.240  | 0.310 |           |  |
| е                                                | 2.54        | 2.54  | Typical   | 0.100  | 0.100 | Typical   |  |
| eA                                               | 7.62        | 7.62  | Reference | 0.300  | 0.300 | Reference |  |
| eB                                               | —           | 11.43 |           | —      | 0.450 |           |  |
| L                                                | 2.92        | 5.08  |           | 0.115  | 0.200 |           |  |
| N                                                | 28          | 28    |           | 28     | 28    |           |  |
| D1                                               | 0.13        | —     |           | 0.005  | —     |           |  |

#### F.5 PIC16C55X Family of Devices

|             |                                      | PIC16C554                           | PIC16C556 <sup>(1)</sup>            | PIC16C558                           |
|-------------|--------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency of Operation (MHz) | 20                                  | 20                                  | 20                                  |
| Memory      | EPROM Program Memory (x14 words)     | 512                                 | 1K                                  | 2K                                  |
| memory      | Data Memory (bytes)                  | 80                                  | 80                                  | 128                                 |
|             | Timer Module(s)                      | TMR0                                | TMR0                                | TMR0                                |
| Peripherals | Comparators(s)                       | —                                   | —                                   | —                                   |
|             | Internal Reference Voltage           | —                                   | —                                   | —                                   |
|             | Interrupt Sources                    | 3                                   | 3                                   | 3                                   |
|             | I/O Pins                             | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                | 2.5-6.0                             | 2.5-6.0                             | 2.5-6.0                             |
| Features    | Brown-out Reset                      | —                                   | —                                   | —                                   |
|             | Packages                             | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C5XX Family devices use serial programming with clock pin RB6 and data pin RB7. Note 1: Please contact your local Microchip sales office for availability of these devices.

## F.6 PIC16C62X and PIC16C64X Family of Devices

|             |                                         | PIC16C620                           | PIC16C621                           | PIC16C622                           | PIC16C642                                 | PIC16C662                                                 |
|-------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------------|-----------------------------------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz) | 20                                  | 20                                  | 20                                  | 20                                        | 20                                                        |
| Memory      | EPROM Program Memory<br>(x14 words)     | 512                                 | 1K                                  | 2К                                  | 4K                                        | 4K                                                        |
|             | Data Memory (bytes)                     | 80                                  | 80                                  | 128                                 | 176                                       | 176                                                       |
|             | Timer Module(s)                         | TMR0                                | TMR0                                | TMR0                                | TMR0                                      | TMR0                                                      |
| Peripherals | Comparators(s)                          | 2                                   | 2                                   | 2                                   | 2                                         | 2                                                         |
|             | Internal Reference Voltage              | Yes                                 | Yes                                 | Yes                                 | Yes                                       | Yes                                                       |
|             | Interrupt Sources                       | 4                                   | 4                                   | 4                                   | 4                                         | 5                                                         |
|             | I/O Pins                                | 13                                  | 13                                  | 13                                  | 22                                        | 33                                                        |
|             | Voltage Range (Volts)                   | 2.5-6.0                             | 2.5-6.0                             | 2.5-6.0                             | 3.0-6.0                                   | 3.0-6.0                                                   |
| Footuroo    | Brown-out Reset                         | Yes                                 | Yes                                 | Yes                                 | Yes                                       | Yes                                                       |
| Features    | Packages                                | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 28-pin PDIP,<br>SOIC,<br>Windowed<br>CDIP | 40-pin PDIP,<br>Windowed<br>CDIP;<br>44-pin PLCC,<br>MQFP |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high

I/O current capability. All PIC16C62X and PIC16C64X Family devices use serial programming with clock pin RB6 and data pin RB7.

# **PIN COMPATIBILITY**

Devices that have the same package type and VDD, VSs and  $\overline{\text{MCLR}}$  pin locations are said to be pin compatible. This allows these different devices to operate in the same socket. Compatible devices may only requires minor software modification to allow proper operation in the application socket (ex., PIC16C56 and PIC16C61 devices). Not all devices in the same package size are pin compatible; for example, the PIC16C62 is compatible with the PIC16C63, but not the PIC16C55.

Pin compatibility does not mean that the devices offer the same features. As an example, the PIC16C54 is pin compatible with the PIC16C71, but does not have an A/D converter, weak pull-ups on PORTB, or interrupts.

| Pin Compatible Devices                                                                                                                                                                                                                                                                                                                                                          | Package           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| PIC12C508, PIC12C509, PIC12C671, PIC12C672                                                                                                                                                                                                                                                                                                                                      | 8-pin             |
| PIC16C154, PIC16CR154, PIC16C156,<br>PIC16CR156, PIC16C158, PIC16CR158,<br>PIC16C52, PIC16C54, PIC16C54A,<br>PIC16C56,<br>PIC16C56A, PIC16CR58A,<br>PIC16C661,<br>PIC16C554, PIC16C556, PIC16C558<br>PIC16C620, PIC16C621, PIC16C622<br>PIC16C641, PIC16C642, PIC16C661, PIC16C662<br>PIC16C710, PIC16C71, PIC16C711, PIC16C715<br>PIC16F83, PIC16CR83,<br>PIC16F84A, PIC16CR84 | 18-pin,<br>20-pin |
| PIC16C55, PIC16C57, PIC16CR57B                                                                                                                                                                                                                                                                                                                                                  | 28-pin            |
| PIC16CR62, PIC16C62A, PIC16C63, PIC16CR63,<br>PIC16C66, PIC16C72, PIC16C73A, PIC16C76                                                                                                                                                                                                                                                                                           | 28-pin            |
| PIC16CR64, PIC16C64A, PIC16C65A,<br>PIC16CR65, PIC16C67, PIC16C74A, PIC16C77                                                                                                                                                                                                                                                                                                    | 40-pin            |
| PIC17CR42, PIC17C42A,<br>PIC17C43, PIC17CR43, PIC17C44                                                                                                                                                                                                                                                                                                                          | 40-pin            |
| PIC16C923, PIC16C924                                                                                                                                                                                                                                                                                                                                                            | 64/68-pin         |
| PIC17C756, PIC17C752                                                                                                                                                                                                                                                                                                                                                            | 64/68-pin         |

## TABLE F-1: PIN COMPATIBLE DEVICES