Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc65a-04-l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong **PIC16C61 PINOUT DESCRIPTION TABLE 3-1:** | Pin Name | DIP<br>Pin# | SOIC<br>Pin# | Pin Type | Buffer<br>Type | Description | | | |-------------|-------------|--------------|----------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | OSC1/CLKIN | 16 | 16 | I | ST/CMOS <sup>(1)</sup> | Oscillator crystal input/external clock source input. | | | | OSC2/CLKOUT | 15 | 15 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, the pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. | | | | MCLR/VPP | 4 | 4 | I/P | ST | Master clear reset input or programming voltage input. This pin is an active low reset to the device. | | | | | | | | | PORTA is a bi-directional I/O port. | | | | RA0 | 17 | 17 | I/O | TTL | | | | | RA1 | 18 | 18 | I/O | TTL | | | | | RA2 | 1 | 1 | I/O | TTL | | | | | RA3 | 2 | 2 | I/O | TTL | | | | | RA4/T0CKI | 3 | 3 | I/O | ST | RA4 can also be the clock input to the Timer0 timer/counter.<br>Output is open drain type. | | | | | | | | | PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-up on all inputs. | | | | RB0/INT | 6 | 6 | I/O | TTL/ST <sup>(2)</sup> | RB0 can also be the external interrupt pin. | | | | RB1 | 7 | 7 | I/O | TTL | | | | | RB2 | 8 | 8 | I/O | TTL | | | | | RB3 | 9 | 9 | I/O | TTL | | | | | RB4 | 10 | 10 | I/O | TTL | Interrupt on change pin. | | | | RB5 | 11 | 11 | I/O | TTL | Interrupt on change pin. | | | | RB6 | 12 | 12 | I/O | TTL/ST(3) | Interrupt on change pin. Serial programming clock. | | | | RB7 | 13 | 13 | I/O | TTL/ST(3) | Interrupt on change pin. Serial programming data. | | | | Vss | 5 | 5 | Р | _ | Ground reference for logic and I/O pins. | | | | VDD | 14 | 14 | Р | _ | Positive supply for logic and I/O pins. | | | Legend: I = input O = output Note 1: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise. 2: This buffer is a Schmitt Trigger input when configured as the external interrupt. <sup>- =</sup> Not used I/O = input/output TTL = TTL input P = power ST = Schmitt Trigger input <sup>3:</sup> This buffer is a Schmitt Trigger input when used in serial programming mode. #### 4.2.2.3 INTCON REGISTER Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The INTCON Register is a readable and writable register which contains the various enable and flag bits for the TMR0 register overflow, RB port change and external RB0/INT pin interrupts. Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). ### FIGURE 4-11: INTCON REGISTER (ADDRESS 0Bh, 8Bh, 10Bh 18Bh) | R/W-0<br>GIE | R/W-0<br>PEIE | R/W-0<br>T0IE | R/W-0<br>INTE | R/W-0<br>RBIE | R/W-0<br>T0IF | R/W-0<br>INTF | R/W-x<br>RBIF | D. Dandahla hit | |--------------|---------------|-------------------------------------------------|---------------|---------------|--------------------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------| | oit7 | PEIE | TOIE | INTE | RBIE | 1015 | INTE | bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset x = unknown | | bit 7: | 1 = Enable | obal Interrup<br>es all un-ma<br>es all interru | sked interr | | | | | | | bit 6: | 1 = Enable | eripheral Int<br>es all un-ma<br>es all periph | sked peripl | neral interru | ıpts | | | | | bit 5: | 1 = Enable | R0 Overflow<br>es the TMR0<br>es the TMR | overflow i | nterrupt | | | | | | bit 4: | 1 = Enable | I/INT Externes the RB0/I<br>es the RB0/I | NT externa | al interrupt | | | | | | bit 3: | 1 = Enable | Port Chang<br>es the RB po<br>es the RB p | ort change | interrupt | | | | | | bit 2: | 1 = TMR0 | 10 Overflow<br>register ove<br>register did | erflowed (m | ust be clea | red in softwa | re) | | | | bit 1: | 1 = The RE | I/INT Extern<br>30/INT exte<br>30/INT exte | rnal interru | pt occurred | (must be cle | eared in soft | ware) | | | bit 0: | 1 = At leas | Port Chang<br>it one of the<br>of the RB7:F | RB7:RB4 | pins chang | ed state (see<br>d state | Section 5.2 | 2 to clear the | interrupt) | | | be re-enab | oled by the I | RETFIE ins | truction in t | | errupt Servi | | ed, the GIE bit may unintentionally<br>Refer to Section 13.5 for a detailed | | globa | | GIE (INTC | | | | | | corresponding enable bit or the crupt flag bits are clear prior to | Example 4-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that the PCLATH is saved and restored by the interrupt service routine (if interrupts are used). # EXAMPLE 4-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0 ``` ORG 0x500 BSF PCLATH,3 ;Select page 1 (800h-FFFh) BCF PCLATH,4 ;Only on >4K devices CALL SUB1_P1 ;Call subroutine in ;;page 1 (800h-FFFh) ; ORG 0x900 SUB1_P1: ;called subroutine ;;page 1 (800h-FFFh) ; RETURN ;return to Call subroutine ;in page 0 (000h-7FFh) ``` # 4.5 Indirect Addressing, INDF and FSR Registers Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself indirectly (FSR = '0') will produce 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-25. A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 4-2. #### **EXAMPLE 4-2: INDIRECT ADDRESSING** ``` movlw 0x20 ;initialize pointer movwf FSR ; to RAM NEXT clrf INDF ;clear INDF register FSR,F incf ;inc pointer btfss FSR,4 ;all done? ;NO, clear next goto NEXT CONTINUE ;YES, continue ``` ### FIGURE 4-25: DIRECT/INDIRECT ADDRESSING #### 5.7 Parallel Slave Port Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 PORTD operates as an 8-bit wide parallel slave port (microprocessor port) when control bit PSPMODE (TRISE<4>) is set. In slave mode it is asynchronously readable and writable by the external world through RD control input (RE0/RD) and WR control input pin (RE1/WR). It can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting PSPMODE enables port pin RE0/ $\overline{RD}$ to be the $\overline{RD}$ input, RE1/ $\overline{WR}$ to be the $\overline{WR}$ input and RE2/ $\overline{CS}$ to be the $\overline{CS}$ (chip select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set). There are actually two 8-bit latches, one for data-out (from the PIC16/17) and one for data input. The user writes 8-bit data to PORTD data latch and reads data from the port pin latch (note that they have the same address). In this mode, the TRISD register is ignored since the microprocessor is controlling the direction of data flow. A write to the PSP occurs when both the $\overline{\text{CS}}$ and $\overline{\text{WR}}$ lines are first detected low. When either the $\overline{\text{CS}}$ or $\overline{\text{WR}}$ lines become high (level triggered), then the Input Buffer Full status flag bit IBF (TRISE<7>) is set on the Q4 clock cycle, following the next Q2 cycle, to signal the write is complete (Figure 5-12). The interrupt flag bit PSPIF (PIR1<7>) is also set on the same Q4 clock cycle. IBF can only be cleared by reading the PORTD input latch. The input Buffer Overflow status flag bit IBOV (TRISE<5>) is set if a second write to the Parallel Slave Port is attempted when the previous byte has not been read out of the buffer. A read from the PSP occurs when both the $\overline{\text{CS}}$ and $\overline{\text{RD}}$ lines are first detected low. The Output Buffer Full status flag bit OBF (TRISE<6>) is cleared immediately (Figure 5-13) indicating that the PORTD latch is waiting to be read by the external bus. When either the $\overline{\text{CS}}$ or $\overline{\text{RD}}$ pin becomes high (level triggered), the interrupt flag bit PSPIF is set on the Q4 clock cycle, following the next Q2 cycle, indicating that the read is complete. OBF remains low until data is written to PORTD by the user firmware. When not in Parallel Slave Port mode, the IBF and OBF bits are held clear. However, if flag bit IBOV was previously set, it must be cleared in firmware. An interrupt is generated and latched into flag bit PSPIF when a read or write operation is completed. PSPIF must be cleared by the user in firmware and the interrupt can be disabled by clearing the interrupt enable bit PSPIE (PIE1<7>). FIGURE 5-11: PORTD AND PORTE AS A PARALLEL SLAVE PORT #### 7.2 <u>Using Timer0 with External Clock</u> Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. #### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for TOCKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. #### 7.2.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-5 shows the delay from the external clock edge to the timer incrementing. FIGURE 7-5: TIMERO TIMING WITH EXTERNAL CLOCK #### 7.3.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution. Note: To avoid an unintended device RESET, the following instruction sequence (shown in Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. This precaution must ### **EXAMPLE 7-1: CHANGING PRESCALER (TIMER0→WDT)** be followed even if the WDT is disabled. Lines 2 and 3 do NOT have to be included if the final desired prescale value is other than 1:1. If 1:1 is final desired value, then a temporary prescale value is set in lines 2 and 3 and the final prescale value will be set in lines 10 and 11. ``` 1) BSF STATUS, RPO MOVLW b'xx0x0xxx' ;Select clock source and prescale value of 3) MOVWF OPTION REG ;other than 1:1 STATUS, RPO BCF ;Bank 0 5) ;Clear TMR0 and prescaler CLRF TMR0 BSF STATUS, RP1 ;Bank 1 7) MOVLW b'xxxx1xxx' ;Select WDT, do not change prescale value 8) MOVWF OPTION REG 9) CLRWDT ;Clears WDT and prescaler 10) MOVLW b'xxxx1xxx' ;Select new prescale value and WDT 11) MOVWF OPTION REG STATUS, RPO :Bank 0 12) BCF ``` To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2. #### **EXAMPLE 7-2:** CHANGING PRESCALER (WDT→TIMER0) ``` CLRWDT ;Clear WDT and prescaler BSF STATUS, RPO ;Bank 1 MOVLW b'xxxx0xxx';Select TMRO, new prescale value and clock source MOVWF OPTION_REG ; BCF STATUS, RPO ;Bank 0 ``` ### TABLE 7-1: REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |-----------------------|--------|--------|---------------------|------------|-------------|-------------------------|-------|-------|-------|--------------------------|---------------------------| | 01h, 101h | TMR0 | Timer0 | module's r | egister | | | | | | xxxx xxxx | uuuu uuuu | | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE <sup>(1)</sup> | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 81h, 181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 85h | TRISA | _ | _ | PORTA Data | Direction F | Register <sup>(1)</sup> | | | • | 11 1111 | 11 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0. Note 1: TRISA<5> and bit PEIE are not implemented on the PIC16C61, read as '0'. # 10.0 CAPTURE/COMPARE/PWM (CCP) MODULE(s) | Applicable Devices | | | | | | | | | | | | | | | |--------------------|----|-----|-----|----|-----|----|-----|-----|----|-----|-----|----|----|------| | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP1 | | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | CCP2 | Each CCP (Capture/Compare/PWM) module contains a 16-bit register which can operate as a 16-bit capture register, as a 16-bit compare register, or as a PWM master/slave duty cycle register. Both the CCP1 and CCP2 modules are identical in operation, with the exception of the operation of the special event trigger. Table 10-1 and Table 10-2 show the resources and interactions of the CCP modules(s). In the following sections, the operation of a CCP module is described with respect to CCP1. CCP2 operates the same as CCP1, except where noted. #### CCP1 module: Capture/Compare/PWM Register1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. #### CCP2 module: Capture/Compare/PWM Register2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable. For use of the CCP modules, refer to the *Embedded Control Handbook*, "Using the CCP Modules" (AN594). TABLE 10-1: CCP MODE - TIMER RESOURCE | CCP Mode | Timer Resource | |----------|----------------| | Capture | Timer1 | | Compare | Timer1 | | PWM | Timer2 | TABLE 10-2: INTERACTION OF TWO CCP MODULES | CCPx Mode | CCPy Mode | Interaction | |-----------|-----------|---------------------------------------------------------------------------------------| | Capture | Capture | Same TMR1 time-base. | | Capture | Compare | The compare should be configured for the special event trigger, which clears TMR1. | | Compare | Compare | The compare(s) should be configured for the special event trigger, which clears TMR1. | | PWM | PWM | The PWMs will have the same frequency, and update rate (TMR2 interrupt). | | PWM | Capture | None | | PWM | Compare | None | ### 11.4 I<sup>2</sup>C™ Overview This section provides an overview of the Inter-Integrated Circuit (I<sup>2</sup>C) bus, with Section 11.5 discussing the operation of the SSP module in I<sup>2</sup>C mode. The I<sup>2</sup>C bus is a two-wire serial interface developed by the Philips<sup>®</sup> Corporation. The original specification, or standard mode, was for data transfers of up to 100 Kbps. The enhanced specification (fast mode) is also supported. This device will communicate with both standard and fast mode devices if attached to the same bus. The clock will determine the data rate. The I<sup>2</sup>C interface employs a comprehensive protocol to ensure reliable transmission and reception of data. When transmitting data, one device is the "master" which initiates transfer on the bus and generates the clock signals to permit that transfer, while the other device(s) acts as the "slave." All portions of the slave protocol are implemented in the SSP module's hardware, except general call support, while portions of the master protocol need to be addressed in the PIC16CXX software. Table 11-3 defines some of the I<sup>2</sup>C bus terminology. For additional information on the I<sup>2</sup>C interface specification, refer to the Philips document "The I<sup>2</sup>C bus and how to use it." #939839340011, which can be obtained from the Philips Corporation. In the I<sup>2</sup>C interface protocol each device has an address. When a master wishes to initiate a data transfer, it first transmits the address of the device that it wishes to "talk" to. All devices "listen" to see if this is their address. Within this address, a bit specifies if the master wishes to read-from/write-to the slave device. The master and slave are always in opposite modes (transmitter/receiver) of operation during a data transfer. That is they can be thought of as operating in either of these two relations: - · Master-transmitter and Slave-receiver - · Slave-transmitter and Master-receiver In both cases the master generates the clock signal. The output stages of the clock (SCL) and data (SDA) lines must have an open-drain or open-collector in order to perform the wired-AND function of the bus. External pull-up resistors are used to ensure a high level when no device is pulling the line down. The number of devices that may be attached to the I<sup>2</sup>C bus is limited only by the maximum bus loading specification of 400 pF. # 11.4.1 INITIATING AND TERMINATING DATA TRANSFER During times of no data transfer (idle time), both the clock line (SCL) and the data line (SDA) are pulled high through the external pull-up resistors. The START and STOP conditions determine the start and stop of data transmission. The START condition is defined as a high to low transition of the SDA when the SCL is high. The STOP condition is defined as a low to high transition of the SDA when the SCL is high. Figure 11-14 shows the START and STOP conditions. The master generates these conditions for starting and terminating data transfer. Due to the definition of the START and STOP conditions, when data is being transmitted, the SDA line can only change state when the SCL line is low. FIGURE 11-14: START AND STOP CONDITIONS TABLE 11-3: I<sup>2</sup>C BUS TERMINOLOGY | Term | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter | The device that sends the data to the bus. | | Receiver | The device that receives the data from the bus. | | Master | The device which initiates the transfer, generates the clock and terminates the transfer. | | Slave | The device addressed by a master. | | Multi-master | More than one master device in a system. These masters can attempt to control the bus at the same time without corrupting the message. | | Arbitration | Procedure that ensures that only one of the master devices will control the bus. This ensure that the transfer data does not get corrupted. | | Synchronization | Procedure where the clock signals of two or more devices are synchronized. | #### 13.3 Reset #### **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The PIC16CXX differentiates between various kinds of reset: - · Power-on Reset (POR) - MCLR reset during normal operation - MCLR reset during SLEEP - WDT Reset (normal operation) - Brown-out Reset (BOR) Not on PIC16C61/62/ 64/65 Some registers are not affected in any reset condition, their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), on MCLR or WDT Reset, on MCLR reset during SLEEP, and on Brownout Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are set or cleared differently in different reset situations as indicated in Table 13-7, Table 13-8, and Table 13-9. These bits are used in software to determine the nature of the reset. See Table 13-12 for a full description of reset states of all registers. A simplified block diagram of the on-chip reset circuit is shown in Figure 13-9. On the PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/67, the MCLR reset path has a noise filter to detect and ignore small pulses. See parameter #34 for pulse width specifications. It should be noted that a WDT Reset does not drive the MCLR pin low. FIGURE 13-9: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT ### 18.0 ELECTRICAL CHARACTERISTICS FOR PIC16C62A/R62/64A/R64 #### **Absolute Maximum Ratings †** | Ambient temperature under bias | 55°C to +125°C | |--------------------------------------------------------------------|----------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | | | Voltage on VDD with respect to Vss | 0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +14V | | Voltage on RA4 with respect to Vss | 0V to +14V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin | | | Maximum current into VDD pin | 250 mA | | Input clamp current, IiK (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA, PORTB, and PORTE (combined) | 200 mA | | Maximum current sourced by PORTA, PORTB, and PORTE (combined) | 200 mA | | Maximum current sunk by PORTC and PORTD (combined) | 200 mA | | Maximum current sourced by PORTC and PORTD (combined) | 200 mA | Note 1: Power dissipation is calculated as follows: Pdis = VDD $x \{IDD - \sum IOH\} + \sum \{(VDD-VOH) \ x \ IOH\} + \sum (VOI \ x \ IOL) \}$ Note 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 18-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16C62A-04<br>PIC16CR62-04<br>PIC16C64A-04<br>PIC16CR64-04 | PIC16C62A-10<br>PIC16CR62-10<br>PIC16C64A-10<br>PIC16CR64-10 | PIC16C62A-20<br>PIC16CR62-20<br>PIC16C64A-20<br>PIC16CR64-20 | PIC16LC62A-04<br>PIC16LCR62-04<br>PIC16LC64A-04<br>PIC16LCR64-04 | JW Devices | |-----|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | RC | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq:4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.0 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.0 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 2.5V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 5 µA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq:4 MHz max. | | XT | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.0 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.0 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 2.5V to 6.0V IDD: 3.8 mA max. at 3.0V IPD: $5 \mu A$ max. at 3.0V Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | | HS | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 4 MHz max. | | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | Not recommended for use in HS mode | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | | LP | VDD: 4.0V to 6.0V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode | Not recommended for use in LP mode | VDD: 2.5V to 6.0V<br>IDD: 48 μA max. at 32<br>kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | VDD: 2.5V to 6.0V<br>IDD: 48 μA max.<br>at 32 kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. FIGURE 18-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1) TABLE 18-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1) | Parameter No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | | | | |---------------|------|---------------------------|----------------|-------------------------------------|------------------|------|------------------------------------|-------|-----------------------------------|----|----|--| | 50* | TccL | CCP1 | No Prescaler | | 0.5Tcy + 20 | _ | | ns | | | | | | | | input low time | With Prescaler | PIC16 <b>C</b> 62A/R62/<br>64A/R64 | 10 | _ | 1 | ns | | | | | | | | | | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | 20 | _ | 1 | ns | | | | | | 51* | ТссН | CCP1 | No Prescaler | | 0.5Tcy + 20 | _ | - | ns | | | | | | | | input high time | With Prescaler | PIC16 <b>C</b> 62A/R62/<br>64A/R64 | 10 | _ | 1 | ns | | | | | | | | | | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | 20 | _ | 1 | ns | | | | | | 52* | TccP | CCP1 input period | 1 | | 3Tcy + 40<br>N | _ | 1 | ns | N = prescale value<br>(1,4 or 16) | | | | | 53* | TccR | TccR | TccR | TccR | CCP1 output rise | time | PIC16 <b>C</b> 62A/R62/<br>64A/R64 | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | _ | 25 | 45 | ns | | | | | | 54* | TccF | ccF CCP1 output fall time | | PIC16 <b>C</b> 62A/R62/<br>64A/R64 | - | 10 | 25 | ns | | | | | | | | | | PIC16 <b>LC</b> 62A/R62/<br>64A/R64 | _ | 25 | 45 | ns | | | | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 FIGURE 20-8: PARALLEL SLAVE PORT TIMING (PIC16C65A) TABLE 20-7: PARALLEL SLAVE PORT REQUIREMENTS (PIC16C65A) | Parameter No. | Sym | Characteristic | | | Typ† | Max | Units | Conditions | |---------------|----------|----------------------------------------------|---------------------|----|------|-----|-------|------------------------| | 62* | TdtV2wrH | Data in valid before WR↑ or CS↑ (setup time) | | | - | _ | ns | | | | | | | 25 | _ | _ | ns | Extended<br>Range Only | | 63* | TwrH2dtl | WR↑ or CS↑ to data–in invalid (hold | PIC16 <b>C</b> 65A | 20 | _ | _ | ns | | | | | time) | PIC16 <b>LC</b> 65A | 35 | | _ | ns | | | 64 | TrdL2dtV | RD↓ and CS↓ to data–out valid | | _ | _ | 80 | ns | | | | | | | _ | _ | 90 | ns | Extended<br>Range Only | | 65* | TrdH2dtl | RD↑ or CS↑ to data-out invalid | | 10 | | 30 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. 21.1 DC Characteristics: PIC16CR63/R65-04 (Commercial, Industrial) PIC16CR63/R65-10 (Commercial, Industrial) PIC16CR63/R65-20 (Commercial, Industrial) | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | |-----------------------|------------------------------------------------------------------|-------|------------|--------------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------| | D001<br>D001A | Supply Voltage | VDD | 4.0<br>4.5 | - | 5.5<br>5.5 | V<br>V | XT, RC and LP osc configuration HS osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power on Reset for details | | D005 | Brown-out Reset Voltage | BVDD | 3.7 | 4.0 | 4.3 | ٧ | BODEN configuration bit is enabled | | D010 | Supply Current (Note 2, 5) | IDD | - | 2.7 | 5 | mA | XT, RC, osc config Fosc = 4 MHz,<br>VDD = 5.5V (Note 4) | | D013 | | | - | 10 | 20 | mA | HS osc config<br>Fosc = 20 MHz, VDD = 5.5V | | D015* | Brown-out Reset Current (Note 6) | Δlbor | - | 350 | 425 | μA | BOR enabled, VDD = 5.0V | | D020<br>D021<br>D021A | Power-down Current<br>(Note 3, 5) | IPD | - | 10.5<br>1.5<br>1.5 | 42<br>16<br>19 | μΑ<br>μΑ<br>μΑ | VDD = 4.0V, WDT enabled,-40°C to +85°C<br>VDD = 4.0V, WDT disabled,-0°C to +70°C<br>VDD = 4.0V, WDT disabled,-40°C to +85°C | | D023* | Brown-out Reset Current (Note 6) | ΔIBOR | - | 350 | 425 | μА | BOR enabled, VDD = 5.0V | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 8V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which Vop can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1/= external square wave, from rail to rail; all I/O pins tristated, pulled to VDD, - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 $\mu$ A to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. DC CHARACTERISTICS Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 22.3 DC Characteristics: PIC16C66/67-04 (Commercial, Industrial, Extended) PIC16C66/67-10 (Commercial, Industrial, Extended) PIC16C66/67-20 (Commercial, Industrial, Extended) PIC16LC66/67-04 (Commercial, Industrial) Standard Operating Conditions (unless otherwise stated) $\leq$ TA $\leq$ +125°C for extended, Operating temperature -40°C -40°C $\leq$ TA $\leq$ +85°C for industrial and 0°C < TA < +70°C for commercial Operating voltage VDD range as described in DC spec Section 22.1 | and Section 22.2 | | | | | | | | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|--|--| | Characteristic | Sym | Min | | Max | Units | Conditions | | | | | | | † | | | | | | | | | | | | | | | | | • | VIL | | | | | | | | | with TTL buffer | | | - | | - | For entire VDD range | | | | | | | - | | - | $4.5V \le VDD \le 5.5V$ | | | | | | | - | _ | | | | | | · · · · · · · · · · · · · · · · · · · | | | - | - | - | | | | | , | | Vss | - | 0.3Vdd | V | Note1 | | | | | | | | | | | | | | • | VIH | | - | | | | | | | with TTL buffer | | | - | | - | $4.5V \le V_{DD} \le 5.5V$ | | | | | | - | - | VDD | V | For entire VDD range | | | | | | + 0.8V | | | | | | | | with Calcusta Triannan buffer | | 0.01/00 | | 1/00 | ., | For outing Van yours | | | | | | | | | - | For entire VDD range | | | | | | | | | - | Natad | | | | , , | | _ | - | | - | Note1 | | | | | | | - | | | V | | | | | IPURB | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | | | | | | | | | | | | I/O ports | IIL | - | - | ±1 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at hi-<br>impedance | | | | MCLR, RA4/T0CKI | | - | - | ±5 | μΑ | $Vss \leq VPIN \leq VDD$ | | | | OSC1 | | - | - | ±5 | μΑ | Vss ≤ VPIN ≤ VDD, XT, HS and | | | | | | | | | | LP osc configuration | | | | Output Low Voltage | | | | | | | | | | I/O ports | VOL | - | - | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | | | | | | | | | -40°C to +85°C | | | | | | - | - | 0.6 | V | IOL = 7.0 mA, VDD = 4.5V, | | | | | | | | | | -40°C to +125°C | | | | OSC2/CLKOUT (RC osc config) | | - | - | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | | | - | - | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V,<br>-40°C to +125°C | | | | | Input Low Voltage I/O ports with TTL buffer with Schmitt Trigger buffer MCLR, OSC1 (in RC mode) OSC1 (in XT, HS and LP) Input High Voltage I/O ports with TTL buffer with Schmitt Trigger buffer MCLR OSC1 (XT, HS and LP) OSC1 (in RC mode) PORTB weak pull-up current Input Leakage Current (Notes 2, 3) I/O ports MCLR, RA4/T0CKI OSC1 Output Low Voltage I/O ports | Characteristic Sym | Characteristic Sym Min Input Low Voltage I/O ports With TTL buffer Vss Vss with Schmitt Trigger buffer Wss Vss OSC1 (in RC mode) Vss Vss Input High Voltage I/O ports With TTL buffer Vih with TTL buffer 2.0 0.25VDD | Characteristic Sym Min Typ † Input Low Voltage I/O ports With TTL buffer Vss - Vs | Characteristic Sym Min Typ Max | Characteristic Sym Min Typ Max Units | | | These parameters are characterized but not tested. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C6X be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input volt- <sup>3:</sup> Negative current is defined as current sourced by the pin. FIGURE 23-18: TYPICAL IDD vs. CAPACITANCE @ 500 kHz (RC MODE) TABLE 23-1: RC OSCILLATOR FREQUENCIES | Cext | Cext Rext | | Average | | | | | |--------|-----------|-----------------|---------|--|--|--|--| | Cext | HEAL | Fosc @ 5V, 25°C | | | | | | | 22 pF | 5k | 4.12 MHz | ± 1.4% | | | | | | | 10k | 2.35 MHz | ± 1.4% | | | | | | | 100k | 268 kHz | ± 1.1% | | | | | | 100 pF | 3.3k | 1.80 MHz | ± 1.0% | | | | | | | 5k | 1.27 MHz | ± 1.0% | | | | | | | 10k | 688 kHz | ± 1.2% | | | | | | | 100k | 77.2 kHz | ± 1.0% | | | | | | 300 pF | 3.3k | 707 kHz | ± 1.4% | | | | | | | 5k | 501 kHz | ± 1.2% | | | | | | | 10k | 269 kHz | ± 1.6% | | | | | | | 100k | 28.3 kHz | ± 1.1% | | | | | The percentage variation indicated here is part to part variation due to normal process distribution. The variation indicated is ±3 standard deviation from average value for VDD = 5V. FIGURE 23-19: TRANSCONDUCTANCE(gm) OF HS OSCILLATOR vs. VDD FIGURE 23-20: TRANSCONDUCTANCE(gm) OF LP OSCILLATOR vs. VDD # FIGURE 23-21: TRANSCONDUCTANCE(gm) OF XT OSCILLATOR vs. VDD ## F.10 PIC17CXXX Family of Devices | | | PIC17C42A | PIC17CR42 | PIC17C43 | PIC17CR43 | PIC17C44 | |-------------|--------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 33 | 33 | 33 | 33 | 33 | | Memory | EPROM Program Memory (words) | 2K | _ | 4K | _ | 8K | | | ROM Program Memory (words) | _ | 2K | _ | 4K | _ | | | RAM Data Memory (bytes) | 232 | 232 | 454 | 454 | 454 | | Peripherals | Timer Module(s) | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | | | Captures/PWM Module(s) | 2 | 2 | 2 | 2 | 2 | | | Serial Port(s) (USART) | Yes | Yes | Yes | Yes | Yes | | | Hardware Multiply | Yes | Yes | Yes | Yes | Yes | | | External Interrupts | Yes | Yes | Yes | Yes | Yes | | | Interrupt Sources | 11 | 11 | 11 | 11 | 11 | | | I/O Pins | 33 | 33 | 33 | 33 | 33 | | Features | Voltage Range (Volts) | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | | | Number of Instructions | 58 | 58 | 58 | 58 | 58 | | | Packages | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | | | | PIC17C752 | PIC17C756 | |-------------|--------------------------------------|-------------------------------------------|-------------------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 33 | 33 | | | EPROM Program Memory (words) | 8K | 16K | | Memory | ROM Program Memory (words) | _ | _ | | | RAM Data Memory (bytes) | 454 | 902 | | Peripherals | Timer Module(s) | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | TMR0,<br>TMR1,<br>TMR2,<br>TMR3 | | | Captures/PWM Module(s) | 4/3 | 4/3 | | | Serial Port(s) (USART) | 2 | 2 | | | Hardware Multiply | Yes | Yes | | | External Interrupts | Yes | Yes | | | Interrupt Sources | 18 | 18 | | | I/O Pins | 50 | 50 | | Features | Voltage Range (Volts) | 3.0-6.0 | 3.0-6.0 | | | Number of Instructions | 58 | 58 | | | Packages | 64-pin DIP;<br>68-pin LCC,<br>68-pin TQFP | 64-pin DIP;<br>68-pin LCC,<br>68-pin TQFP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. NOTES: | TXSTA | SSP in I <sup>2</sup> C Mode - See I <sup>2</sup> C | |-------------------------------------------------------|-------------------------------------------------------| | Diagram105 | SSPADD25, 27, 29, 31, 33, 34, 9 | | Section105 | SSPBUF 24, 26, 28, 30, 32, 34, 9 | | Summary31, 33 | SSPCON | | W9 | SSPEN | | Special Function Registers, Initialization | SSPIE | | Conditions | SSPIF4 | | Special Function Registers, Reset Conditions131 | SSPM3:SSPM0 | | Special Function Register Summary 24, 26, 28, 30, 32 | · · · · · · · · · · · · · · · · · · · | | • | SSPOV | | File Maps21 | SSPSTAT | | Resets | SSPSTAT Register | | ROM7 | Stack4 | | RP0 bit | Start bit, S 84, 8 | | RP1 | STATUS24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 3 | | RX9106 | Status bits | | RX9D106 | Status Bits During Various Resets | | • | Stop bit, P | | S | Switching Prescalers | | S84, 89 | SYNC,USART Mode Select bit, SYNC | | SCI - See Universal Synchronous Asynchronous Receiver | Synchronizing Clocks, TMR0 | | Transmitter (USART) | Synchronous Serial Port (SSP) | | SCK86 | Block Diagram, SPI Mode8 | | SCL | CDI Manta (Olava Dia system | | SDI | SPI Master/Slave Diagram | | SDO | SPI Mode | | | Synchronous Serial Port Enable bit, SSPEN85, 9 | | Serial Port Enable bit, SPEN | Synchronous Serial Port Interrupt Enable bit, SSPIE 3 | | Serial Programming142 | Synchronous Serial Port Interrupt Flag bit, SSPIF 4 | | Serial Programming, Block Diagram142 | Synchronous Serial Port Mode Select bits, | | Serialized Quick-Turnaround-Production7 | SSPM3:SSPM0 85, 9 | | Single Receive Enable bit, SREN106 | Synchronous Serial Port Module 8 | | Slave Mode | Synchronous Serial Port Status Register 8 | | SCL100 | | | SDA100 | T | | SLEEP Mode123, 141 | T0CS3 | | SMP89 | TOIE | | Software Simulator (MPSIM)161 | TOIF | | SPBRG25, 27, 29, 31, 33, 34 | TOSE | | Special Features, Section | T1CKPS1:T1CKPS0 | | SPEN | | | | T1CON | | SPI | T10SCEN | | Block Diagram86, 91 | T1SYNC 7 | | Master Mode92 | T2CKPS1:T2CKPS07 | | Master Mode Timing93 | T2CON | | Mode86 | TIme-out | | Serial Clock91 | Time-out bit | | Serial Data In91 | Time-out Sequence13 | | Serial Data Out91 | Timer Modules | | Slave Mode Timing94 | Overview, all6 | | Slave Mode Timing Diagram93 | Timer0 | | Slave Select | Block Diagram6 | | SPI clock | Counter Mode | | SPI Mode91 | | | SSPCON 90 | External Clock6 | | | Interrupt 6 | | SSPSTAT89 | Overview 6 | | SPI Clock Edge Select bit, CKE89 | Prescaler 6 | | SPI Data Input Sample Phase Select bit, SMP89 | Section 6 | | SPI Mode86 | Timer Mode 6 | | SREN106 | Timing DiagramTilming Diagrams | | <del>SS</del> 86 | Timer0 6 | | SSP | TMR0 register6 | | Module Overview83 | Timer1 | | Section | Block Diagram | | SSPBUF 92 | | | SSPCON | Capacitor Selection | | SSPSR | Counter Mode, Asynchronous | | | Counter Mode, Synchronous | | SSPSTAT89 | External Clock | | | Oscillator 7 | | Overview6 | 63 | Watchdog Timer | 20 | |-----------------------------------------------|-----|--------------------------------------|-----------------| | Prescaler | 72 | PIC16C63 | | | Read/Write in Asynchronous Counter Mode | | Brown-out Reset | 239 | | Section | | Capture/Compare/PWM | | | | | CLKOUT and I/O | | | Synchronizing with External Clock | | | | | Timer Mode | | External Clock | | | TMR1 Register Pair | 71 | I <sup>2</sup> C Bus Data | | | Timer2 | | I <sup>2</sup> C Bus Start/Stop Bits | 24 | | Block Diagram | 75 | Oscillator Start-up Timer | 239 | | Overview | | Power-up Timer | | | Postscaler | | Reset | | | | | SPI Mode | | | Prescaler | | | | | Timer0 Clock Synchronization, Delay | | Timer0 | | | TImer0 Interrupt | 38 | Timer1 | 240 | | Timer1 Clock Source Select bit, TMR1CS | 71 | USART Synchronous Receive | | | Timer1 External Clock Input Synchronization | | (Master/Slave) | 246 | | Control bit, T1SYNC | 71 | Watchdog Timer | | | Timer1 Input Clock Prescale Select bits | | PIC16C64 | | | Timer1 Mode Selection | | Capture/Compare/PWM | 10 | | | | | | | Timer1 On bit, TMR1ON | | CLKOUT and I/O | | | Timer1 Oscillator Enable Control bit, T1OSCEN | 71 | External Clock | | | Timer2 Clock Prescale Select bits, | | I <sup>2</sup> C Bus Data | 197 | | T2CKPS1:T2CKPS0 | 75 | I <sup>2</sup> C Bus Start/Stop Bits | 196 | | Timer2 Module | 75 | Oscillator Start-up Timer | 19 <sup>.</sup> | | Timer2 On bit, TMR2ON | | Parallel Slave Port | | | | 13 | Power-up Timer | | | Timer2 Output Postscale Select bits, | | | | | TOUTPS3:TOUTPS0 | 75 | Reset | | | Timing Diagrams | | SPI Mode | | | Brown-out Reset12 | 29 | Timer0 | 192 | | I <sup>2</sup> C Clock Synchronization | 98 | Timer1 | 192 | | I <sup>2</sup> C Data Transfer Wait State | | Watchdog Timer | 19 <sup>.</sup> | | I <sup>2</sup> C Multi-Master Arbitration | | PIC16C64A | | | | | Brown-out Reset | 20. | | I <sup>2</sup> C Reception (7-bit Address)10 | U I | Capture/Compare/PWM | | | PIC16C61 | | | | | CLKOUT and I/O17 | | CLKOUT and I/O | | | External Clock16 | 69 | External Clock | | | Oscillator Start-up Timer17 | 71 | I <sup>2</sup> C Bus Data | 213 | | Power-up Timer17 | 71 | I <sup>2</sup> C Bus Start/Stop Bits | 212 | | Reset | | Oscillator Start-up Timer | 20 | | Timer01 | | Parallel Slave Port | | | | | Power-up Timer | | | Watchdog Timer17 | / 1 | Reset | | | PIC16C62 | | | | | Capture/Compare/PWM19 | 93 | SPI Mode | | | CLKOUT and I/O19 | 90 | Timer0 | | | External Clock18 | 89 | Timer1 | 208 | | I <sup>2</sup> C Bus Data19 | 97 | Watchdog Timer | 20 | | I <sup>2</sup> C Bus Start/Stop Bits | | PIC16C65 | | | Oscillator Start-up Timer | | Capture/Compare/PWM | 221 | | · | | CLKOUT and I/O | 22 | | Power-up Timer | | | | | Reset19 | | External Clock | | | SPI Mode19 | 95 | I <sup>2</sup> C Bus Data | | | Timer019 | 92 | I <sup>2</sup> C Bus Start/Stop Bits | | | Timer119 | 92 | Oscillator Start-up Timer | 223 | | Watchdog Timer19 | | Parallel Slave Port | 226 | | PIC16C62A | 01 | Reset | | | | 07 | SPI Mode | | | Brown-out Reset | | | | | Capture/Compare/PWM | | Timer0 | | | CLKOUT and I/O20 | | Timer1 | 224 | | External Clock20 | | USART Synchronous Receive | | | I <sup>2</sup> C Bus Data2 | 13 | (Master/Slave) | | | I <sup>2</sup> C Bus Start/Stop Bits2 | | Watchdog Timer | 223 | | Oscillator Start-up Timer | | PIC16C65A | | | | | Brown-out Reset | 220 | | Power-up Timer | | | | | Reset | | Capture/Compare/PWM | | | SPI Mode2 | | CLKOUT and I/O | | | Timer020 | 08 | External Clock | | | Timer120 | 08 | I <sup>2</sup> C Bus Data | 24 |