Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 368 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-QFP | | Supplier Device Package | 44-MQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc67-04-pq | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong FIGURE 3-1: PIC16C61 BLOCK DIAGRAM TABLE 4-3: SPECIAL FUNCTION REGISTERS FOR THE PIC16C63/R63 (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |----------------------|---------|--------------------|----------------------------|---------------------------|---------------|--------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(1)</sup> | INDF | Addressing | this location | uses conter | nts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 81h | OPTION | RBPU | INTEDG | T0CS | TOSE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Sigr | nificant Byte | | | | | 0000 0000 | 0000 0000 | | 83h <sup>(1)</sup> | STATUS | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 84h <sup>(1)</sup> | FSR | Indirect data | a memory ac | dress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | PORTA Dat | a Direction R | egister | | | | 11 1111 | 11 1111 | | 86h | TRISB | PORTB Dat | TB Data Direction Register | | | | | | | 1111 1111 | 1111 1111 | | 87h | TRISC | PORTC Da | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 88h | _ | Unimpleme | nted | | | | | | | _ | _ | | 89h | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Ah <sup>(1,2)</sup> | PCLATH | _ | _ | _ | Write Buffer | for the uppe | r 5 bits of the | Program C | ounter | 0 0000 | 0 0000 | | 8Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | (5) | (5) | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 8Dh | PIE2 | _ | _ | _ | _ | _ | _ | _ | CCP2IE | 0 | 0 | | 8Eh | PCON | _ | _ | _ | _ | _ | _ | POR | BOR | qq | uu | | 8Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 90h | _ | Unimpleme | nted | | | | | | | _ | _ | | 91h | _ | Unimpleme | nted | | | | | | | _ | _ | | 92h | PR2 | Timer2 Peri | iod Register | | | | | | | 1111 1111 | 1111 1111 | | 93h | SSPADD | Synchronou | us Serial Port | t (I <sup>2</sup> C mode) | Address Reg | gister | | | | 0000 0000 | 0000 0000 | | 94h | SSPSTAT | _ | _ | D/Ā | Р | S | R/W | UA | BF | 00 0000 | 00 0000 | | 95h | _ | Unimpleme | nted | | | | | | | _ | _ | | 96h | _ | Unimpleme | nted | | | | | | | _ | _ | | 97h | _ | Unimpleme | nted | | | | | | | _ | _ | | 98h <sup>(2)</sup> | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h <sup>(2)</sup> | SPBRG | Baud Rate | Generator Re | egister | | | | | | 0000 0000 | 0000 0000 | | 9Ah | _ | Unimpleme | Inimplemented | | | | | | | _ | _ | | 9Bh | _ | Unimpleme | nimplemented | | | | | | | _ | _ | | 9Ch | _ | Unimpleme | nimplemented | | | | | | | _ | _ | | 9Dh | _ | Unimpleme | implemented | | | | | | | _ | _ | | 9Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Fh | _ | Unimpleme | nted | | | | | | | - | _ | $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{q} = \textbf{value depends on condition}, \ \textbf{-} = \textbf{unimplemented location read as '0'}.$ Shaded locations are unimplemented, read as '0'. - Note 1: These registers can be addressed from either bank. - 2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) - 3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. - 4: The IRP and RP1 bits are reserved on the PIC16C63/R63, always maintain these bits clear. - 5: PIE1<7:6> and PIR1<7:6> are reserved on the PIC16C63/R63, always maintain these bits clear. TABLE 4-5: SPECIAL FUNCTION REGISTERS FOR THE PIC16C65/65A/R65 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> | |----------------------|---------|----------------------------|------------------------------------|----------------|----------------|---------------|-----------------|---------------|-----------|--------------------------|------------------------------------------------| | Bank 0 | | | | | | | | | | | | | 00h <sup>(1)</sup> | INDF | Addressing | this location | uses conter | ts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 01h | TMR0 | Timer0 mod | lule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Signi | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(1)</sup> | STATUS | IRP <sup>(5)</sup> | RP1 <sup>(5)</sup> | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 04h <sup>(1)</sup> | FSR | Indirect data | direct data memory address pointer | | | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA | _ | _ | PORTA Dat | a Latch wher | written: PO | RTA pins wh | en read | | xx xxxx | uu uuuu | | 06h | PORTB | PORTB Dat | a Latch whe | n written: PC | ORTB pins wh | nen read | | | | xxxx xxxx | uuuu uuuu | | 07h | PORTC | PORTC Dat | a Latch whe | n written: PO | ORTC pins w | hen read | | | | xxxx xxxx | uuuu uuuu | | 08h | PORTD | PORTD Dat | a Latch whe | n written: PO | ORTD pins w | hen read | | | | xxxx xxxx | uuuu uuuu | | 09h | PORTE | - | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 0Ah <sup>(1,2)</sup> | PCLATH | - | _ | _ | Write Buffer | for the uppe | r 5 bits of the | e Program C | ounter | 0 0000 | 0 0000 | | 0Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF | (6) | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 0Dh | PIR2 | - | _ | _ | _ | _ | _ | _ | CCP2IF | 0 | 0 | | 0Eh | TMR1L | Holding reg | ister for the I | _east Signific | ant Byte of t | he 16-bit TM | R1 register | | | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding reg | ister for the I | Most Signific | ant Byte of th | ne 16-bit TMF | R1 register | | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | - | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | lule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | - | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h | SSPBUF | Synchronou | ıs Serial Por | t Receive Bu | ffer/Transmit | Register | | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 15h | CCPR1L | Capture/Co | mpare/PWM | 1 (LSB) | | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Co | mpare/PWM | 1 (MSB) | | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | - | - | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Trai | USART Transmit Data Register | | | | | | | 0000 0000 | 0000 0000 | | 1Ah | RCREG | USART Red | USART Receive Data Register | | | | | | | 0000 0000 | 0000 0000 | | 1Bh | CCPR2L | Capture/Co | Capture/Compare/PWM2 (LSB) | | | | | | | xxxx xxxx | uuuu uuuu | | 1Ch | CCPR2H | Capture/Compare/PWM2 (MSB) | | | | | | | xxxx xxxx | uuuu uuuu | | | 1Dh | CCP2CON | _ | _ | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 00 0000 | | 1Eh-1Fh | _ | Unimpleme | nted | | | | | | | _ | _ | $\begin{tabular}{ll} Legend: & $x=$ unknown, $u=$ unchanged, $q=$ value depends on condition, $-=$ unimplemented location read as '0'. \\ \end{tabular}$ Shaded locations are unimplemented, read as '0'. Note 1: These registers can be addressed from either bank. <sup>2:</sup> The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>) <sup>3:</sup> Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset. <sup>4:</sup> The BOR bit is reserved on the PIC16C65, always maintain this bit set. <sup>5:</sup> The IRP and RP1 bits are reserved on the PIC16C65/65A/R65, always maintain these bits clear. <sup>6:</sup> PIE1<6> and PIR1<6> are reserved on the PIC16C65/65A/R65, always maintain these bits clear. #### 4.2.2.4 PIE1 REGISTER Applicable Devices 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 This register contains the individual enable bits for the peripheral interrupts. Note: Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. # FIGURE 4-12: PIE1 REGISTER FOR PIC16C62/62A/R62 (ADDRESS 8Ch) | RW-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | |----------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|---------------|--------|--------|--------|------------------------------------------------------------------------------|--|--| | _ | _ | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | R = Readable bit | | | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | | | bit 7-6: | Reserved: | Always ma | intain thes | e bits clear. | | | | | | | | bit 5-4: | Unimpleme | ented: Rea | ad as '0' | | | | | | | | | bit 3: | SSPIE: Synchronous Serial Port Interrupt Enable bit 1 = Enables the SSP interrupt 0 = Disables the SSP interrupt | | | | | | | | | | | bit 2: | CCP1IE: C0<br>1 = Enables<br>0 = Disables | the CCP1 | I interrupt | bit | | | | | | | | bit 1: | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt 0 = Disables the TMR2 to PR2 match interrupt | | | | | | | | | | | bit 0: | TMR1IE: TM<br>1 = Enables<br>0 = Disables | the TMR1 | 1 overflow i | nterrupt | t | | | | | | #### 7.0 TIMERO MODULE **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The Timer0 module has the following features: - 8-bit timer/counter register, TMR0 - Read and write capability - Interrupt on overflow from FFh to 00h - · 8-bit software programmable prescaler - · Internal or external clock select - Edge select for external clock Figure 7-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing bit TOCS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit T0CS. In this mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.2. The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Section 7.3 details the operation of the prescaler. #### 7.1 TMR0 Interrupt Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The TMR0 interrupt is generated when the register (TMR0) overflows from FFh to 00h. This overflow sets interrupt flag bit T0IF (INTCON<2>). The interrupt can be masked by clearing enable bit T0IE (INTCON<5>). Flag bit T0IF must be cleared in software by the TImer0 interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot wake the processor from SLEEP since the timer is shut off during SLEEP. Figure 7-4 displays the Timer0 interrupt timing. #### FIGURE 7-1: TIMERO BLOCK DIAGRAM #### FIGURE 7-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALER #### FIGURE 11-13: SPI MODE TIMING (SLAVE MODE WITH CKE = 1) (PIC16C66/67) TABLE 11-2: REGISTERS ASSOCIATED WITH SPI OPERATION (PIC16C66/67) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Pow | e on<br>er-on<br>set | | on all | |-----------------------|---------|----------------------|------------|--------------|------------------------------|------------|----------|--------|--------|------|----------------------|------|--------| | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | (2) | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | (2) | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 13h | SSPBUF | Synchron | ous Serial | Port Rec | eive Buffe | r/Transmit | Register | | | xxxx | xxxx | uuuu | uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 | 0000 | 0000 | 0000 | | 85h | TRISA | _ | _ | PORTA D | ORTA Data Direction register | | | | | | 1111 | 11 | 1111 | | 87h | TRISC | PORTC D | ata Direct | tion registe | n register | | | | | | 1111 | 1111 | 1111 | | 94h | SSPSTAT | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 | 0000 | 0000 | 0000 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by SSP module in SPI mode. Note 1: PSPIF and PSPIE are reserved on the PIC16C66, always maintain these bits clear. <sup>2:</sup> PIR1<6> and PIE1<6> are reserved, always maintain these bits clear. # 12.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) MODULE **Applicable Devices** 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 The Universal Synchronous Asynchronous Receiver Transmitter (USART) module is one of the two serial I/O modules. (USART is also known as a Serial Communications Interface or SCI) The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT ter- minals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes: - · Asynchronous (full duplex) - · Synchronous Master (half duplex) - Synchronous Slave (half duplex) Bit SPEN (RCSTA<7>) and bits TRISC<7:6> have to be set in order to configure pins RC6/TX/CK and RC7/RX/DT as the Universal Synchronous Asynchronous Receiver Transmitter. #### FIGURE 12-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER (ADDRESS 98h) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|-------|-------|-----|-------|------|-------| | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | | bit7 | | | | | | | bit0 | R = Readable bit W = Writable bit U = Unimplemented bit. read as '0' - n =Value at POR reset bit 7: CSRC: Clock Source Select bit Asynchronous mode Don't care Synchronous mode - 1 = Master mode (Clock generated internally from BRG) - 0 = Slave mode (Clock from external source) bit 6: TX9: 9-bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5: TXEN: Transmit Enable bit 1 = Transmit enabled 0 = Transmit disabled Note: SREN/CREN overrides TXEN in SYNC mode. bit 4: SYNC: USART Mode Select bit 1 = Synchronous mode 0 = Asynchronous mode bit 3: Unimplemented: Read as '0' bit 2: BRGH: High Baud Rate Select bit Asynchronous mode 1 = High speed Note: For the PIC16C63/R63/65/65A/R65 the asynchronous high speed mode (BRGH = 1) may experience a high rate of receive errors. It is recommended that BRGH = 0. If you desire a higher baud rate than BRGH = 0 can support, refer to the device errata for additional infor- mation or use the PIC16C66/67. 0 = Low speed Synchronous mode Unused in this mode bit 1: TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0: TX9D: 9th bit of transmit data. Can be parity bit. | IORWF | Inclusive | OR W | with f | | |-------------------|-------------------------------------------------------------|------------------------------|------------------|----------------------| | Syntax: | [ label ] | IORWF | f,d | | | Operands: | $0 \le f \le 12$ $d \in [0,1]$ | 27 | | | | Operation: | (W) .OR. | $(f) \rightarrow (de$ | estination | 1) | | Status Affected: | Z | | | | | Encoding: | 0.0 | 0100 | dfff | ffff | | Description: | Inclusive C<br>ter 'f'. If 'd'<br>W register<br>back in reg | is 0 the re<br>: If 'd' is 1 | sult is plac | ced in the | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | Decode | Read<br>register<br>'f' | Process<br>data | Write to destination | | Example | IORWF | | RESULT, | 0 | | | Before In | | | | | | | RESULT<br>W | = 0x13<br>= 0x91 | - | | | After Inst | • • | _ 0.891 | | | | | RESULT | = 0x13 | 3 | 0x93 | MOVLW | Move Lit | eral to V | V | | |-------------------|-----------------|---------------------|------------------------------|---------------| | Syntax: | [ label ] | MOVLW | / k | | | Operands: | $0 \le k \le 2$ | 55 | | | | Operation: | $k\to(W)$ | | | | | Status Affected: | None | | | | | Encoding: | 11 | 00xx | kkkk | kkkk | | Description: | | | k' is loaded<br>ares will as | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | Decode | Read<br>literal 'k' | Process<br>data | Write to<br>W | | Example | MOVLW | 0x5A | | | | | After Inst | | | | | | | W = | 0x5A | | | | | | | | | | | | | | | | | | | | | | | | | | | MOVF | Move f | | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|----------------------|--|--|--|--|--| | Syntax: | [ label ] | MOVF | f,d | | | | | | | | Operands: | $\begin{array}{l} 0 \leq f \leq 12 \\ d \in [0,1] \end{array}$ | 7 | | | | | | | | | Operation: | $(f) \rightarrow (des$ | stination | ) | | | | | | | | Status Affected: | Z | | | | | | | | | | Encoding: | 00 | 00 1000 dfff ffff | | | | | | | | | Description: | The contents of register f is moved to a destination dependant upon the status of d. If d = 0, destination is W register. If d = 1, the destination is file register f itself. d = 1 is useful to test a file register since status flaq Z is affected. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 1 | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | | Decode | Read<br>register<br>'f' | Process<br>data | Write to destination | | | | | | | Example | MOVF | FSR, | 0 | | | | | | | | | egister | | | | | | | | | Z = 1 | MOVWF | Move W | to f | | | | | | | | |-------------------|---------------------------------------------|-------------------------|-----------------|-----------------------|--|--|--|--|--| | Syntax: | [ label ] | MOVWI | F f | | | | | | | | Operands: | $0 \le f \le 12$ | .7 | | | | | | | | | Operation: | $(W) \rightarrow (f)$ | | | | | | | | | | Status Affected: | None | None | | | | | | | | | Encoding: | 00 | 0000 | 1fff | ffff | | | | | | | Description: | Move data | from W r | egister to | register | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 1 | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | | Decode | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' | | | | | | | Example | MOVWF | OPTIC | ON_REG | | | | | | | | | Before Instruction OPTION = 0xFF W = 0x4F | | | | | | | | | | | After Instruction OPTION = 0x4F | | | | | | | | | W = 0x4F NOP No Operation Syntax: [label] NOP Operands: None Operation: No operation Status Affected: None Encoding: 0000 0xx00000 Description: No operation. Words: Cycles: 1 Q3 Q4 Q Cycle Activity: Q1 Q2 Decode No-No-No-Operation Operation Operation NOP | RETFIE | Return from Interrupt | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|--------------------|--|--|--|--|--| | Syntax: | [ label ] | RETFIE | | | | | | | | | Operands: | None | | | | | | | | | | Operation: | $\begin{array}{c} TOS \to P \\ 1 \to GIE \end{array}$ | $TOS \rightarrow PC$ , $1 \rightarrow GIE$ | | | | | | | | | Status Affected: | None | | | | | | | | | | Encoding: | 0.0 | 0000 | 0000 | 1001 | | | | | | | Description: | Return from Interrupt. Stack is POPed and Top of Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON<7>). This is a two cycle instruction. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 2 | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | 1st Cycle | Decode | No-<br>Operation | Set the<br>GIE bit | Pop from the Stack | | | | | | | 2nd Cycle | No-<br>Operation | No-<br>Operation | No-<br>Operation | No-<br>Operation | | | | | | OPTION Load Option Register Syntax: [ label ] OPTION Operands: None Operation: $(W) \rightarrow OPTION$ Status Affected: None Encoding: Description: Example The contents of the W register are loaded in the OPTION register. This instruction is supported for code compatibility with PIC16C5X products. Since OPTION is a readable/writable register, the user can directly address it. 0110 0010 0000 Words: 1 Cycles: 1 Example To maintain upward compatibility with future PIC16CXX products, do not use this instruction. After Interrupt PC = TOS GIE = 1 SLEEP Syntax: [ label ] SLEEP Operands: None Operation: $00h \rightarrow WDT$ , $0 \rightarrow WDT$ prescaler, $1 \rightarrow \overline{TO}$ $0 \rightarrow \overline{PD}$ TO, PD Status Affected: Encoding: 0000 0110 0011 Description: The power-down status bit, PD is cleared. Time-out status bit, $\overline{\text{TO}}$ is set. Watchdog Timer and its pres- caler are cleared. The processor is put into SLEEP mode with the oscillator stopped. See Section 13.8 for more details. Words: Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Decode No-No-Go to Operation Operation Sleep Example: SLEEP **SUBLW** Subtract W from Literal Syntax: [ label ] SUBLW k Operands: $0 \le k \le 255$ Operation: $k - (W) \rightarrow (W)$ C. DC. Z Status Affected: Encoding: 110x kkkk kkkk The W register is subtracted (2's comple-Description: ment method) from the eight bit literal 'k'. The result is placed in the W register. Words: Cycles: Q1 Q2 Q4 Q Cycle Activity: Q3 Decode Read Process Write to W Example 1: SUBLW 0x02 Before Instruction W С ? ? literal 'k' After Instruction W С 1; result is positive data Ζ Example 2: Before Instruction > 2 W С ? = Z After Instruction W С 1; result is zero z Example 3: Before Instruction > W 3 С ? = ? After Instruction W 0xFF С 0; result is negative z FIGURE 16-10: VIH, VIL OF MCLR, TOCKI AND OSC1 (IN RC MODE) vs. VDD FIGURE 16-11: VTH (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT (IN XT, HS, AND LP MODES) vs. VDD | Applicable Devices | 61 | 62 | 62A | R62 | 63 | R63 | 64 | 64A | R64 | 65 | 65A | R65 | 66 | 67 | NOTES: **DC CHARACTERISTICS** Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67 19.3 DC Characteristics: PIC16C65-04 (Commercial, Industrial) PIC16C65-10 (Commercial, Industrial) PIC16C65-20 (Commercial, Industrial) PIC16LC65-04 (Commercial, Industrial) Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for industrial and 0°C ≤ TA ≤ +70°C for commercial Operating voltage VDD range as described in DC spec Section 19.1 and | | | Operating voltage VDD range as described in DC spec Section 19.1 and Section 19.2 | | | | | | | | | |--------------|-----------------------------|-----------------------------------------------------------------------------------|------------------|----------|---------|-------|------------------------------------------------------------------------------------------------|--|--|--| | Param<br>No. | Characteristic | Sym | Min | Typ<br>† | Max | Units | Conditions | | | | | NO. | Input Low Voltage | | | | | | | | | | | | I/O ports | VIL | | | | | | | | | | D030 | with TTL buffer | V | Vss | _ | 0.15Vpp | V | For entire VDD range | | | | | D030A | | | Vss | _ | 0.8V | ٧ | 4.5V ≤ VDD ≤ 5.5V | | | | | D031 | with Schmitt Trigger buffer | | Vss | _ | 0.2VDD | ٧ | | | | | | D032 | MCLR, OSC1(in RC mode) | | Vss | - | 0.2VDD | V | | | | | | D033 | OSC1 (in XT, HS and LP) | | Vss | - | 0.3VDD | ٧ | Note1 | | | | | | Input High Voltage | | | | | | | | | | | | I/O ports | VIH | | - | | | | | | | | D040 | with TTL buffer | | 2.0 | - | VDD | V | $4.5V \leq V_{DD} \leq 5.5V$ | | | | | D040A | | | 0.25VDD+<br>0.8V | - | VDD | V | For entire VDD range | | | | | D041 | with Schmitt Trigger buffer | | 0.8Vpp | _ | Vpp | | For entire VDD range | | | | | D042 | MCLR | | 0.8VDD | _ | VDD | V | To online VEE range | | | | | D042A | OSC1 (XT, HS and LP) | | 0.7 VDD | _ | VDD | ٧ | Note1 | | | | | D043 | OSC1 (in RC mode) | | 0.9VDD | _ | VDD | V | | | | | | D070 | PORTB weak pull-up current | IPURB | 50 | 250 | 400 | μА | VDD = 5V, VPIN = VSS | | | | | | Input Leakage Current | | | | | | | | | | | | (Notes 2, 3) | | | | | | | | | | | D060 | I/O ports | Iı∟ | - | - | ±1 | μΑ | $Vss \leq VPIN \leq VDD, \ Pin \ at \ hiimpedance$ | | | | | D061 | MCLR, RA4/T0CKI | | - | - | ±5 | μΑ | $Vss \leq VPIN \leq VDD$ | | | | | D063 | OSC1 | | - | - | ±5 | μА | $Vss \leq VPIN \leq VDD, \ XT, \ HS, \ and \ LP \ osc \ configuration$ | | | | | | Output Low Voltage | | | | | | | | | | | D080 | I/O ports | VOL | - | - | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | | D083 | OSC2/CLKOUT (RC osc config) | | - | - | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | | | Output High Voltage | | | | | | | | | | | D090 | I/O ports (Note 3) | Vон | VDD-0.7 | - | - | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | | D092 | OSC2/CLKOUT (RC osc config) | | VDD-0.7 | - | - | V | IOH = -1.3 mA, VDD = $4.5V$ , $-40^{\circ}$ C to $+85^{\circ}$ C | | | | | D150* | Open-Drain High Voltage | VOD | - | - | 14 | V | RA4 pin | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C6X be driven with external clock in RC mode. The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. # FIGURE 19-11: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 19-11: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|----------------------------------------|-----------------------------------|--------------------|-----|------|-----|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | PIC16 <b>C</b> 65 | | _ | 80 | ns | | | | Clock high to data out valid | PIC16 <b>LC</b> 65 | | _ | 100 | ns | | | | 121 | 121 Tckrf Clock out rise time an | Clock out rise time and fall time | PIC16 <b>C</b> 65 | | _ | 45 | ns | | | | | (Master Mode) | PIC16 <b>LC</b> 65 | | _ | 50 | ns | | | 122 | Tdtrf Data out rise time and fall time | PIC16 <b>C</b> 65 | - | _ | 45 | ns | | | | | | PIC16LC6 | PIC16 <b>LC</b> 65 | _ | _ | 50 | ns | | t: Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # FIGURE 19-12: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING #### TABLE 19-12: USART SYNCHRONOUS RECEIVE REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |------------------|----------|------------------------------------------------------------------|-----|------|-----|-------|------------| | 125 | TdtV2ckL | SYNC RCV (MASTER & SLAVE) Data setup before CK ↓ (DT setup time) | 15 | _ | _ | ns | | | 126 | TckL2dtl | Data hold after CK ↓ (DT hold time) | 15 | _ | _ | ns | | <sup>†:</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 20.0 ELECTRICAL CHARACTERISTICS FOR PIC16C63/65A # Absolute Maximum Ratings (†) | · · · · · · · · · · · · · · · · · · · | | |------------------------------------------------------------------------|----------------------| | Ambient temperature under bias | 55°C to +125°C | | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to VSS | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +14V | | Voltage on RA4 with respect to Vss | | | Total power dissipation (Note 1) | | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | | | Input clamp current, Iικ (Vι < 0 or Vι > VDD) | ±20 mA | | Output clamp current, loк (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA, PORTB, and PORTE (Note 3) (combined) | 200 mA | | Maximum current sourced by PORTA, PORTB, and PORTE (Note 3) (combined) | 200 mA | | Maximum current sunk by PORTC and PORTD (Note 3) (combined) | 200 mA | | Maximum current sourced by PORTC and PORTD (Note 3) (combined) | 200 mA | | | | - Note 1: Power dissipation is calculated as follows: Pdis = VDD x {IDD $\Sigma$ IOH} + $\Sigma$ {(VDD-VOH) x IOH} + $\Sigma$ (VOI x IOL) - Note 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP pin rather than pulling this pin directly to Vss. - Note 3: PORTD and PORTE not available on the PIC16C63. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 20-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16C63-04<br>PIC16C65A-04 | PIC16C63-10<br>PIC16C65A-10 | PIC16C63-20<br>PIC16C65A-20 | PIC16LC63-04<br>PIC16LC65A-04 | JW Devices | |-----|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RC | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 2.5V to 6.0V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | | XT | VDD: 4.0V to 6.0V IDD: 5 mA max. at 5.5V IPD: 16 $\mu$ A max. at 4V Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 2.5V to 6.0V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | | HS | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V | VDD: 4.5V to 5.5V<br>IDD: 10 mA max. at 5.5V | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V | Not recommended for use in HS mode | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at<br>5.5V | | | IPD: $1.5 \mu A$ typ. at $4.5 V$ Freq: $4 MHz$ max. | IPD 1.5 μA typ. at 4.5V Freq: 10 MHz max. | IPD: 1.5 μA typ. at 4.5V Freq: 20 MHz max. | use iii no iiiode | IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | | LP | VDD: 4.0V to 6.0V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode | Not recommended for use in LP mode | VDD: 2.5V to 6.0V<br>IDD: 48 μA max. at 32<br>kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | $\begin{array}{c} \text{VDD: } 2.5\text{V to } 6.0\text{V} \\ \text{IDD: } 48~\mu\text{A max.} \\ \text{at } 32~\text{kHz, } 3.0\text{V} \\ \text{IPD: } 5~\mu\text{A max. at } 3.0\text{V} \\ \text{Freq: } 200~\text{kHz max.} \end{array}$ | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. # FIGURE 20-9: SPI MODE TIMING # **TABLE 20-8: SPI MODE REQUIREMENTS** | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|-----------------------|------------------------------------------|----------|------|-----|-------|------------| | 70* | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy | _ | _ | ns | | | 71* | TscH | SCK input high time (slave mode) | Tcy + 20 | _ | _ | ns | | | 72* | TscL | SCK input low time (slave mode) | Tcy + 20 | _ | _ | ns | | | 73* | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 74* | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 75* | TdoR | SDO data output rise time | _ | 10 | 25 | ns | | | 76* | TdoF | SDO data output fall time | _ | 10 | 25 | ns | | | 77* | TssH2doZ | SS↑ to SDO output hi-impedance | 10 | _ | 50 | ns | | | 78* | TscR | SCK output rise time (master mode) | _ | 10 | 25 | ns | | | 79* | TscF | SCK output fall time (master mode) | _ | 10 | 25 | ns | | | 80* | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge | _ | _ | 50 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. #### 21.0 ELECTRICAL CHARACTERISTICS FOR PIC16CR63/R65 # Absolute Maximum Ratings (†) Ambient temperature under bias .....-55°C to +125°C Storage temperature .....-65°C to +150°C Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4)......-...-...-0.3V to (VDD + 0.3V) Voltage on VDD with respect to Vss ......-0.3V to +7.5V Input clamp current. IIK (VI < 0 or VI > VDD)..... Output clamp current, lox (Vo < 0 or Vo > VDD) Maximum output current sunk by any I/O pin.......25 mA Maximum output current sourced by any I/O pin ..... Maximum current sunk by PORTA, PORTB, and PORTE (Note 3) (combined)...... Maximum current sourced by PORTA, PORTB, and PORTE (Note 3) (combined) ...... Maximum current sunk by PORTC and PORTD (Note 3) (combined) ..... Maximum current sourced by PORTC and PORTD (Note 3) (combined)...... Note 1: Power dissipation is calculated as follows: Pdis = VDD x {IDD - ∑IOH} + ∑ {VDD-VOH} x IOH} + ∑(VOI x IOL) Note 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP pin rather than pulling this pin directly to Vss. Note 3: PORTD and PORTE not available on the P(C16CR63). † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 21-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16CR63-04<br>PIC16CR65-04 | PIC16CR63-10<br>PIC16CR65-10 | PIC16CR63-20<br>PIC16CR65-20 | PIC16LCR63-04<br>PIC16LCR65-04 | JW Devices | |-----|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | RC | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 µA max. at 4V<br>Freq: 4 MHz max) | VDD: 4.5V to 5.5V<br>IDD: 2,7 mA typ. at 5.5V<br>IRD: 1.5 µA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 3.0V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | | XT | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 µA max. at 4V<br>Freq: 4 MHz max. | Voo: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V IDD: 2.7 mA typ. at 5.5V IPD: 1.5 $\mu$ A typ. at 4V Freq: 4 MHz max. | VDD: 3.0V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max. | | HS | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at<br>5.5V | VDD: 4.5V to 5.5V<br>IDD: 10 mA max. at 5.5V | VDD: 4.5V to 5.5V IDD: 20 mA max. at 5.5V | Not recommended for use in HS mode | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at<br>5.5V | | | IPD: $1.5~\mu\text{A}$ typ. at $4.5\text{V}$ Freq: $4~\text{MHz}$ max. | IPD 1.5 μA typ. at 4.5V Freq: 10 MHz max. | IPD: $1.5 \mu A$ typ. at $4.5 V$ Freq: 20 MHz max. | use in 113 mode | IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | | LP | VDD: 4.0V to 5.5V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode | Not recommended for use in LP mode | VDD: 3.0V to 5.5V<br>IDD: 48 μA max. at 32<br>kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | VDD: $3.0V$ to $5.5V$ IDD: $48~\mu A$ max. at $32~kHz$ , $3.0V$ IPD: $5~\mu A$ max. at $3.0V$ Freq: $200~kHz$ max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. # TABLE 22-8: SPI MODE REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |---------------|-----------------------|--------------------------------------------------|-------------|------|-----|-------|------------| | 70* | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy | _ | _ | ns | | | 71* | TscH | SCK input high time (slave mode) | Tcy + 20 | - | _ | ns | | | 72* | TscL | SCK input low time (slave mode) | Tcy + 20 | - | _ | ns | | | 73* | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK edge | 100 | | _ | ns | | | 74* | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge | 100 | _ | _ | ns | | | 75* | TdoR | SDO data output rise time | _ | 10 | 25 | ns | | | 76* | TdoF | SDO data output fall time | _ | 10 | 25 | ns | | | 77* | TssH2doZ | SS↑ to SDO output hi-impedance | 10 | - | 50 | ns | | | 78* | TscR | SCK output rise time (master mode) | _ | 10 | 25 | ns | | | 79* | TscF | SCK output fall time (master mode) | _ | 10 | 25 | ns | | | 80* | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge | _ | 1 | 50 | ns | | | 81* | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK edge | Tcy | 1 | _ | ns | | | 82* | TssL2doV | SDO data output valid after <del>SS</del> ↓ edge | _ | _ | 50 | ns | | | 83* | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | 1.5Tcy + 40 | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # F.5 PIC16C55X Family of Devices | | | PIC16C554 | PIC16C556 <sup>(1)</sup> | PIC16C558 | |-------------|--------------------------------------|----------------------|--------------------------|----------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | | Memory | EPROM Program Memory (x14 words) | 512 | 1K | 2K | | Memory | Data Memory (bytes) | 80 | 80 | 128 | | | Timer Module(s) | TMR0 | TMR0 | TMR0 | | Peripherals | Comparators(s) | _ | _ | _ | | | Internal Reference Voltage | _ | _ | _ | | | Interrupt Sources | 3 | 3 | 3 | | | I/O Pins | 13 | 13 | 13 | | | Voltage Range (Volts) | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | | Features | Brown-out Reset | _ | _ | _ | | | Packages | 18-pin DIP, | 18-pin DIP, | 18-pin DIP, | | | | SOIC;<br>20-pin SSOP | SOIC;<br>20-pin SSOP | SOIC;<br>20-pin SSOP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C5XX Family devices use serial programming with clock pin RB6 and data pin RB7. Note 1: Please contact your local Microchip sales office for availability of these devices. # F.6 PIC16C62X and PIC16C64X Family of Devices | | | PIC16C620 | PIC16C621 | PIC16C622 | PIC16C642 | PIC16C662 | |-------------|--------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------------|-----------------------------------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | 20 | | Memory | EPROM Program Memory (x14 words) | 512 | 1K | 2K | 4K | 4K | | | Data Memory (bytes) | 80 | 80 | 128 | 176 | 176 | | | Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 | | Peripherals | Comparators(s) | 2 | 2 | 2 | 2 | 2 | | | Internal Reference Voltage | Yes | Yes | Yes | Yes | Yes | | | Interrupt Sources | 4 | 4 | 4 | 4 | 5 | | | I/O Pins | 13 | 13 | 13 | 22 | 33 | | | Voltage Range (Volts) | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 3.0-6.0 | 3.0-6.0 | | Footures | Brown-out Reset | Yes | Yes | Yes | Yes | Yes | | Features | Packages | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 28-pin PDIP,<br>SOIC,<br>Windowed<br>CDIP | 40-pin PDIP,<br>Windowed<br>CDIP;<br>44-pin PLCC,<br>MQFP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X and PIC16C64X Family devices use serial programming with clock pin RB6 and data pin RB7. | Figure 17-10: | VIH, VIL of $\overline{\text{MCLR}}$ , T0CKI and OSC1 | | Figure 20-7: | Parallel Slave Port Timing | | |---------------|-------------------------------------------------------|-----|---------------|---------------------------------------------|------| | | (in RC Mode) vs. VDD | 177 | Figure 20-8: | SPI Mode Timing | 227 | | Figure 17-11: | Vтн (Input Threshold Voltage) of | | Figure 20-9: | I <sup>2</sup> C Bus Start/Stop Bits Timing | 228 | | | OSC1 Input (in XT, HS, | | Figure 20-10: | I <sup>2</sup> C Bus Data Timing | 229 | | | and LP Modes) vs. VDD | 177 | Figure 20-11: | USART Synchronous Transmission | | | Figure 17-12: | Typical IDD vs. Frequency | | | (Master/Slave) Timing | 230 | | • | (External Clock, 25°C) | 178 | Figure 20-12: | USART Synchronous Receive | | | Figure 17-13: | Maximum IDD vs. Frequency | | 3 | (Master/Slave) Timing | 230 | | ga | (External Clock, -40° to +85°C) | 178 | Figure 21-1: | Load Conditions for Device Timing | 00 | | Eiguro 17 14: | Maximum IDD vs. Frequency | 170 | riguic 21 1. | Specifications | 226 | | rigule 17-14. | | 170 | Fig 01 0. | • | | | | (External Clock, -55° to +125°C) | | Figure 21-2: | External Clock Timing | | | | WDT Timer Time-out Period vs. VDD | 179 | Figure 21-3: | CLKOUT and I/O Timing | 238 | | Figure 17-16: | Transconductance (gm) of HS | | Figure 21-4: | Reset, Watchdog Timer, Oscillator | | | | Oscillator vs. VDD | 179 | | Start-up Timer and Power-up Timer | | | Figure 17-17: | Transconductance (gm) of LP | | | Timing | 239 | | - | Oscillator vs. VDD | 180 | Figure 21-5: | Brown-out Reset Timing | 239 | | Figure 17-18: | Transconductance (gm) of XT | | Figure 21-6: | Timer0 and Timer1 External Clock | | | ga | Oscillator vs. VDD | 180 | gu. 0 | Timings | 240 | | Figure 17 10: | | | Figure 21 7: | • | 240 | | | IOH vs. VOH, VDD = 3V | | Figure 21-7: | Capture/Compare/PWM Timings | 044 | | | IOH vs. VOH, VDD = 5V | | E: 0.1.0 | (CCP1 and CCP2) | 241 | | | IOL vs. VOL, VDD = 3V | | Figure 21-8: | Parallel Slave Port Timing | | | | IOL vs. VOL, VDD = 5V | 181 | | (PIC16C65A) | | | Figure 18-1: | Load Conditions for Device | | Figure 21-9: | SPI Mode Timing | 243 | | | Timing Specifications | 188 | Figure 21-10: | I <sup>2</sup> C Bus Start/Stop Bits Timing | 244 | | Figure 18-2: | External Clock Timing | 189 | Figure 21-11: | I <sup>2</sup> C Bus Data Timing | 245 | | Figure 18-3: | CLKOUT and I/O Timing | | | USART Synchronous Transmission | | | Figure 18-4: | Reset, Watchdog Timer, | | 9 | (Master/Slave) Timing | 246 | | riguic 10 4. | Oscillator Start-up Timer and | | Eiguro 21 12: | USART Synchronous Receive | 240 | | | • | 101 | rigule 21-13. | | 040 | | F: 40 F | Power-up Timer Timing | 191 | F' 00.4 | (Master/Slave) Timing | 246 | | Figure 18-5: | Timer0 and Timer1 External | | Figure 22-1: | Load Conditions for Device Timing | | | | Clock Timings | 192 | | Specifications | 252 | | Figure 18-6: | Capture/Compare/PWM Timings | | Figure 22-2: | External Clock Timing | 253 | | | (CCP1) | 193 | Figure 22-3: | CLKOUT and I/O Timing | 254 | | Figure 18-7: | Parallel Slave Port Timing | | Figure 22-4: | Reset, Watchdog Timer, Oscillator | | | • | (PIC16C64) | 194 | • | Start-up Timer and Power-up Timer | | | Figure 18-8: | SPI Mode Timing | | | Timing | 255 | | Figure 18-9: | I <sup>2</sup> C Bus Start/Stop Bits Timing | | Figure 22-5: | Brown-out Reset Timing | | | Figure 18-10: | | | • | Timer0 and Timer1 External Clock | 200 | | • | • | 197 | Figure 22-6: | | 050 | | Figure 19-1: | Load Conditions for Device | | =: 00= | Timings | 256 | | | Timing Specifications | | Figure 22-7: | Capture/Compare/PWM Timings | | | Figure 19-2: | External Clock Timing | | | (CCP1 and CCP2) | 257 | | Figure 19-3: | CLKOUT and I/O Timing | 206 | Figure 22-8: | Parallel Slave Port Timing | | | Figure 19-4: | Reset, Watchdog Timer, | | | (PIC16CR65) | 258 | | | Oscillator Start-up Timer and | | Figure 22-9: | SPI Mode Timing | 259 | | | Power-up Timer Timing | 207 | Figure 22-10: | I <sup>2</sup> C Bus Start/Stop Bits Timing | 260 | | Figure 19-5: | Brown-out Reset Timing | | | I <sup>2</sup> C Bus Data Timing | | | Figure 19-6: | Timer0 and Timer1 External | | | USART Synchronous Transmission | | | riguio io o. | Clock Timings | 208 | rigaro ZZ TZ. | (Master/Slave) Timing | 262 | | Figure 10.7 | | 200 | Figure 00 10: | | 202 | | Figure 19-7: | Capture/Compare/PWM Timings | 000 | rigure 22-13. | USART Synchronous Receive | 000 | | | (CCP1) | 209 | | (Master/Slave) Timing | 262 | | Figure 19-8: | Parallel Slave Port Timing | | Figure 23-1: | Load Conditions for Device Timing | | | | (PIC16C64A/R64) | | | Specifications | 268 | | Figure 19-9: | SPI Mode Timing | 211 | Figure 23-2: | External Clock Timing | 269 | | Figure 19-10: | I <sup>2</sup> C Bus Start/Stop Bits Timing | 212 | Figure 23-3: | CLKOUT and I/O Timing | 270 | | Figure 19-11: | I <sup>2</sup> C Bus Data Timing | 213 | Figure 23-4: | Reset, Watchdog Timer, Oscillator | | | Figure 20-1: | Load Conditions for Device Timing | | · · | Start-up Timer and Power-up Timer | | | 9 | Specifications | 220 | | Timing | 271 | | Figure 20-2: | External Clock Timing | | Figure 23-5: | | | | • | | | Figure 23-5: | Brown-out Reset Timing | ∠/ ۱ | | Figure 20-3: | CLKOUT and I/O Timing | 222 | Figure 23-6: | Timer0 and Timer1 External Clock | 0=0 | | Figure 20-4: | Reset, Watchdog Timer, Oscillator | | | Timings | 272 | | | Start-up Timer and Power-up Timer | | Figure 23-7: | Capture/Compare/PWM Timings | | | | Timing | 223 | | (CCP1 and CCP2) | 273 | | Figure 20-5: | Timer0 and Timer1 External Clock | | Figure 23-8: | Parallel Slave Port Timing (PIC16C67) | 274 | | | Timings | 224 | Figure 23-9: | SPI Master Mode Timing (CKE = 0) | 275 | | Figure 20-6: | Capture/Compare/PWM Timings | | Figure 23-10: | SPI Master Mode Timing (CKE = 1) | | | - | (CCP1 and CCP2) | 225 | • | SPI Slave Mode Timing (CKE = 0) | | | | , , | | .50 | | |