



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| 2 0 0 0 0 0                |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                   |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 368 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-QFP                                                                     |
| Supplier Device Package    | 44-MQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc67t-04-pq |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams**



### TABLE 1-1: PIC16C6X FAMILY OF DEVICES

|             |                                                 | PIC16C61       | PIC16C62A                  | PIC16CR62                  | PIC16C63                       | PIC16CR63                     |
|-------------|-------------------------------------------------|----------------|----------------------------|----------------------------|--------------------------------|-------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz)         | 20             | 20                         | 20                         | 20                             | 20                            |
|             | EPROM Program Memory<br>(x14 words)             | 1K             | 2К                         | —                          | 4K                             | _                             |
| Memory      | ROM Program Memory<br>(x14 words)               |                | _                          | 2К                         | —                              | 4K                            |
|             | Data Memory (bytes)                             | 36             | 128                        | 128                        | 192                            | 192                           |
|             | Timer Module(s)                                 | TMR0           | TMR0,<br>TMR1,<br>TMR2     | TMR0,<br>TMR1,<br>TMR2     | TMR0,<br>TMR1,<br>TMR2         | TMR0,<br>TMR1,<br>TMR2        |
| Peripherals | Capture/Compare/<br>PWM Module(s)               | _              | 1                          | 1                          | 2                              | 2                             |
|             | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | _              | SPI/I <sup>2</sup> C       | SPI/I <sup>2</sup> C       | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C<br>USART |
|             | Parallel Slave Port                             | _              | _                          | —                          | _                              | _                             |
|             | Interrupt Sources                               | 3              | 7                          | 7                          | 10                             | 10                            |
|             | I/O Pins                                        | 13             | 22                         | 22                         | 22                             | 22                            |
|             | Voltage Range (Volts)                           | 3.0-6.0        | 2.5-6.0                    | 2.5-6.0                    | 2.5-6.0                        | 2.5-6.0                       |
| Features    | In-Circuit Serial Programming                   | Yes            | Yes                        | Yes                        | Yes                            | Yes                           |
|             | Brown-out Reset                                 | _              | Yes                        | Yes                        | Yes                            | Yes                           |
|             | Packages                                        | 18-pin DIP, SO | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC           | 28-pin SDIP,<br>SOIC          |

|             |                                              | PIC16C64A              | PIC16CR64                                 | PIC16C65A                      | PIC16CR65                                       | PIC16C66                       | PIC16C67                                        |
|-------------|----------------------------------------------|------------------------|-------------------------------------------|--------------------------------|-------------------------------------------------|--------------------------------|-------------------------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz)      | 20                     | 20                                        | 20                             | 20                                              | 20                             | 20                                              |
|             | EPROM Program Memory<br>(x14 words)          | 2К                     | _                                         | 4K                             | _                                               | 8K                             | 8K                                              |
| Memory      | ROM Program Memory (x14 words)               | —                      | 2К                                        | _                              | 4K                                              | _                              | _                                               |
|             | Data Memory (bytes)                          | 128                    | 128                                       | 192                            | 192                                             | 368                            | 368                                             |
|             | Timer Module(s)                              | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2                    | TMR0,<br>TMR1,<br>TMR2         | TMR0,<br>TMR1,<br>TMR2                          | TMR0,<br>TMR1,<br>TMR2         | TMR0,<br>TMR1,<br>TMR2                          |
| Peripherals | Capture/Compare/PWM Mod-<br>ule(s)           | 1                      | 1                                         | 2                              | 2                                               | 2                              | 2                                               |
|             | Serial Port(s) (SPI/I <sup>2</sup> C, USART) | SPI/I <sup>2</sup> C   | SPI/I <sup>2</sup> C                      | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART                  | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART                  |
|             | Parallel Slave Port                          | Yes                    | Yes                                       | Yes                            | Yes                                             | _                              | Yes                                             |
|             | Interrupt Sources                            | 8                      | 8                                         | 11                             | 11                                              | 10                             | 11                                              |
|             | I/O Pins                                     | 33                     | 33                                        | 33                             | 33                                              | 22                             | 33                                              |
|             | Voltage Range (Volts)                        | 2.5-6.0                | 2.5-6.0                                   | 2.5-6.0                        | 2.5-6.0                                         | 2.5-6.0                        | 2.5-6.0                                         |
|             | In-Circuit Serial Programming                | Yes                    | Yes                                       | Yes                            | Yes                                             | Yes                            | Yes                                             |
| Features    | Brown-out Reset                              | Yes                    | Yes                                       | Yes                            | Yes                                             | Yes                            | Yes                                             |
|             | Packages                                     |                        | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP |                                | 40-pin DIP;<br>44-pin<br>PLCC,<br>MQFP,<br>TQFP | 28-pin SDIP,<br>SOIC           | 40-pin DIP;<br>44-pin<br>PLCC,<br>MQFP,<br>TQFP |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C6X Family devices use serial programming with clock pin RB6 and data pin RB7.

| Pin Name          | DIP<br>Pin#     | SOIC<br>Pin#      | Pin Type | Buffer<br>Type                   | Description                                                                                                                                                                                                   |
|-------------------|-----------------|-------------------|----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN        | 16              | 16                | I        | ST/CMOS(1)                       | Oscillator crystal input/external clock source input.                                                                                                                                                         |
| OSC2/CLKOUT       | 15              | 15                | 0        | _                                | Oscillator crystal output. Connects to crystal or resonator in crystal<br>oscillator mode. In RC mode, the pin outputs CLKOUT which has<br>1/4 the frequency of OSC1, and denotes the instruction cycle rate. |
| MCLR/VPP          | 4               | 4                 | I/P      | ST                               | Master clear reset input or programming voltage input. This pin is an active low reset to the device.                                                                                                         |
|                   |                 |                   |          |                                  | PORTA is a bi-directional I/O port.                                                                                                                                                                           |
| RA0               | 17              | 17                | I/O      | TTL                              |                                                                                                                                                                                                               |
| RA1               | 18              | 18                | I/O      | TTL                              |                                                                                                                                                                                                               |
| RA2               | 1               | 1                 | I/O      | TTL                              |                                                                                                                                                                                                               |
| RA3               | 2               | 2                 | I/O      | TTL                              |                                                                                                                                                                                                               |
| RA4/T0CKI         | 3               | 3                 | I/O      | ST                               | RA4 can also be the clock input to the Timer0 timer/counter.<br>Output is open drain type.                                                                                                                    |
|                   |                 |                   |          |                                  | PORTB is a bi-directional I/O port. PORTB can be software pro-<br>grammed for internal weak pull-up on all inputs.                                                                                            |
| RB0/INT           | 6               | 6                 | I/O      | TTL/ST <sup>(2)</sup>            | RB0 can also be the external interrupt pin.                                                                                                                                                                   |
| RB1               | 7               | 7                 | I/O      | TTL                              |                                                                                                                                                                                                               |
| RB2               | 8               | 8                 | I/O      | TTL                              |                                                                                                                                                                                                               |
| RB3               | 9               | 9                 | I/O      | TTL                              |                                                                                                                                                                                                               |
| RB4               | 10              | 10                | I/O      | TTL                              | Interrupt on change pin.                                                                                                                                                                                      |
| RB5               | 11              | 11                | I/O      | TTL                              | Interrupt on change pin.                                                                                                                                                                                      |
| RB6               | 12              | 12                | I/O      | TTL/ST <sup>(3)</sup>            | Interrupt on change pin. Serial programming clock.                                                                                                                                                            |
| RB7               | 13              | 13                | I/O      | TTL/ST <sup>(3)</sup>            | Interrupt on change pin. Serial programming data.                                                                                                                                                             |
| Vss               | 5               | 5                 | Р        | -                                | Ground reference for logic and I/O pins.                                                                                                                                                                      |
| Vdd               | 14              | 14                | Р        | _                                | Positive supply for logic and I/O pins.                                                                                                                                                                       |
| Legend: I = input | 0 = ou<br>— = N | utput<br>lot used |          | ) = input/outpu<br>L = TTL input |                                                                                                                                                                                                               |

### **PIC16C61 PINOUT DESCRIPTION TABLE 3-1:**

 Note
 1:
 This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.
 2:
 This buffer is a Schmitt Trigger input when configured as the external interrupt.
 Configured as the external interrup

3: This buffer is a Schmitt Trigger input when used in serial programming mode.

| Address              | Name    | Bit 7              | Bit 6              | Bit 5          | Bit 4          | Bit 3         | Bit 2           | Bit 1        | Bit 0       | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets <sup>(3)</sup> |
|----------------------|---------|--------------------|--------------------|----------------|----------------|---------------|-----------------|--------------|-------------|--------------------------|------------------------------------------------|
| Bank 0               |         |                    |                    |                |                |               |                 |              |             |                          |                                                |
| 00h <sup>(1)</sup>   | INDF    | Addressing         | this location      | uses conten    | ts of FSR to   | address data  | a memory (n     | ot a physica | l register) | 0000 0000                | 0000 0000                                      |
| 01h                  | TMR0    | Timer0 mod         | lule's registe     | r              |                |               |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 02h <sup>(1)</sup>   | PCL     | Program Co         | ounter's (PC)      | Least Signif   | icant Byte     |               |                 |              |             | 0000 0000                | 0000 0000                                      |
| 03h <sup>(1)</sup>   | STATUS  | IRP <sup>(5)</sup> | RP1 <sup>(5)</sup> | RP0            | TO             | PD            | Z               | DC           | С           | 0001 1xxx                | 000q quuu                                      |
| 04h <sup>(1)</sup>   | FSR     | Indirect data      | a memory ad        | dress pointe   | er             |               |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 05h                  | PORTA   | —                  | —                  | PORTA Dat      | a Latch wher   | n written: PO | RTA pins wh     | en read      |             | xx xxxx                  | uu uuuu                                        |
| 06h                  | PORTB   | PORTB Dat          | ta Latch whe       | n written: PC  | ORTB pins wi   | nen read      |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 07h                  | PORTC   | PORTC Dat          | ta Latch whe       | n written: PC  | ORTC pins w    | hen read      |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 08h                  |         | Unimpleme          | nted               |                |                |               |                 |              |             | _                        | _                                              |
| 09h                  |         | Unimpleme          | nted               |                |                |               |                 |              |             | —                        | _                                              |
| 0Ah <sup>(1,2)</sup> | PCLATH  | _                  | _                  | _              | Write Buffer   | for the uppe  | r 5 bits of the | e Program C  | ounter      | 0 0000                   | 0 0000                                         |
| 0Bh <sup>(1)</sup>   | INTCON  | GIE                | PEIE               | TOIE           | INTE           | RBIE          | TOIF            | INTF         | RBIF        | 0000 000x                | 0000 000u                                      |
| 0Ch                  | PIR1    | (6)                | (6)                | _              | 1              | SSPIF         | CCP1IF          | TMR2IF       | TMR1IF      | 00 0000                  | 00 0000                                        |
| 0Dh                  |         | Unimpleme          | nted               |                |                |               |                 |              |             | _                        | _                                              |
| 0Eh                  | TMR1L   | Holding reg        | ister for the L    | east Signific  | ant Byte of t  | he 16-bit TM  | R1 register     |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 0Fh                  | TMR1H   | Holding reg        | ister for the M    | /lost Signific | ant Byte of th | ne 16-bit TMF | R1 register     |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 10h                  | T1CON   | —                  | —                  | T1CKPS1        | T1CKPS0        | T1OSCEN       | T1SYNC          | TMR1CS       | TMR10N      | 00 0000                  | uu uuuu                                        |
| 11h                  | TMR2    | Timer2 mod         | lule's registe     | r              |                |               |                 |              |             | 0000 0000                | 0000 0000                                      |
| 12h                  | T2CON   | —                  | TOUTPS3            | TOUTPS2        | TOUTPS1        | TOUTPS0       | TMR2ON          | T2CKPS1      | T2CKPS0     | -000 0000                | -000 0000                                      |
| 13h                  | SSPBUF  | Synchronou         | us Serial Port     | Receive Bu     | ffer/Transmit  | Register      |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 14h                  | SSPCON  | WCOL               | SSPOV              | SSPEN          | CKP            | SSPM3         | SSPM2           | SSPM1        | SSPM0       | 0000 0000                | 0000 0000                                      |
| 15h                  | CCPR1L  | Capture/Co         | mpare/PWM          | 1 (LSB)        |                | ·             | ·               | •            | •           | xxxx xxxx                | uuuu uuuu                                      |
| 16h                  | CCPR1H  | Capture/Co         | mpare/PWM          | 1 (MSB)        |                |               |                 |              |             | xxxx xxxx                | uuuu uuuu                                      |
| 17h                  | CCP1CON | —                  | —                  | CCP1X          | CCP1Y          | CCP1M3        | CCP1M2          | CCP1M1       | CCP1M0      | 00 0000                  | 00 0000                                        |
| 18h-1Fh              | _       | Unimpleme          | nted               |                |                |               |                 |              |             | _                        | _                                              |

### TABLE 4-2: SPECIAL FUNCTION REGISTERS FOR THE PIC16C62/62A/R62

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented location read as '0'. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from either bank.

2: The upper byte of the Program Counter (PC) is not directly accessible. PCLATH is a holding register for the PC whose contents are transferred to the upper byte of the program counter. (PC<12:8>)

3: Other (non power-up) resets include external reset through MCLR and the Watchdog Timer reset.

4: The BOR bit is reserved on the PIC16C62, always maintain this bit set.

5: The IRP and RP1 bits are reserved on the PIC16C62/62A/R62, always maintain these bits clear.

6: PIE1<7:6> and PIR1<7:6> are reserved on the PIC16C62/62A/R62, always maintain these bits clear.

# PIC16C6X

### 4.2.2.4 PIE1 REGISTER

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

This register contains the individual enable bits for the peripheral interrupts.

Bit PEIE (INTCON<6>) must be set to Note: enable any peripheral interrupt.

### FIGURE 4-12: PIE1 REGISTER FOR PIC16C62/62A/R62 (ADDRESS 8Ch)

| RW-0     | R/W-0                                                                                                                  | U-0        | U-0         | R/W-0         | R/W-0  | R/W-0  | R/W-0  |                                                                                                                      |  |
|----------|------------------------------------------------------------------------------------------------------------------------|------------|-------------|---------------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------|--|
| _        | —                                                                                                                      |            | _           | SSPIE         | CCP1IE | TMR2IE | TMR1IE | R = Readable bit                                                                                                     |  |
| bit7     |                                                                                                                        |            |             |               |        |        | bit0   | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>n = Value at POR reset</li> </ul> |  |
| bit 7-6: | Reserved:                                                                                                              | Always ma  | intain thes | e bits clear. |        |        |        |                                                                                                                      |  |
| bit 5-4: | Unimplem                                                                                                               | ented: Rea | ıd as '0'   |               |        |        |        |                                                                                                                      |  |
| bit 3:   | SSPIE: Synchronous Serial Port Interrupt Enable bit<br>1 = Enables the SSP interrupt<br>0 = Disables the SSP interrupt |            |             |               |        |        |        |                                                                                                                      |  |
| bit 2:   | <b>CCP1IE</b> : C<br>1 = Enables<br>0 = Disable                                                                        | s the CCP1 | interrupt   | bit           |        |        |        |                                                                                                                      |  |
| bit 1:   | <b>TMR2IE</b> : TI<br>1 = Enables<br>0 = Disable                                                                       | s the TMR2 | to PR2 ma   | atch interru  | ot     |        |        |                                                                                                                      |  |
| bit 0:   | TMR1IE: TI<br>1 = Enables<br>0 = Disable                                                                               | s the TMR1 | overflow i  | nterrupt      | t      |        |        |                                                                                                                      |  |

### FIGURE 5-4: BLOCK DIAGRAM OF THE RB7:RB4 PINS FOR PIC16C62A/63/R63/64A/65A/ R65/66/67



### TABLE 5-3: PORTB FUNCTIONS

### FIGURE 5-5: BLOCK DIAGRAM OF THE RB3:RB0 PINS



| IADEE 0 0. |      |                       | •                                                                                                                   |
|------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------|
| Name       | Bit# | Buffer Type           | Function                                                                                                            |
| RB0/INT    | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                          |
| RB1        | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB2        | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB3        | bit3 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB4        | bit4 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB5        | bit5 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB6        | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. |
| RB7        | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data.  |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

### TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name   | Bit 7   | Bit 6         | Bit 5      | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets |
|-----------|--------|---------|---------------|------------|-------|-------|-------|-------|-------|--------------------------|---------------------------|
| 06h, 106h | PORTB  | RB7     | RB6           | RB5        | RB4   | RB3   | RB2   | RB1   | RB0   | xxxx xxxx                | uuuu uuuuu                |
| 86h, 186h | TRISB  | PORTB D | ata Directior | n Register |       |       |       |       |       | 1111 1111                | 1111 1111                 |
| 81h, 181h | OPTION | RBPU    | INTEDG        | TOCS       | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                 |
|           |        |         |               |            |       |       |       |       |       |                          |                           |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON register, and then set bit SSPEN. This configures the SDI, SDO, SCK, and  $\overline{SS}$  pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is:

- SDI must have TRISC<4> set
- SDO must have TRISC<5> cleared
- SCK (Master mode) must have TRISC<3> cleared
- SCK (Slave mode) must have TRISC<3> set
- SS must have TRISA<5> set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value. An example would be in master mode where you are only sending data (to a display driver), then both SDI and  $\overline{SS}$  could be used as general purpose outputs by clearing their corresponding TRIS register bits.

Figure 11-10 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge, and latched on the opposite edge of the clock. Both processors should be programmed to same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application firmware. This leads to three scenarios for data transmission:

- · Master sends data Slave sends dummy data
- Master sends data Slave sends data
- · Master sends dummy data Slave sends data

The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2) is to broadcast data by the firmware protocol.

In master mode the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SCK output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor" mode.

In slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched the interrupt flag bit SSPIF (PIR1<3>) is set.

The clock polarity is selected by appropriately programming bit CKP (SSPCON<4>). This then would give waveforms for SPI communication as shown in Figure 11-11, Figure 11-12, and Figure 11-13 where the MSB is transmitted first. In master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- Fosc/4 (or Tcy)
- Fosc/16 (or 4 Tcy)
- Fosc/64 (or 16 Tcy)
- Timer2 output/2

This allows a maximum bit clock frequency (at 20 MHz) of 5 MHz. When in slave mode the external clock must meet the minimum high and low times.

In sleep mode, the slave can transmit and receive data and wake the device from sleep.



### FIGURE 11-10: SPI MASTER/SLAVE CONNECTION (PIC16C66/67)

## 14.0 INSTRUCTION SET SUMMARY

Each PIC16CXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXX instruction set summary in Table 14-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 14-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

### TABLE 14-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| х             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d             | Destination select; $d = 0$ : store result in W,<br>d = 1: store result in file register f.<br>Default is $d = 1$                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| PCLATH        | Program Counter High Latch                                                                                                                                                     |
| GIE           | Global Interrupt Enable bit                                                                                                                                                    |
| WDT           | Watchdog Timer/Counter                                                                                                                                                         |
| TO            | Time-out bit                                                                                                                                                                   |
| PD            | Power-down bit                                                                                                                                                                 |
| dest          | Destination either the W register or the specified register file location                                                                                                      |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 14-2 lists the instructions recognized by the MPASM assembler.

Figure 14-1 shows the general formats that the instructions can have.

Note: To maintain upward compatibility with future PIC16CXX products, do not use the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

### FIGURE 14-1: GENERAL FORMAT FOR INSTRUCTIONS



| SUBWF             | Subtract                                                                   | W from f                     |                                   |                      |
|-------------------|----------------------------------------------------------------------------|------------------------------|-----------------------------------|----------------------|
| Syntax:           | [ label ]                                                                  | SUBWF                        | f,d                               |                      |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$ | ,                            |                                   |                      |
| Operation:        | (f) - (W) $\rightarrow$                                                    | (destina                     | tion)                             |                      |
| Status Affected:  | C, DC, Z                                                                   |                              |                                   |                      |
| Encoding:         | 00                                                                         | 0010                         | dfff                              | ffff                 |
| Description:      | Subtract (2'<br>ister from re<br>stored in the<br>result is sto            | egister 'f'. l<br>e W regist | f 'd' is 0 the<br>er. If 'd' is 1 | result is the        |
| Words:            | 1                                                                          |                              |                                   |                      |
| Cycles:           | 1                                                                          |                              |                                   |                      |
| Q Cycle Activity: | Q1                                                                         | Q2                           | Q3                                | Q4                   |
|                   | Decode                                                                     | Read<br>register 'f'         | Process<br>data                   | Write to destination |
| Example 1:        | SUBWF                                                                      | reg1,1                       |                                   |                      |
|                   | Before Ins                                                                 | truction                     |                                   |                      |
|                   | REG1                                                                       | =                            | 3                                 |                      |
|                   | W<br>C                                                                     | =                            | 2<br>?                            |                      |
|                   | Z                                                                          | =                            | ?                                 |                      |
|                   | After Instru                                                               | uction                       |                                   |                      |
|                   | REG1                                                                       | =                            | 1                                 |                      |
|                   | W<br>C                                                                     | =                            | 2<br>1; result is                 | nositive             |
|                   | z                                                                          | =                            | 0                                 | poolavo              |
| Example 2:        | Before Ins                                                                 | truction                     |                                   |                      |
|                   | REG1                                                                       | =                            | 2                                 |                      |
|                   | W<br>C                                                                     | =                            | 2<br>?                            |                      |
|                   | Z                                                                          | =                            | ?                                 |                      |
|                   | After Instru                                                               | uction                       |                                   |                      |
|                   | REG1                                                                       | =                            | 0                                 |                      |
|                   | W<br>C                                                                     | =                            | 2<br>1; result is                 | 7010                 |
|                   | z                                                                          | =                            | 1                                 | 2010                 |
| Example 3:        | Before Ins                                                                 | truction                     |                                   |                      |
|                   | REG1                                                                       | =                            | 1                                 |                      |
|                   | W<br>C                                                                     | =                            | 2<br>?                            |                      |
|                   | z                                                                          | =                            | ?                                 |                      |
|                   | After Instru                                                               | uction                       |                                   |                      |
|                   | REG1                                                                       | =                            | 0xFF                              |                      |
|                   | W<br>C                                                                     | =                            | 2<br>0; result is                 | negative             |
|                   | z                                                                          | =                            | 0                                 | guivo                |
|                   |                                                                            |                              |                                   |                      |

| SWAPF             | Swap Ni                                                        | bbles in                                                | f                             |                      |
|-------------------|----------------------------------------------------------------|---------------------------------------------------------|-------------------------------|----------------------|
| Syntax:           | [label]                                                        | SWAPF 1                                                 | ,d                            |                      |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 12 \\ d \in [0,1] \end{array}$ | 27                                                      |                               |                      |
| Operation:        | · · ·                                                          | ightarrow (destin $ ightarrow$ (destin                  |                               |                      |
| Status Affected:  | None                                                           |                                                         |                               |                      |
| Encoding:         | 0 0                                                            | 1110                                                    | dfff                          | ffff                 |
| Description:      | 'f' are excl<br>placed in '                                    | r and lower<br>nanged. If<br>W register.<br>in register | 'd' is 0 the<br>If 'd' is 1 t | e result is          |
| Words:            | 1                                                              |                                                         |                               |                      |
| Cycles:           | 1                                                              |                                                         |                               |                      |
| Q Cycle Activity: | Q1                                                             | Q2                                                      | Q3                            | Q4                   |
|                   | Decode                                                         | Read<br>register 'f'                                    | Process<br>data               | Write to destination |
| Example           | SWAPF                                                          | REG,                                                    | 0                             |                      |
|                   | Before In                                                      | struction                                               |                               |                      |
|                   |                                                                | REG1                                                    | = 0x/                         | A5                   |
|                   | After Inst                                                     | truction                                                |                               |                      |
|                   |                                                                | REG1<br>W                                               | = 0x/<br>= 0x5                | .0                   |

| TRIS             | Load TR                                                             | IS Regis                                 | ster                             |                   |
|------------------|---------------------------------------------------------------------|------------------------------------------|----------------------------------|-------------------|
| Syntax:          | [label]                                                             | TRIS                                     | f                                |                   |
| Operands:        | $5 \leq f \leq 7$                                                   |                                          |                                  |                   |
| Operation:       | $(W) \rightarrow TI$                                                | RIS regis                                | ster f;                          |                   |
| Status Affected: | None                                                                |                                          |                                  |                   |
| Encoding:        | 00                                                                  | 0000                                     | 0110                             | Offf              |
| Description:     | The instru<br>compatibil<br>ucts. Since<br>able and v<br>address th | ity with th<br>e TRIS re<br>vritable, th | e PIC16C<br>gisters are          | 5X prod-<br>read- |
| Words:           | 1                                                                   |                                          |                                  |                   |
| Cycles:          | 1                                                                   |                                          |                                  |                   |
| Example          |                                                                     |                                          |                                  |                   |
|                  | with futu                                                           |                                          | rd compa<br>CXX produ<br>uction. | -                 |
|                  |                                                                     |                                          |                                  |                   |

# FIGURE 16-8: MAXIMUM IPD vs. VDD WATCHDOG ENABLED\*



\*IPD, with Watchdog Timer enabled, has two components: The leakage current which increases with higher temperature and the operating current of the Watchdog Timer logic which increases with lower temperature. At -40°C, the latter dominates explaining the apparently anomalous behavior.











FIGURE 16-20: IOH VS. VOH, VDD = 5V



# 18.0 ELECTRICAL CHARACTERISTICS FOR PIC16C62A/R62/64A/R64

### Absolute Maximum Ratings †

| Ambient temperature under bias                                                                       | 55°C to +125°C                                                    |
|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| Storage temperature                                                                                  | 65°C to +150°C                                                    |
| Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4)                                   | 0.3V to (VDD + 0.3V)                                              |
| Voltage on VDD with respect to VSS                                                                   | -0.3V to +7.5V                                                    |
| Voltage on MCLR with respect to Vss (Note 2)                                                         | 0V to +14V                                                        |
| Voltage on RA4 with respect to Vss                                                                   | 0V to +14V                                                        |
| Total power dissipation (Note 1)                                                                     | 1.0W                                                              |
| Maximum current out of VSS pin                                                                       |                                                                   |
| Maximum current into VDD pin                                                                         | 250 mA                                                            |
| Input clamp current, Iк (VI < 0 or VI > VDD)                                                         | ±20 mA                                                            |
| Output clamp current, loк (Vo < 0 or Vo > VDD)                                                       | ±20 mA                                                            |
| Maximum output current sunk by any I/O pin                                                           | 25 mA                                                             |
| Maximum output current sourced by any I/O pin                                                        | 25 mA                                                             |
| Maximum current sunk by PORTA, PORTB, and PORTE (combined)                                           | 200 mA                                                            |
| Maximum current sourced by PORTA, PORTB, and PORTE (combined)                                        | 200 mA                                                            |
| Maximum current sunk by PORTC and PORTD (combined)                                                   | 200 mA                                                            |
| Maximum current sourced by PORTC and PORTD (combined)                                                | 200 mA                                                            |
| Note 1: Power dissipation is calculated as follows: $Pdis = Vop \times (Iop - \sum Iou) + \sum (Vop$ | $V(\alpha u) \times I(\alpha u) + \Sigma(V(\alpha v (\alpha u)))$ |

**Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD -  $\sum$  IOH} +  $\sum$  {(VDD-VOH) x IOH} +  $\sum$ (VOI x IOL)

Note 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss.

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### TABLE 18-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES)

| osc | PIC16C62A-04<br>PIC16CR62-04<br>PIC16C64A-04<br>PIC16CR64-04                                                | PIC16C62A-10<br>PIC16CR62-10<br>PIC16C64A-10<br>PIC16CR64-10                                | PIC16C62A-20<br>PIC16CR62-20<br>PIC16C64A-20<br>PIC16CR64-20                                  | PIC16LC62A-04<br>PIC16LCR62-04<br>PIC16LC64A-04<br>PIC16LCR64-04                                        | JW Devices                                                                                              |
|-----|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RC  | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq:4 MHz max.                     | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max.   | VDD: 2.5V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.               | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq:4 MHz max.                 |
| ХТ  | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                    | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max. | VDD: 4.5V to 5.5V<br>IDD: 2.0 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max.   | VDD: 2.5V to 6.0V<br>IDD: 3.8 mA max. at 3.0V<br>IPD: 5 µA max. at 3.0V<br>Freq: 4 MHz max.             | VDD: 4.0V to 6.0V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                |
| HS  | VpD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 4 MHz max.              |                                                                                             | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | Not recommended for use<br>in HS mode                                                                   | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max.           |
| LP  | VDD: 4.0V to 6.0V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode                                                          | Not recommended for use in LP mode                                                            | VDD: 2.5V to 6.0V<br>IDD: 48 μA max. at 32<br>kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | VDD: 2.5V to 6.0V<br>IDD: 48 μA max.<br>at 32 kHz, 3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. |

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required.

<sup>© 1997-2013</sup> Microchip Technology Inc.

### 18.5 <u>Timing Diagrams and Specifications</u>

### FIGURE 18-2: EXTERNAL CLOCK TIMING



### TABLE 18-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| arameter<br>No. | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions         |
|-----------------|-------|----------------------------------|-----|------|--------|-------|--------------------|
|                 | Fosc  | External CLKIN Frequency         |     |      |        |       |                    |
|                 |       | (Note 1)                         | DC  | _    | 4      | MHz   | XT and RC osc mode |
|                 |       |                                  | DC  | _    | 4      | MHz   | HS osc mode (-04)  |
|                 |       |                                  | DC  | _    | 10     | MHz   | HS osc mode (-10)  |
|                 |       |                                  | DC  | _    | 20     | MHz   | HS osc mode (-20)  |
|                 |       |                                  | DC  | _    | 200    | kHz   | LP osc mode        |
|                 |       | Oscillator Frequency             | DC  | -    | 4      | MHz   | RC osc mode        |
|                 |       | (Note 1)                         | 0.1 | _    | 4      | MHz   | XT osc mode        |
|                 |       |                                  | 4   | _    | 20     | MHz   | HS osc mode        |
|                 |       |                                  | 5   | _    | 200    | kHz   | LP osc mode        |
| 1               | Tosc  | External CLKIN Period            | 250 | -    | —      | ns    | XT and RC osc mode |
|                 |       | (Note 1)                         | 250 | _    | —      | ns    | HS osc mode (-04)  |
|                 |       |                                  | 100 | _    | _      | ns    | HS osc mode (-10)  |
|                 |       |                                  | 50  | _    | _      | ns    | HS osc mode (-20)  |
|                 |       |                                  | 5   | _    | —      | μs    | LP osc mode        |
|                 |       | Oscillator Period                | 250 | _    | —      | ns    | RC osc mode        |
|                 |       | (Note 1)                         | 250 | _    | 10,000 | ns    | XT osc mode        |
|                 |       |                                  | 250 | _    | 250    | ns    | HS osc mode (-04)  |
|                 |       |                                  | 100 | _    | 250    | ns    | HS osc mode (-10)  |
|                 |       |                                  | 50  | _    | 250    | ns    | HS osc mode (-20)  |
|                 |       |                                  | 5   | _    | —      | μS    | LP osc mode        |
| 2               | Тсү   | Instruction Cycle Time (Note 1)  | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3               | TosL, | External Clock in (OSC1) High or | 100 | —    | —      | ns    | XT oscillator      |
|                 | TosH  | Low Time                         | 2.5 | —    | —      | μs    | LP oscillator      |
|                 |       |                                  | 15  | _    | —      | ns    | HS oscillator      |
| 4               | TosR, | External Clock in (OSC1) Rise or | —   | -    | 25     | ns    | XT oscillator      |
|                 | TosF  | Fall Time                        | —   | —    | 50     | ns    | LP oscillator      |
|                 |       |                                  | —   | _    | 15     | ns    | HS oscillator      |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

# PIC16C6X

Applicable Devices 61 62 62A R62 63 R63 64 64A R64 65 65A R65 66 67

### 19.1 DC Characteristics: PIC16C65-04 (Commercial, Industrial) PIC16C65-10 (Commercial, Industrial) PIC16C65-20 (Commercial, Industrial)

|                       | Standard Operating Conditions (unless otherwise stated)          |          |            |                    |                   |                |                                                                                                                                                                                                                                                               |  |  |  |  |
|-----------------------|------------------------------------------------------------------|----------|------------|--------------------|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DC CHA                | ARACTERISTICS                                                    | Operatir | ng temp    | perature           |                   |                | $\leq$ TA $\leq$ +85°C for industrial and                                                                                                                                                                                                                     |  |  |  |  |
|                       |                                                                  |          |            |                    | 0°0               | C ≤            | $\leq$ TA $\leq$ +70°C for commercial                                                                                                                                                                                                                         |  |  |  |  |
| Param<br>No.          | Characteristic                                                   | Sym      | Min        | Тур†               | Max               | Units          | Conditions                                                                                                                                                                                                                                                    |  |  |  |  |
| D001<br>D001A         | Supply Voltage                                                   | Vdd      | 4.0<br>4.5 | -                  | 6.0<br>5.5        | v<br>v         | XT, RC and LP osc configuration<br>HS osc configuration                                                                                                                                                                                                       |  |  |  |  |
| D002*                 | RAM Data Retention<br>Voltage (Note 1)                           | Vdr      | -          | 1.5                | -                 | V              |                                                                                                                                                                                                                                                               |  |  |  |  |
| D003                  | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR     | -          | Vss                | -                 | V              | See section on Power-on Reset for details                                                                                                                                                                                                                     |  |  |  |  |
| D004*                 | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD     | 0.05       | -                  | -                 | V/ms           | See section on Power-on Reset for details                                                                                                                                                                                                                     |  |  |  |  |
| D010                  | Supply Current (Note 2, 5)                                       | IDD      | -          | 2.7                | 5                 | mA             | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 5.5V (Note 4)                                                                                                                                                                                                 |  |  |  |  |
| D013                  |                                                                  |          | -          | 13.5               | 30                | mA             | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V                                                                                                                                                                                                             |  |  |  |  |
| D020<br>D021<br>D021A | Power-down Current<br>(Note 3, 5)                                | IPD      |            | 10.5<br>1.5<br>1.5 | 800<br>800<br>800 | μΑ<br>μΑ<br>μΑ | $\label{eq:VDD} \begin{array}{l} VDD=4.0V, WDT \mbox{ enabled}, -40^\circ C \mbox{ to } +85^\circ C \\ VDD=4.0V, WDT \mbox{ disabled}, -0^\circ C \mbox{ to } +70^\circ C \\ VDD=4.0V, WDT \mbox{ disabled}, -40^\circ C \mbox{ to } +85^\circ C \end{array}$ |  |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

 $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.

3: The power down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.

- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.

| DC CHA       | RACTERISTICS                               | Operatir                                    | ng tempera | ature | -40°C<br>0°C | `≤T,<br>≤T, | ss otherwise stated)<br>$A \le +85^{\circ}$ C for industrial and<br>$A \le +70^{\circ}$ C for commercial<br>ed in DC spec Section 19.1 and |  |  |
|--------------|--------------------------------------------|---------------------------------------------|------------|-------|--------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No. | Characteristic                             | acteristic Sym Min Typ Max Units Conditions |            |       |              |             |                                                                                                                                            |  |  |
|              | Capacitive Loading Specs on<br>Output Pins |                                             |            |       |              |             |                                                                                                                                            |  |  |
| D100         | OSC2 pin                                   | Cosc2                                       | -          | -     | 15           |             | In XT, HS and LP modes when<br>external clock is used to drive<br>OSC1.                                                                    |  |  |
| D101         | All I/O pins and OSC2 (in RC mode)         | Сю                                          | -          | -     | 50           | pF          |                                                                                                                                            |  |  |
| D102         | SCL, SDA in I <sup>2</sup> C mode          | Cb                                          | -          | -     | 400          | pF          |                                                                                                                                            |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C6X be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

### 20.2 DC Characteristics: PIC16LC63/65A-04 (Commercial, Industrial)

| DC CHA       | DC CHARACTERISTICS       Standard Operating Conditions (unless otherwise stated)         Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial |               |      |      |     |       |                                                                 |  |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|------|-----|-------|-----------------------------------------------------------------|--|--|--|--|--|
| Param<br>No. | Characteristic                                                                                                                                                                                                               | Sym           | Min  | Тур† | Мах | Units | Conditions                                                      |  |  |  |  |  |
| D001         | Supply Voltage                                                                                                                                                                                                               | Vdd           | 2.5  | -    | 6.0 | V     | LP, XT, RC osc configuration (DC - 4 MHz)                       |  |  |  |  |  |
| D002*        | RAM Data Retention<br>Voltage (Note 1)                                                                                                                                                                                       | Vdr           | -    | 1.5  | -   | V     |                                                                 |  |  |  |  |  |
| D003         | VDD start voltage to<br>ensure internal Power-on<br>Reset signal                                                                                                                                                             | VPOR          | -    | Vss  | -   | V     | See section on Power-on Reset for details                       |  |  |  |  |  |
| D004*        | VDD rise rate to ensure<br>internal Power-on Reset<br>signal                                                                                                                                                                 | SVDD          | 0.05 | -    | -   | V/ms  | See section on Power-on Reset for details                       |  |  |  |  |  |
| D005         | Brown-out Reset Voltage                                                                                                                                                                                                      | BVDD          | 3.7  | 4.0  | 4.3 | V     | BODEN configuration bit is enabled                              |  |  |  |  |  |
| D010         | Supply Current (Note 2, 5)                                                                                                                                                                                                   | IDD           | -    | 2.0  | 3.8 | mA    | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)   |  |  |  |  |  |
| D010A        |                                                                                                                                                                                                                              |               | -    | 22.5 | 48  | μA    | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled |  |  |  |  |  |
| D015*        | Brown-out Reset Current<br>(Note 6)                                                                                                                                                                                          | $\Delta$ IBOR | -    | 350  | 425 | μA    | BOR enabled, VDD = 5.0V                                         |  |  |  |  |  |
| D020         | Power-down Current                                                                                                                                                                                                           | IPD           | -    | 7.5  | 30  | μA    | VDD = 3.0V, WDT enabled, -40°C to +85°C                         |  |  |  |  |  |
| D021         | (Note 3, 5)                                                                                                                                                                                                                  |               | -    | 0.9  | 5   | μA    | VDD = 3.0V, WDT disabled, 0°C to +70°C                          |  |  |  |  |  |
| D021A        |                                                                                                                                                                                                                              |               | -    | 0.9  | 5   | μA    | VDD = 3.0V, WDT disabled, -40°C to +85°C                        |  |  |  |  |  |
| D023*        | Brown-out Reset Current<br>(Note 6)                                                                                                                                                                                          | $\Delta$ IBOR | -    | 350  | 425 | μA    | BOR enabled, VDD = 5.0V                                         |  |  |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

- $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.
- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

### 20.5 <u>Timing Diagrams and Specifications</u>

### FIGURE 20-2: EXTERNAL CLOCK TIMING



### TABLE 20-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions         |
|--------------|-------|----------------------------------|-----|------|--------|-------|--------------------|
|              | Fosc  | External CLKIN Frequency         | DC  | I    | 4      | MHz   | XT and RC osc mode |
|              |       | (Note 1)                         | DC  | _    | 4      | MHz   | HS osc mode (-04)  |
|              |       |                                  | DC  | _    | 10     | MHz   | HS osc mode (-10)  |
|              |       |                                  | DC  | _    | 20     | MHz   | HS osc mode (-20)  |
|              |       |                                  | DC  | _    | 200    | kHz   | LP osc mode        |
|              |       | Oscillator Frequency             | DC  | -    | 4      | MHz   | RC osc mode        |
|              |       | (Note 1)                         | 0.1 | _    | 4      | MHz   | XT osc mode        |
|              |       |                                  | 4   | _    | 20     | MHz   | HS osc mode        |
|              |       |                                  | 5   | _    | 200    | kHz   | LP osc mode        |
| 1            | Tosc  | External CLKIN Period            | 250 |      | —      | ns    | XT and RC osc mode |
|              |       | (Note 1)                         | 250 | _    | _      | ns    | HS osc mode (-04)  |
|              |       |                                  | 100 | _    | _      | ns    | HS osc mode (-10)  |
|              |       |                                  | 50  | _    | _      | ns    | HS osc mode (-20)  |
|              |       |                                  | 5   | _    | _      | μs    | LP osc mode        |
|              |       | Oscillator Period                | 250 |      | _      | ns    | RC osc mode        |
|              |       | (Note 1)                         | 250 | _    | 10,000 | ns    | XT osc mode        |
|              |       |                                  | 250 | _    | 250    | ns    | HS osc mode (-04)  |
|              |       |                                  | 100 | _    | 250    | ns    | HS osc mode (-10)  |
|              |       |                                  | 50  | —    | 250    | ns    | HS osc mode (-20)  |
|              |       |                                  | 5   | —    | —      | μs    | LP osc mode        |
| 2            | TCY   | Instruction Cycle Time (Note 1)  | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3*           | TosL, | External Clock in (OSC1) High or | 100 | _    | _      | ns    | XT oscillator      |
|              | TosH  | Low Time                         | 2.5 | —    | —      | μs    | LP oscillator      |
|              |       |                                  | 15  | —    | —      | ns    | HS oscillator      |
| 4*           | TosR, | External Clock in (OSC1) Rise or | —   | _    | 25     | ns    | XT oscillator      |
|              | TosF  | Fall Time                        | —   | —    | 50     | ns    | LP oscillator      |
|              |       |                                  | _   | _    | 15     | ns    | HS oscillator      |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

# PIC16C6X









### FIGURE 23-27: TYPICAL IDD vs. FREQUENCY (XT MODE, 25°C)







# Data based on matrix samples. See first page of this section for details.

### 24.4 18-Lead Plastic Surface Mount (SOIC - Wide, 300 mil Body) (SO)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|        | Package Group: Plastic SOIC (SO) |             |           |        |       |           |  |  |  |  |  |
|--------|----------------------------------|-------------|-----------|--------|-------|-----------|--|--|--|--|--|
|        |                                  | Millimeters |           | Inches |       |           |  |  |  |  |  |
| Symbol | Min                              | Max         | Notes     | Min    | Max   | Notes     |  |  |  |  |  |
| α      | 0°                               | 8°          |           | 0°     | 8°    |           |  |  |  |  |  |
| А      | 2.362                            | 2.642       |           | 0.093  | 0.104 |           |  |  |  |  |  |
| A1     | 0.101                            | 0.300       |           | 0.004  | 0.012 |           |  |  |  |  |  |
| В      | 0.355                            | 0.483       |           | 0.014  | 0.019 |           |  |  |  |  |  |
| С      | 0.241                            | 0.318       |           | 0.009  | 0.013 |           |  |  |  |  |  |
| D      | 11.353                           | 11.735      |           | 0.447  | 0.462 |           |  |  |  |  |  |
| E      | 7.416                            | 7.595       |           | 0.292  | 0.299 |           |  |  |  |  |  |
| е      | 1.270                            | 1.270       | Reference | 0.050  | 0.050 | Reference |  |  |  |  |  |
| Н      | 10.007                           | 10.643      |           | 0.394  | 0.419 |           |  |  |  |  |  |
| h      | 0.381                            | 0.762       |           | 0.015  | 0.030 |           |  |  |  |  |  |
| L      | 0.406                            | 1.143       |           | 0.016  | 0.045 |           |  |  |  |  |  |
| N      | 18                               | 18          |           | 18     | 18    |           |  |  |  |  |  |
| CP     | -                                | 0.102       |           | -      | 0.004 |           |  |  |  |  |  |

### **APPENDIX A: MODIFICATIONS**

The following are the list of modifications over the PIC16C5X microcontroller family:

- Instruction word length is increased to 14-bits. This allows larger page sizes both in program memory (2K now as opposed to 512 before) and register file (128 bytes now versus 32 bytes before).
- 2. A PC high latch register (PCLATH) is added to handle program memory paging. PA2, PA1, PA0 bits are removed from STATUS register.
- 3. Data memory paging is redefined slightly. STA-TUS register is modified.
- Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X.
- 5. OPTION and TRIS registers are made addressable.
- 6. Interrupt capability is added. Interrupt vector is at 0004h.
- 7. Stack size is increased to 8 deep.
- 8. Reset vector is changed to 0000h.
- Reset of all registers is revisited. Five different reset (and wake-up) types are recognized. Registers are reset differently.
- 10. Wake-up from SLEEP through interrupt is added.
- 11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT), are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
- 12. PORTB has weak pull-ups and interrupt on change feature.
- 13. Timer0 pin is also a port pin (RA4/T0CKI) now.
- 14. FSR is made a full 8-bit register.
- "In-circuit programming" is made possible. The user can program PIC16CXX devices using only five pins: VDD, Vss, VPP, RB6 (clock) and RB7 (data in/out).
- Power Control register (PCON) is added with a Power-on Reset status bit (POR).(Not on the PIC16C61).
- Brown-out Reset has been added to the following devices: PIC16C62A/R62/63/R63/64A/R64/65A/R65/66/ 67.

### **APPENDIX B: COMPATIBILITY**

To convert code written for PIC16C5X to PIC16CXX, the user should take the following steps:

- Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
- Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
- 3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
- 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
- 5. Change reset vector to 0000h.