

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 196                                                          |
| Number of Logic Elements/Cells | 466                                                          |
| Total RAM Bits                 | 6272                                                         |
| Number of I/O                  | 77                                                           |
| Number of Gates                | 5000                                                         |
| Voltage - Supply               | 3V ~ 3.6V                                                    |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 100-BQFP                                                     |
| Supplier Device Package        | 100-PQFP (20x14)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc4005xl-2pq100c |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4: 16x2 (or 16x1) Edge-Triggered Single-Port RAM



Figure 5: 32x1 Edge-Triggered Single-Port RAM (F and G addresses are identical)



Figure 9: 16x2 (or 16x1) Level-Sensitive Single-Port RAM



Figure 10: 32x1 Level-Sensitive Single-Port RAM (F and G addresses are identical)

## Output Multiplexer/2-Input Function Generator (XC4000X only)

As shown in Figure 16 on page 21, the output path in the XC4000X IOB contains an additional multiplexer not available in the XC4000E IOB. The multiplexer can also be configured as a 2-input function generator, implementing a pass-gate, AND-gate, OR-gate, or XOR-gate, with 0, 1, or 2 inverted inputs. The logic used to implement these functions is shown in the upper gray area of Figure 16.

When configured as a multiplexer, this feature allows two output signals to time-share the same output pad; effectively doubling the number of device outputs without requiring a larger, more expensive package.

When the MUX is configured as a 2-input function generator, logic can be implemented within the IOB itself. Combined with a Global Early buffer, this arrangement allows very high-speed gating of a single signal. For example, a wide decoder can be implemented in CLBs, and its output gated with a Read or Write Strobe Driven by a BUFGE buffer, as shown in Figure 19. The critical-path pin-to-pin delay of this circuit is less than 6 nanoseconds.

As shown in Figure 16, the IOB input pins Out, Output Clock, and Clock Enable have different delays and different flexibilities regarding polarity. Additionally, Output Clock sources are more limited than the other inputs. Therefore, the Xilinx software does not move logic into the IOB function generators unless explicitly directed to do so.

The user can specify that the IOB function generator be used, by placing special library symbols beginning with the letter "O." For example, a 2-input AND-gate in the IOB function generator is called OAND2. Use the symbol input pin labelled "F" for the signal on the critical path. This signal is placed on the OK pin — the IOB input with the shortest delay to the function generator. Two examples are shown in Figure 20.



X9019







## Other IOB Options

There are a number of other programmable options in the XC4000 Series IOB.

#### Pull-up and Pull-down Resistors

Programmable pull-up and pull-down resistors are useful for tying unused pins to Vcc or Ground to minimize power consumption and reduce noise sensitivity. The configurable pull-up resistor is a p-channel transistor that pulls to Vcc. The configurable pull-down resistor is an n-channel transistor that pulls to Ground.

The value of these resistors is 50 k $\Omega$  – 100 k $\Omega$ . This high value makes them unsuitable as wired-AND pull-up resistors.

The pull-up resistors for most user-programmable IOBs are active during the configuration process. See Table 22 on page 58 for a list of pins with pull-ups active before and during configuration.

After configuration, voltage levels of unused pads, bonded or un-bonded, must be valid logic levels, to reduce noise sensitivity and avoid excess current. Therefore, by default, unused pads are configured with the internal pull-up resistor active. Alternatively, they can be individually configured with the pull-down resistor, or as a driven output, or to be driven by an external source. To activate the internal pull-up, attach the PULLUP library component to the net attached to the pad. To activate the internal pull-down, attach the PULLDOWN library component to the net attached to the pad.

#### **Independent Clocks**

Separate clock signals are provided for the input and output flip-flops. The clock can be independently inverted for each flip-flop within the IOB, generating either falling-edge or rising-edge triggered flip-flops. The clock inputs for each IOB are independent, except that in the XC4000X, the Fast Capture latch shares an IOB input with the output clock pin.

#### Early Clock for IOBs (XC4000X only)

Special early clocks are available for IOBs. These clocks are sourced by the same sources as the Global Low-Skew buffers, but are separately buffered. They have fewer loads and therefore less delay. The early clock can drive either the IOB output clock or the IOB input clock, or both. The early clock allows fast capture of input data, and fast clock-to-output on output data. The Global Early buffers that drive these clocks are described in "Global Nets and Buffers (XC4000X only)" on page 37.

#### **Global Set/Reset**

As with the CLB registers, the Global Set/Reset signal (GSR) can be used to set or clear the input and output registers, depending on the value of the INIT attribute or property. The two flip-flops can be individually configured to set 6

The oscillator output is optionally available after configuration. Any two of four resynchronized taps of a built-in divider are also available. These taps are at the fourth, ninth, fourteenth and nineteenth bits of the divider. Therefore, if the primary oscillator output is running at the nominal 8 MHz, the user has access to an 8 MHz clock, plus any two of 500 kHz, 16kHz, 490Hz and 15Hz (up to 10% lower for low-voltage devices). These frequencies can vary by as much as -50% or +25%.

These signals can be accessed by placing the OSC4 library element in a schematic or in HDL code (see Figure 24).

The oscillator is automatically disabled after configuration if the OSC4 symbol is not used in the design.

## Programmable Interconnect

All internal connections are composed of metal segments with programmable switching points and switching matrices to implement the desired routing. A structured, hierarchical matrix of routing resources is provided to achieve efficient automated routing.

The XC4000E and XC4000X share a basic interconnect structure. XC4000X devices, however, have additional routing not available in the XC4000E. The extra routing resources allow high utilization in high-capacity devices. All XC4000X-specific routing resources are clearly identified throughout this section. Any resources not identified as XC4000X-specific are present in all XC4000 Series devices.

This section describes the varied routing resources available in XC4000 Series devices. The implementation software automatically assigns the appropriate resources based on the density and timing requirements of the design.

### Interconnect Overview

There are several types of interconnect.

- CLB routing is associated with each row and column of the CLB array.
- IOB routing forms a ring (called a VersaRing) around the outside of the CLB array. It connects the I/O with the internal logic blocks.

 Global routing consists of dedicated networks primarily designed to distribute clocks throughout the device with minimum delay and skew. Global routing can also be used for other high-fanout signals.

Five interconnect types are distinguished by the relative length of their segments: single-length lines, double-length lines, quad and octal lines (XC4000X only), and longlines. In the XC4000X, direct connects allow fast data flow between adjacent CLBs, and between IOBs and CLBs.

Extra routing is included in the IOB pad ring. The XC4000X also includes a ring of octal interconnect lines near the IOBs to improve pin-swapping and routing to locked pins.

XC4000E/X devices include two types of global buffers. These global buffers have different properties, and are intended for different purposes. They are discussed in detail later in this section.

## **CLB Routing Connections**

A high-level diagram of the routing resources associated with one CLB is shown in Figure 25. The shaded arrows represent routing present only in XC4000X devices.

Table 14 shows how much routing of each type is available in XC4000E and XC4000X CLB arrays. Clearly, very large designs, or designs with a great deal of interconnect, will route more easily in the XC4000X. Smaller XC4000E designs, typically requiring significantly less interconnect, do not require the additional routing.

Figure 27 on page 30 is a detailed diagram of both the XC4000E and the XC4000X CLB, with associated routing. The shaded square is the programmable switch matrix, present in both the XC4000E and the XC4000X. The L-shaped shaded area is present only in XC4000X devices. As shown in the figure, the XC4000X block is essentially an XC4000E block with additional routing.

CLB inputs and outputs are distributed on all four sides, providing maximum routing flexibility. In general, the entire architecture is symmetrical and regular. It is well suited to established placement and routing algorithms. Inputs, outputs, and function generators can freely swap positions within a CLB to avoid routing congestion during the placement and routing operation.



x5994

Figure 25: High-Level Routing Diagram of XC4000 Series CLB (shaded arrows indicate XC4000X only)

|             | XC4      | 4000E      | XC       | 4000X      |
|-------------|----------|------------|----------|------------|
|             | Vertical | Horizontal | Vertical | Horizontal |
| Singles     | 8        | 8          | 8        | 8          |
| Doubles     | 4        | 4          | 4        | 4          |
| Quads       | 0        | 0          | 12       | 12         |
| Longlines   | 6        | 6          | 10       | 6          |
| Direct      | 0        | 0          | 2        | 2          |
| Connects    |          |            |          |            |
| Globals     | 4        | 0          | 8        | 0          |
| Carry Logic | 2        | 0          | 1        | 0          |
| Total       | 24       | 18         | 45       | 32         |

Table 14: Routing per CLB in XC4000 Series Devices

#### **Programmable Switch Matrices**

The horizontal and vertical single- and double-length lines intersect at a box called a programmable switch matrix (PSM). Each switch matrix consists of programmable pass transistors used to establish connections between the lines (see Figure 26).

For example, a single-length signal entering on the right side of the switch matrix can be routed to a single-length line on the top, left, or bottom sides, or any combination thereof, if multiple branches are required. Similarly, a double-length signal can be routed to a double-length line on any or all of the other three edges of the programmable switch matrix.



Figure 26: Programmable Switch Matrix (PSM)

#### Single-Length Lines

Single-length lines provide the greatest interconnect flexibility and offer fast routing between adjacent blocks. There are eight vertical and eight horizontal single-length lines associated with each CLB. These lines connect the switching matrices that are located in every row and a column of CLBs.

Single-length lines are connected by way of the programmable switch matrices, as shown in Figure 28. Routing connectivity is shown in Figure 27.

Single-length lines incur a delay whenever they go through a switching matrix. Therefore, they are not suitable for routing signals for long distances. They are normally used to conduct signals within a localized area and to provide the branching for nets with fanout greater than one. circuit prevents undefined floating levels. However, it is overridden by any driver, even a pull-up resistor.

Each XC4000E longline has a programmable splitter switch at its center, as does each XC4000X longline driven by TBUFs. This switch can separate the line into two independent routing channels, each running half the width or height of the array.

Each XC4000X longline not driven by TBUFs has a buffered programmable splitter switch at the 1/4, 1/2, and 3/4 points of the array. Due to the buffering, XC4000X longline performance does not deteriorate with the larger array sizes. If the longline is split, the resulting partial longlines are independent.

Routing connectivity of the longlines is shown in Figure 27 on page 30.

#### Direct Interconnect (XC4000X only)

The XC4000X offers two direct, efficient and fast connections between adjacent CLBs. These nets facilitate a data flow from the left to the right side of the device, or from the top to the bottom, as shown in Figure 30. Signals routed on the direct interconnect exhibit minimum interconnect propagation delay and use no general routing resources.

The direct interconnect is also present between CLBs and adjacent IOBs. Each IOB on the left and top device edges has a direct path to the nearest CLB. Each CLB on the right and bottom edges of the array has a direct path to the nearest two IOBs, since there are two IOBs for each row or column of CLBs.

The place and route software uses direct interconnect whenever possible, to maximize routing resources and minimize interconnect delays.



Figure 30: XC4000X Direct Interconnect

#### I/O Routing

XC4000 Series devices have additional routing around the IOB ring. This routing is called a VersaRing. The VersaRing facilitates pin-swapping and redesign without affecting board layout. Included are eight double-length lines spanning two CLBs (four IOBs), and four longlines. Global lines and Wide Edge Decoder lines are provided. XC4000X devices also include eight octal lines.

A high-level diagram of the VersaRing is shown in Figure 31. The shaded arrows represent routing present only in XC4000X devices.

Figure 33 on page 34 is a detailed diagram of the XC4000E and XC4000X VersaRing. The area shown includes two IOBs. There are two IOBs per CLB row or column, therefore this diagram corresponds to the CLB routing diagram shown in Figure 27 on page 30. The shaded areas represent routing and routing connections present only in XC4000X devices.

#### Octal I/O Routing (XC4000X only)

Between the XC4000X CLB array and the pad ring, eight interconnect tracks provide for versatility in pin assignment and fixed pinout flexibility. (See Figure 32 on page 33.)

These routing tracks are called octals, because they can be broken every eight CLBs (sixteen IOBs) by a programmable buffer that also functions as a splitter switch. The buffers are staggered, so each line goes through a buffer at every eighth CLB location around the device edge.

The octal lines bend around the corners of the device. The lines cross at the corners in such a way that the segment most recently buffered before the turn has the farthest distance to travel before the next buffer, as shown in Figure 32.



XC4000X only



XILINX<sup>®</sup>

### Product Obsolete or Under Obsolescence XC4000E and XC4000X Series Field Programmable Gate Arrays



Figure 34: XC4000E Global Net Distribution



Figure 35: XC4000X Global Net Distribution

XILINX<sup>®</sup>

The top and bottom Global Early buffers are about 1 ns slower clock to out than the left and right Global Early buffers.

The Global Early buffers can be driven by either semi-dedicated pads or internal logic. They share pads with the Global Low-Skew buffers, so a single net can drive both global buffers, as described above.

To use a Global Early buffer, place a BUFGE element in a schematic or in HDL code. If desired, attach a LOC attribute or property to direct placement to the designated location. For example, attach a LOC=T attribute or property to direct that a BUFGE be placed in one of the two Global Early buffers on the top edge of the device, or a LOC=TR to indicate the Global Early buffer on the top edge of the device, on the right.

## **Power Distribution**

Power for the FPGA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the FPGA, a dedicated Vcc and Ground ring surrounding the logic array provides power to the I/O drivers, as shown in Figure 39. An independent matrix of Vcc and Ground lines supplies the interior logic of the device.

This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately de-coupled. Typically, a 0.1  $\mu$ F capacitor connected between each Vcc pin and the board's Ground plane will provide adequate de-coupling.

Output buffers capable of driving/sinking the specified 12 mA loads under specified worst-case conditions may be capable of driving/sinking up to 10 times as much current under best case conditions.

Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the Ground pads. The I/O Block output buffers have a slew-rate limited mode (default) which should be used where output rise and fall times are not speed-critical.



Figure 39: XC4000 Series Power Distribution

## **Pin Descriptions**

There are three types of pins in the XC4000 Series devices:

- Permanently dedicated pins
- User I/O pins that can have special functions
- Unrestricted user-programmable I/O pins.

Before and during configuration, all outputs not used for the configuration process are 3-stated with a 50 k $\Omega$  - 100 k $\Omega$  pull-up resistor.

After configuration, if an IOB is unused it is configured as an input with a 50 k $\Omega$  - 100 k $\Omega$  pull-up resistor.

XC4000 Series devices have no dedicated Reset input. Any user I/O can be configured to drive the Global Set/Reset net, GSR. See "Global Set/Reset" on page 11 for more information on GSR.

XC4000 Series devices have no Powerdown control input, as the XC3000 and XC2000 families do. The XC3000/XC2000 Powerdown control also 3-stated all of the device

I/O pins. For XC4000 Series devices, use the global 3-state net, GTS, instead. This net 3-states all outputs, but does not place the device in low-power mode. See "IOB Output Signals" on page 23 for more information on GTS.

Device pins for XC4000 Series devices are described in Table 16. Pin functions during configuration for each of the seven configuration modes are summarized in Table 22 on page 58, in the "Configuration Timing" section.

| Table 17: Bo | oundary Scan | Instructions |
|--------------|--------------|--------------|
|--------------|--------------|--------------|

| Instr<br>I | ruction I2<br>1 I0 |   | Test<br>Selected   | TDO Source         | I/O Data<br>Source |
|------------|--------------------|---|--------------------|--------------------|--------------------|
| 0          | 0                  | 0 | EXTEST             | DR                 | DR                 |
| 0          | 0                  | 1 | SAMPLE/PR<br>ELOAD | DR                 | Pin/Logic          |
| 0          | 1                  | 0 | USER 1             | BSCAN.<br>TDO1     | User Logic         |
| 0          | 1                  | 1 | USER 2             | BSCAN.<br>TDO2     | User Logic         |
| 1          | 0                  | 0 | READBACK           | Readback<br>Data   | Pin/Logic          |
| 1          | 0                  | 1 | CONFIGURE          | DOUT               | Disabled           |
| 1          | 1                  | 0 | Reserved           |                    | _                  |
| 1          | 1                  | 1 | BYPASS             | Bypass<br>Register |                    |



X6075

Figure 42: Boundary Scan Bit Sequence

## Avoiding Inadvertent Boundary Scan

If TMS or TCK is used as user I/O, care must be taken to ensure that at least one of these pins is held constant during configuration. In some applications, a situation may occur where TMS or TCK is driven during configuration. This may cause the device to go into boundary scan mode and disrupt the configuration process.

To prevent activation of boundary scan during configuration, do either of the following:

- TMS: Tie High to put the Test Access Port controller in a benign RESET state
- TCK: Tie High or Low—don't toggle this clock input.

For more information regarding boundary scan, refer to the Xilinx Application Note XAPP 017.001, "*Boundary Scan in XC4000E Devices*."



Figure 43: Boundary Scan Schematic Example

## Configuration

Configuration is the process of loading design-specific programming data into one or more FPGAs to define the functional operation of the internal blocks and their interconnections. This is somewhat like loading the command registers of a programmable peripheral chip. XC4000 Series devices use several hundred bits of configuration data per CLB and its associated interconnects. Each configuration bit defines the state of a static memory cell that controls either a function look-up table bit, a multiplexer input, or an interconnect pass transistor. The XACT*step* development system translates the design into a netlist file. It automatically partitions, places and routes the logic and generates the configuration data in PROM format.

## **Special Purpose Pins**

Three configuration mode pins (M2, M1, M0) are sampled prior to configuration to determine the configuration mode. After configuration, these pins can be used as auxiliary connections. M2 and M0 can be used as inputs, and M1 can be used as an output. The XACT*step* development system does not use these resources unless they are explicitly specified in the design entry. This is done by placing a special pad symbol called MD2, MD1, or MD0 instead of the input or output pad symbol.

In XC4000 Series devices, the mode pins have weak pull-up resistors during configuration. With all three mode pins High, Slave Serial mode is selected, which is the most popular configuration mode. Therefore, for the most common configuration mode, the mode pins can be left unconnected. (Note, however, that the internal pull-up resistor value can be as high as 100 kΩ.) After configuration, these pins can individually have weak pull-up or pull-down resistors, as specified in the design. A pull-down resistor value of 4.7 kΩ is recommended.

These pins are located in the lower left chip corner and are near the readback nets. This location allows convenient routing if compatibility with the XC2000 and XC3000 family conventions of M0/RT, M1/RD is desired.



### Setting CCLK Frequency

For Master modes, CCLK can be generated in either of two frequencies. In the default slow mode, the frequency ranges from 0.5 MHz to 1.25 MHz for XC4000E and XC4000EX devices and from 0.6 MHz to 1.8 MHz for XC4000XL devices. In fast CCLK mode, the frequency ranges from 4 MHz to 10 MHz for XC4000E/EX devices and from 5 MHz to 15 MHz for XC4000XL devices. The frequency is selected by an option when running the bitstream generation software. If an XC4000 Series Master is driving an XC3000- or XC2000-family slave, slow CCLK mode must be used. In addition, an XC4000XL device driving a XC4000E or XC4000EX should use slow mode. Slow mode is the default.

| Data Type          | All Other<br>Modes (D0) |
|--------------------|-------------------------|
| Fill Byte          | 1111111b                |
| Preamble Code      | 0010b                   |
| Length Count       | COUNT(23:0)             |
| Fill Bits          | 1111b                   |
| Start Field        | Ob                      |
| Data Frame         | DATA(n-1:0)             |
| CRC or Constant    | xxxx (CRC)              |
| Field Check        | or 0110b                |
| Extend Write Cycle | —                       |
| Postamble          | 0111111b                |
| Start-Up Bytes     | xxh                     |
| Legend:            |                         |
| Not shaded         | Once per bitstream      |
| Light              | Once per data frame     |
| Dark               | Once per device         |

#### Table 19: XC4000 Series Data Stream Formats

#### **Data Stream Format**

The data stream ("bitstream") format is identical for all configuration modes.

The data stream formats are shown in Table 19. Bit-serial data is read from left to right, and byte-parallel data is effectively assembled from this serial bitstream, with the first bit in each byte assigned to D0.

The configuration data stream begins with a string of eight ones, a preamble code, followed by a 24-bit length count and a separator field of ones. This header is followed by the actual configuration data in frames. The length and number of frames depends on the device type (see Table 20 and Table 21). Each frame begins with a start field and ends with an error check. A postamble code is required to signal the end of data for a single device. In all cases, additional start-up bytes of data are required to provide four clocks for the startup sequence at the end of configuration. Long daisy chains require additional startup bytes to shift the last data through the chain. All startup bytes are don't-cares; these bytes are not included in bitstreams created by the Xilinx software.

A selection of CRC or non-CRC error checking is allowed by the bitstream generation software. The non-CRC error checking tests for a designated end-of-frame field for each frame. For CRC error checking, the software calculates a running CRC and inserts a unique four-bit partial check at the end of each frame. The 11-bit CRC check of the last frame of an FPGA includes the last seven data bits.

Detection of an error results in the suspension of data loading and the pulling down of the  $\overline{\text{INIT}}$  pin. In Master modes, CCLK and address signals continue to operate externally. The user must detect  $\overline{\text{INIT}}$  and initialize a new configuration by pulsing the  $\overline{\text{PROGRAM}}$  pin Low or cycling Vcc. The default option, and the most practical one, is for DONE to go High first, disconnecting the configuration data source and avoiding any contention when the I/Os become active one clock later. Reset/Set is then released another clock period later to make sure that user-operation starts from stable internal conditions. This is the most common sequence, shown with heavy lines in Figure 47, but the designer can modify it to meet particular requirements.

Normally, the start-up sequence is controlled by the internal device oscillator output (CCLK), which is asynchronous to the system clock.

XC4000 Series offers another start-up clocking option, UCLK\_NOSYNC. The three events described above need not be triggered by CCLK. They can, as a configuration option, be triggered by a user clock. This means that the device can wake up in synchronism with the user system.

When the UCLK\_SYNC option is enabled, the user can externally hold the open-drain DONE output Low, and thus stall all further progress in the start-up sequence until DONE is released and has gone High. This option can be used to force synchronization of several FPGAs to a common user clock, or to guarantee that all devices are successfully configured before any I/Os go active.

If either of these two options is selected, and no user clock is specified in the design or attached to the device, the chip could reach a point where the configuration of the device is complete and the Done pin is asserted, but the outputs do not become active. The solution is either to recreate the bitstream specifying the start-up clock as CCLK, or to supply the appropriate user clock.

#### Start-up Sequence

The Start-up sequence begins when the configuration memory is full, and the total number of configuration clocks

received since  $\overline{\text{INIT}}$  went High equals the loaded value of the length count.

The next rising clock edge sets a flip-flop Q0, shown in Figure 48. Q0 is the leading bit of a 5-bit shift register. The outputs of this register can be programmed to control three events.

- The release of the open-drain DONE output
- The change of configuration-related pins to the user function, activating all IOBs.
- The termination of the global Set/Reset initialization of all CLB and IOB storage elements.

The DONE pin can also be wire-ANDed with DONE pins of other FPGAs or with other external signals, and can then be used as input to bit Q3 of the start-up register. This is called "Start-up Timing Synchronous to Done In" and is selected by either CCLK\_SYNC or UCLK\_SYNC.

When DONE is not used as an input, the operation is called "Start-up Timing Not Synchronous to DONE In," and is selected by either CCLK\_NOSYNC or UCLK\_NOSYNC.

As a configuration option, the start-up control register beyond Q0 can be clocked either by subsequent CCLK pulses or from an on-chip user net called STARTUP.CLK. These signals can be accessed by placing the STARTUP library symbol.

#### Start-up from CCLK

If CCLK is used to drive the start-up, Q0 through Q3 provide the timing. Heavy lines in Figure 47 show the default timing, which is compatible with XC2000 and XC3000 devices using early DONE and late Reset. The thin lines indicate all other possible timing options.





Figure 48: Start-up Logic

## Readback

The user can read back the content of configuration memory and the level of certain internal nodes without interfering with the normal operation of the device.

Readback not only reports the downloaded configuration bits, but can also include the present state of the device, represented by the content of all flip-flops and latches in CLBs and IOBs, as well as the content of function generators used as RAMs.

Note that in XC4000 Series devices, configuration data is *not* inverted with respect to configuration as it is in XC2000 and XC3000 families.

XC4000 Series Readback does not use any dedicated pins, but uses four internal nets (RDBK.TRIG, RDBK.DATA, RDBK.RIP and RDBK.CLK) that can be routed to any IOB. To access the internal Readback signals, place the READ- BACK library symbol and attach the appropriate pad symbols, as shown in Figure 49.

After Readback has been initiated by a High level on RDBK.TRIG after configuration, the RDBK.RIP (Read In Progress) output goes High on the next rising edge of RDBK.CLK. Subsequent rising edges of this clock shift out Readback data on the RDBK.DATA net.

Readback data does not include the preamble, but starts with five dummy bits (all High) followed by the Start bit (Low) of the first frame. The first two data bits of the first frame are always High.

Each frame ends with four error check bits. They are read back as High. The last seven bits of the last frame are also read back as High. An additional Start bit (Low) and an 11-bit Cyclic Redundancy Check (CRC) signature follow, before RDBK.RIP returns Low.



Figure 49: Readback Schematic Example

#### **Readback Options**

Readback options are: Read Capture, Read Abort, and Clock Select. They are set with the bitstream generation software.

#### **Read Capture**

When the Read Capture option is selected, the readback data stream includes sampled values of CLB and IOB signals. The rising edge of RDBK.TRIG latches the inverted values of the four CLB outputs, the IOB output flip-flops and the input signals I1 and I2. Note that while the bits describing configuration (interconnect, function generators, and RAM content) are *not* inverted, the CLB and IOB output signals *are* inverted.

When the Read Capture option is not selected, the values of the capture bits reflect the configuration data originally written to those memory locations.

If the RAM capability of the CLBs is used, RAM data are available in readback, since they directly overwrite the F and G function-table configuration of the CLB.

RDBK.TRIG is located in the lower-left corner of the device, as shown in Figure 50.

#### **Read Abort**

When the Read Abort option is selected, a High-to-Low transition on RDBK.TRIG terminates the readback operation and prepares the logic to accept another trigger.

After an aborted readback, additional clocks (up to one readback clock per configuration frame) may be required to re-initialize the control logic. The status of readback is indicated by the output control net RDBK.RIP. RDBK.RIP is High whenever a readback is in progress.

#### **Clock Select**

CCLK is the default clock. However, the user can insert another clock on RDBK.CLK. Readback control and data are clocked on rising edges of RDBK.CLK. If readback must be inhibited for security reasons, the readback control nets are simply not connected.

RDBK.CLK is located in the lower right chip corner, as shown in Figure 50.



S. XILINX®

Figure 50: READBACK Symbol in Graphical Editor

# Violating the Maximum High and Low Time Specification for the Readback Clock

The readback clock has a maximum High and Low time specification. In some cases, this specification cannot be met. For example, if a processor is controlling readback, an interrupt may force it to stop in the middle of a readback. This necessitates stopping the clock, and thus violating the specification.

The specification is mandatory only on clocking data at the end of a frame prior to the next start bit. The transfer mechanism will load the data to a shift register during the last six clock cycles of the frame, prior to the start bit of the following frame. This loading process is dynamic, and is the source of the maximum High and Low time requirements.

Therefore, the specification only applies to the six clock cycles prior to and including any start bit, including the clocks before the first start bit in the readback data stream. At other times, the frame data is already in the register and the register is not dynamic. Thus, it can be shifted out just like a regular shift register.

The user must precisely calculate the location of the readback data relative to the frame. The system must keep track of the position within a data frame, and disable interrupts before frame boundaries. Frame lengths and data formats are listed in Table 19, Table 20 and Table 21.

#### Readback with the XChecker Cable

The XChecker Universal Download/Readback Cable and Logic Probe uses the readback feature for bitstream verification. It can also display selected internal signals on the PC or workstation screen, functioning as a low-cost in-circuit emulator.

### XC4000E/EX/XL Program Readback Switching Characteristic Guidelines

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Internal timing parameters are not measured directly. They are derived from benchmark timing patterns that are taken at device introduction, prior to any process improvements.

The following guidelines reflect worst-case values over the recommended operating conditions.



#### E/EX

|           | Description                                    |   | Symbol            | Min | Max | Units |
|-----------|------------------------------------------------|---|-------------------|-----|-----|-------|
| rdbk.TRIG | rdbk.TRIG setup to initiate and abort Readback | 1 | T <sub>RTRC</sub> | 200 | -   | ns    |
|           | rdbk.TRIG hold to initiate and abort Readback  | 2 | T <sub>RCRT</sub> | 50  | -   | ns    |
| rdclk.1   | rdbk.DATA delay                                | 7 | T <sub>RCRD</sub> | -   | 250 | ns    |
|           | rdbk.RIP delay                                 | 6 | T <sub>RCRR</sub> | -   | 250 | ns    |
|           | High time                                      | 5 | T <sub>RCH</sub>  | 250 | 500 | ns    |
|           | Low time                                       | 4 | T <sub>RCL</sub>  | 250 | 500 | ns    |

Note 1: Timing parameters apply to all speed grades.

Note 2: If rdbk.TRIG is High prior to Finished, Finished will trigger the first Readback.

#### XL

|           | Description                                    | Ś | Symbol            | Min | Max | Units |
|-----------|------------------------------------------------|---|-------------------|-----|-----|-------|
| rdbk.TRIG | rdbk.TRIG setup to initiate and abort Readback | 1 | T <sub>RTRC</sub> | 200 | -   | ns    |
|           | rdbk.TRIG hold to initiate and abort Readback  | 2 | T <sub>RCRT</sub> | 50  | -   | ns    |
| rdclk.1   | rdbk.DATA delay                                | 7 | T <sub>RCRD</sub> | -   | 250 | ns    |
|           | rdbk.RIP delay                                 | 6 | T <sub>RCRR</sub> | -   | 250 | ns    |
|           | High time                                      | 5 | T <sub>RCH</sub>  | 250 | 500 | ns    |
|           | Low time                                       | 4 | T <sub>RCL</sub>  | 250 | 500 | ns    |

Note 1: Timing parameters apply to all speed grades.

Note 2: If rdbk.TRIG is High prior to Finished, Finished will trigger the first Readback.



|      | Description            |   | Symbol           | Min | Max | Units |
|------|------------------------|---|------------------|-----|-----|-------|
|      | Delay to Address valid | 1 | T <sub>RAC</sub> | 0   | 200 | ns    |
| RCLK | Data setup time        | 2 | T <sub>DRC</sub> | 60  |     | ns    |
|      | Data hold time         | 3 | T <sub>RCD</sub> | 0   |     | ns    |

Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms, otherwise delay configuration by pulling PROGRAM Low until Vcc is valid.

2. The first Data byte is loaded and CCLK starts at the end of the first RCLK active cycle (rising edge).

This timing diagram shows that the EPROM requirements are extremely relaxed. EPROM access time can be longer than 500 ns. EPROM data output has no hold-time requirements.

#### Figure 55: Master Parallel Mode Programming Switching Characteristics



X6096

|      | Description            | Symbol           | Min | Max | Units |
|------|------------------------|------------------|-----|-----|-------|
|      | INIT (High) setup time | T <sub>IC</sub>  | 5   |     | μs    |
|      | D0 - D7 setup time     | T <sub>DC</sub>  | 60  |     | ns    |
| CCLK | D0 - D7 hold time      | T <sub>CD</sub>  | 0   |     | ns    |
| COLK | CCLK High time         | Тссн             | 50  |     | ns    |
|      | CCLK Low time          | T <sub>CCL</sub> | 60  |     | ns    |
|      | CCLK Frequency         | F <sub>CC</sub>  |     | 8   | MHz   |

Notes: 1. Peripheral Synchronous mode can be considered Slave Parallel mode. An external CCLK provides timing, clocking in the **first** data byte on the **second** rising edge of CCLK after INIT goes High. Subsequent data bytes are clocked in on every eighth consecutive rising edge of CCLK.

2. The RDY/BUSY line goes High for one CCLK period after data has been clocked in, although synchronous operation does not require such a response.

3. The pin name RDY/BUSY is a misnomer. In Synchronous Peripheral mode this is really an ACKNOWLEDGE signal.

4. Note that data starts to shift out serially on the DOUT pin 0.5 CCLK periods after it was loaded in parallel. Therefore, additional CCLK pulses are clearly required after the last byte has been loaded.

#### Figure 57: Synchronous Peripheral Mode Programming Switching Characteristics

## **Product Availability**

Table 24, Table 25, and Table 26 show the planned packages and speed grades for XC4000-Series devices. Call your local sales office for the latest availability information, or see the Xilinx website at http://www.xilinx.com for the latest revision of the specifications.

| Ĩ            | PINS | 84             | 100            | 100            | 144            | 144              | 160             | 160            | 176            | 176              | 208             | 208            | 240             | 240            | 256           | 299          | 304             | 352           | 411          | 432           | 475          | 559           | 560           |
|--------------|------|----------------|----------------|----------------|----------------|------------------|-----------------|----------------|----------------|------------------|-----------------|----------------|-----------------|----------------|---------------|--------------|-----------------|---------------|--------------|---------------|--------------|---------------|---------------|
| т            | YPE  | Plast.<br>PLCC | Plast.<br>PQFP | Plast.<br>VQFP | Plast.<br>TQFP | gh-Perf.<br>TQFP | gh-Perf.<br>QFP | Plast.<br>PQFP | Plast.<br>TQFP | gh-Perf.<br>TQFP | gh-Perf.<br>QFP | Plast.<br>PQFP | gh-Perf.<br>QFP | Plast.<br>PQFP | Plast.<br>BGA | eram.<br>PGA | gh-Perf.<br>QFP | Plast.<br>BGA | eram.<br>PGA | Plast.<br>BGA | eram.<br>PGA | teram.<br>PGA | Plast.<br>BGA |
|              |      |                | 0              | 0              | 4              | 4<br>∄_          | э́ї<br>О        | 0              | 9              | اتًا<br>9        | 8<br>Hi         | 8              | э́ї<br>О        | 0              | 9             | о<br>6       | 4<br>ii         | -<br>N        | 1            | 5             | 5 C          | 0<br>6        | 0             |
| C            | ODE  | PC84           | PQ10           | VQ10           | TQ14           | HT14             | HQ16            | PQ16           | TQ17           | HT17             | HQ20            | PQ20           | HQ24            | PQ24           | BG25          | PG29         | HQ30            | BG35          | PG41         | BG43          | PG47         | PG55          | BG56          |
|              | -3   | CI             | CI             | CI             |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
| XC4002XI     | -2   | CI             | CI             | CI             |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
| /10/10/02/12 | -1   | CI             | CI             | CI             |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
|              | -09C | С              | С              | С              |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
|              | -3   | CI             | CI             | CI             | CI             |                  |                 | CI             |                |                  |                 | CI             |                 |                |               |              |                 |               |              |               |              |               |               |
| XC4005XL     | -2   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
|              | -09C | C              | C              | C              | C              |                  |                 | C              |                |                  |                 | C              |                 |                |               |              |                 |               |              |               |              |               |               |
|              | -3   | CI             | CI             | -              | CI             |                  |                 | CI             | СІ             |                  |                 | CI             |                 |                | СІ            |              |                 |               |              |               |              |               |               |
| XC4010XI     | -2   | CI             | СІ             |                | СІ             |                  |                 | CI             | СІ             |                  |                 | CI             |                 |                | СІ            |              |                 |               |              |               |              |               |               |
| XC4010XL     | -1   | CI             | CI             |                | CI             |                  |                 | CI             | CI             |                  |                 | CI             |                 |                | CI            |              |                 |               |              |               |              |               |               |
|              | -09C | С              | С              |                | С              |                  |                 | С              | С              |                  |                 | C              |                 |                | C             |              |                 |               |              |               |              |               |               |
|              | -3   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
| XC4013XI     | -2   |                |                |                |                | CI               |                 | CI             |                | CI               |                 | CI             |                 | CI             | CI            |              |                 |               |              |               |              |               |               |
| X04013XL     | -09C |                |                |                |                | C                |                 | C              |                | C                |                 | C              |                 | C              | C             |              |                 |               |              |               |              |               |               |
|              | -08C |                |                |                |                | С                |                 | с              |                | С                |                 | С              |                 | с              | С             |              |                 |               |              |               |              |               |               |
|              | -3   |                |                |                |                | CI               |                 | СІ             |                | CI               |                 | CI             |                 | СІ             | СІ            |              |                 |               |              |               |              |               |               |
| XC4020XI     | -2   |                |                |                |                | CI               |                 | CI             |                | CI               |                 | CI             |                 | CI             | CI            |              |                 |               |              |               |              |               |               |
| 7040207L     | -1   |                |                |                |                | CI               |                 | CI             |                | CI               |                 | CI             |                 | CI             | CI            |              |                 |               |              |               |              |               |               |
|              | -09C |                |                |                |                | С                |                 | С              |                | С                |                 | С              |                 | С              | С             |              |                 |               |              |               |              |               |               |
|              | -3   |                |                |                |                |                  | CI              |                |                |                  | CI              |                |                 |                | CI            | CI           |                 | CI            |              |               |              |               |               |
| XC4028XL     | -2   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
|              | -09C |                |                |                |                |                  | C C             |                |                |                  | C C             |                | C               |                | C             | C C          | C C             | C C           |              |               |              |               |               |
|              | -3   |                |                |                |                |                  | CI              |                |                |                  | CI              |                | CI              |                | -             | -            | CI              | CI            | CI           | CI            |              |               |               |
|              | -2   |                |                |                |                |                  | CI              |                |                |                  | CI              |                | С               |                |               |              | СІ              | CI            | CI           | CI            |              |               |               |
| XC4036XL     | -1   |                |                |                |                |                  | CI              |                |                |                  | CI              |                | CI              |                |               |              | CI              | CI            | CI           | CI            |              |               |               |
|              | -09C |                |                |                |                |                  | С               |                |                |                  | С               |                | С               |                |               |              | С               | С             | С            | С             |              |               |               |
|              | -08C |                |                |                |                |                  | С               |                |                |                  | С               |                | С               |                |               |              | С               | С             | С            | С             |              |               |               |
|              | -3   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               | CI           |               |              |               |               |
| XC4044XL     | -2   |                |                |                |                |                  | CI              |                |                |                  | CI              |                |                 |                |               |              |                 | CI            | CI           | CI            |              |               |               |
|              | -09C |                |                |                |                |                  | С               |                |                |                  | С               |                | С               |                |               |              | С               | C             | С            | С             |              |               |               |
|              | -3   |                |                |                |                |                  |                 |                |                |                  |                 |                | СІ              |                |               |              | СІ              |               | CI           | CI            |              |               | CI            |
| XC4052XI     | -2   |                |                |                |                |                  |                 |                |                |                  |                 |                | CI              |                |               |              | CI              |               | CI           | CI            |              |               | CI            |
| 7040327L     | -1   |                |                |                |                |                  |                 |                |                |                  |                 |                | CI              |                |               |              | СІ              |               | CI           | CI            |              |               | CI            |
|              | -09C |                |                |                |                |                  |                 |                |                |                  |                 |                | С               |                |               |              | С               |               | С            | С             |              |               | С             |
|              | -3   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |
| XC4062XI     | -2   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              | C1            |              |               | CI            |
| ACHOUZAL     | -09C |                |                |                |                |                  |                 |                |                |                  |                 |                | c               |                |               |              | c               |               |              | C             | C            |               | C             |
|              | -08C |                |                |                |                |                  |                 |                |                |                  |                 |                | C               |                |               |              | С               |               |              | С             | С            |               | С             |
|              | -3   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              | CI            |              | CI            | CI            |
|              | -2   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              | CI            |              | CI            | CI            |
| 704003AL     | -1   |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              | CI            |              | CI            | CI            |
|              | -09C |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              | С             |              | С             | С             |
| 1/29/99      |      |                |                |                |                |                  |                 |                |                |                  |                 |                |                 |                |               |              |                 |               |              |               |              |               |               |

#### Table 24: Component Availability Chart for XC4000XL FPGAs

C = Commercial T<sub>J</sub> =  $0^{\circ}$  to +85°C I= Industrial  $T_J = -40^{\circ}C$  to  $+100^{\circ}C$ 



| F        | PINS | 84             | 100            | 100            | 120           | 144            | 156           | 160            | 191           | 208               | 208            | 223           | 225           | 240               | 240            | 299           | 304              |
|----------|------|----------------|----------------|----------------|---------------|----------------|---------------|----------------|---------------|-------------------|----------------|---------------|---------------|-------------------|----------------|---------------|------------------|
| т        | YPE  | Plast.<br>PLCC | Plast.<br>PQFP | Plast.<br>VQFP | Ceram.<br>PGA | Plast.<br>TQFP | Ceram.<br>PGA | Plast.<br>PQFP | Ceram.<br>PGA | High-Perf.<br>QFP | Plast.<br>PQFP | Ceram.<br>PGA | Plast.<br>BGA | High-Perf.<br>QFP | Plast.<br>PQFP | Ceram.<br>PGA | High-Perf.<br>QF |
| C        | ODE  | PC84           | PQ100          | VQ100          | PG120         | ТQ144          | PG156         | PQ160          | PG191         | HQ208             | PQ208          | PG223         | BG225         | HQ240             | PQ240          | PG299         | HQ304            |
|          | -4   | CI             | CI             | CI             | CI            |                |               |                |               |                   |                |               |               |                   |                |               |                  |
| XC4003E  | -3   | CI             | CI             | CI             | CI            |                |               |                |               |                   |                |               |               |                   |                |               |                  |
| 704003L  | -2   | CI             | CI             | СІ             | CI            |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -1   | С              | С              | С              | С             |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -4   | CI             | CI             |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
| XC4005E  | -3   | CI             | CI             |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
| X04003L  | -2   | CI             | CI             |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
|          | -1   | С              | С              |                |               | С              | С             | С              |               |                   | С              |               |               |                   |                |               |                  |
|          | -4   | CI             |                |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
| XC4006F  | -3   | CI             |                |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
|          | -2   | CI             |                |                |               | CI             | CI            | CI             |               |                   | CI             |               |               |                   |                |               |                  |
|          | -1   | С              |                |                |               | С              | С             | С              |               |                   | С              |               |               |                   |                |               |                  |
|          | -4   | CI             |                |                |               |                |               | CI             | CI            |                   | CI             |               |               |                   |                |               |                  |
| XC4008E  | -3   | CI             |                |                |               |                |               | CI             | CI            |                   | CI             |               |               |                   |                |               |                  |
|          | -2   | CI             |                |                |               |                |               | CI             | CI            |                   | CI             |               |               |                   |                |               |                  |
|          | -1   | С              |                |                |               |                |               | С              | С             |                   | С              |               |               |                   |                |               |                  |
|          | -4   | CI             |                |                |               |                |               | CI             | CI            | CI                | CI             |               | CI            |                   |                |               |                  |
| XC4010E  | -3   | CI             |                |                |               |                |               | CI             | CI            | CI                | CI             |               | CI            |                   |                |               |                  |
|          | -2   | CI             |                |                |               |                |               | CI             | CI            | CI                | CI             |               | CI            |                   |                |               |                  |
|          | -1   | С              |                |                |               |                |               | C              | С             | C                 | C              | 01            | C             |                   | 01             |               |                  |
|          | -4   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
| XC4013E  | -3   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -2   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -1   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -4   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
| XC4020E  | -2   |                |                |                |               |                |               |                |               |                   |                |               |               |                   |                |               |                  |
|          | -1   |                |                |                |               |                |               |                |               | с<br>С            |                | с,<br>С       |               | с.<br>С           |                |               |                  |
|          | -4   |                |                |                |               |                |               |                |               |                   |                | CI            |               | CI                |                | CI            | CI               |
| XC4025F  | -3   |                |                |                |               |                |               |                |               |                   |                | CI            |               | CI                |                | CI            | C1               |
| 7.07020L | -2   |                |                |                |               |                |               |                |               |                   |                | C.            |               | C                 |                | C             | C                |
|          | -    |                |                |                |               |                |               |                |               |                   |                | -             |               | -                 |                | -             | -                |

#### Table 25: Component Availability Chart for XC4000E FPGAs

1/29/99

C = Commercial  $T_J = 0^\circ$  to +85°C I= Industrial  $T_J = -40^\circ$ C to +100°C

Table 26: Component Availability Chart for XC4000EX FPGAs

#### PINS 208 240 299 304 352 411 432 High-Perf. QFP High-Perf. QFP Ceram. PGA High-Perf. QFP Plast. Ceram. PGA Plast. BGA TYPE BGA HQ240 PG299 HQ304 BG352 PG411 BG432 HQ208 CODE -4 СΙ СІ СІ СІ СІ XC4028EX -3 СІ СΙ СΙ СІ СІ -2 С С С С С -4 СI СІ СІ СІ CI XC4036EX -3 СΙ СΙ СΙ СІ СΙ -2 С С С С С

1/29/99

C = Commercial  $T_J = 0^{\circ}$  to +85°C

I= Industrial  $T_J = -40^{\circ}C$  to  $+100^{\circ}C$ 

## **User I/O Per Package**

Table 27, Table 28, and Table 29 show the number of user I/Os available in each package for XC4000-Series devices. Call your local sales office for the latest availability information, or see the Xilinx website at http://www.xilinx.com for the latest revision of the specifications.

| Table 27: User I/O | Chart for | XC4000XL | <b>FPGAs</b> |
|--------------------|-----------|----------|--------------|
|--------------------|-----------|----------|--------------|

|          |     |     | Maximum User Accessible I/O by Package Type |      |      |      |      |      |      |      |      |      |      |      |      |      |              |      |      |      |      |      |      |
|----------|-----|-----|---------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------------|------|------|------|------|------|------|
|          | Max | C84 | Q100                                        | Q100 | Q144 | T144 | Q160 | Q160 | 2176 | Т176 | Q208 | 3208 | Q240 | 3240 | 3256 | 3299 | <b>Q</b> 304 | 3352 | G411 | 3432 | 3475 | 3559 | 3560 |
| Device   | I/O | д_  | Ъ                                           | Š    | Ĕ    | Ï    | Ĭ    | Ъ    | μĔ   | Ï    | Ĭ    | Ъ    | Ĭ    | ď    | В    | д    | Ĭ            | м    | Ă    | ы    | ď    | Ъ    | ы    |
| XC4002XL | 64  | 61  | 64                                          | 64   |      |      |      |      |      |      |      |      |      |      |      |      |              |      |      |      |      |      |      |
| XC4005XL | 112 | 61  | 77                                          | 77   | 112  |      |      | 112  |      |      |      | 112  |      |      |      |      |              |      |      |      |      |      |      |
| XC4010XL | 160 | 61  | 77                                          |      | 113  |      |      | 129  | 145  |      |      | 160  |      |      | 160  |      |              |      |      |      |      |      |      |
| XC4013XL | 192 |     |                                             |      |      | 113  |      | 129  |      | 145  |      | 160  |      | 192  | 192  |      |              |      |      |      |      |      |      |
| XC4020XL | 224 |     |                                             |      |      | 113  |      | 129  |      | 145  |      | 160  |      | 192  | 205  |      |              |      |      |      |      |      |      |
| XC4028XL | 256 |     |                                             |      |      |      | 129  |      |      |      | 160  |      | 193  |      | 205  | 256  | 256          | 256  |      |      |      |      |      |
| XC4036XL | 288 |     |                                             |      |      |      | 129  |      |      |      | 160  |      | 193  |      |      |      | 256          | 288  | 288  | 288  |      |      |      |
| XC4044XL | 320 |     |                                             |      |      |      | 129  |      |      |      | 160  |      | 193  |      |      |      | 256          | 289  | 320  | 320  |      |      |      |
| XC4052XL | 352 |     |                                             |      |      |      |      |      |      |      |      |      | 193  |      |      |      | 256          |      | 352  | 352  |      |      | 352  |
| XC4062XL | 384 |     |                                             |      |      |      |      |      |      |      |      |      | 193  |      |      |      | 256          |      |      | 352  | 384  |      | 384  |
| XC4085XL | 448 |     |                                             |      |      |      |      |      |      |      |      |      |      |      |      |      |              |      |      | 352  |      | 448  | 448  |

1/29/99

#### Table 28: User I/O Chart for XC4000E FPGAs

|         |     |     | Maximum User Accessible I/O by Package Type |      |     |        |     |     |          |     |      |      |      |      |      |      |     |
|---------|-----|-----|---------------------------------------------|------|-----|--------|-----|-----|----------|-----|------|------|------|------|------|------|-----|
|         | Max | C84 | 2100                                        | 2100 | 120 | 2144   | 156 | 160 | 191      | 208 | 1208 | 3223 | 3225 | 2240 | 1240 | 3299 | 304 |
| Device  | I/O | Å   | РС                                          | 20   | L D | D<br>L | РО  | РС  | PO<br>PO | ВН  | РС   | ЪС   | BG   | ВН   | РС   | ЪО   | ВН  |
| XC4003E | 80  | 61  | 77                                          | 77   | 80  |        |     |     |          |     |      |      |      |      |      |      |     |
| XC4005E | 112 | 61  | 77                                          |      |     | 112    | 112 | 112 |          |     | 112  |      |      |      |      |      |     |
| XC4006E | 128 | 61  |                                             |      |     | 113    | 125 | 128 |          |     | 128  |      |      |      |      |      |     |
| XC4008E | 144 | 61  |                                             |      |     |        |     | 129 | 144      |     | 144  |      |      |      |      |      |     |
| XC4010E | 160 | 61  |                                             |      |     |        |     | 129 | 160      | 160 | 160  |      | 160  |      |      |      |     |
| XC4013E | 192 |     |                                             |      |     |        |     | 129 |          | 160 | 160  | 192  | 192  | 192  | 192  |      |     |
| XC4020E | 224 |     |                                             |      |     |        |     |     |          | 160 |      | 192  |      | 193  |      |      |     |
| XC4025E | 256 |     |                                             |      |     |        |     |     |          |     |      | 192  |      | 193  |      | 256  | 256 |

1/29/99

#### Table 29: User I/O Chart for XC4000EX FPGAs

|          | Max | Maximum User Accessible I/O by Package Type |       |       |       |       |       |       |  |  |  |  |  |
|----------|-----|---------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|--|
| Device   | I/O | HQ208                                       | HQ240 | PG299 | HQ304 | BG352 | PG411 | BG432 |  |  |  |  |  |
| XC4028EX | 256 | 160                                         | 193   | 256   | 256   | 256   |       |       |  |  |  |  |  |
| XC4036EX | 288 |                                             | 193   |       | 256   | 288   | 288   | 288   |  |  |  |  |  |

1/29/99