

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 41.667MHz                                                                  |
| Connectivity               | EBI/EMI, Ethernet, I²C, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 70                                                                         |
| Program Memory Size        | 96KB (48K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 3808 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                  |
| Data Converters            | A/D 16x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 100-TQFP                                                                   |
| Supplier Device Package    | 100-TQFP (14x14)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f96j65-i-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### © 2011 Microchip Technology Inc.



| Pin Name                                                                                                                                                                                                 | Pin Number<br>TQFP | Pin<br>Type   | Buffer<br>Type          | Description                                                                                                                                                                  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MCLR                                                                                                                                                                                                     | 9                  | I             | ST                      | Master Clear (Reset) input. This pin is an active-low Reset to the device.                                                                                                   |  |
| OSC1/CLKI<br>OSC1                                                                                                                                                                                        | 49                 | I             | ST                      | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source input.<br>ST buffer when configured in internal RC mode; CMOS<br>otherwise. |  |
| CLKI                                                                                                                                                                                                     |                    | I             | CMOS                    | External clock source input. Always associated with pin function, OSC1. (See related OSC2/CLKO pin.)                                                                         |  |
| OSC2/CLKO<br>OSC2                                                                                                                                                                                        | 50                 | О             | _                       | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or<br>resonator in Crystal Oscillator mode                                             |  |
| CLKO                                                                                                                                                                                                     |                    | 0             | —                       | In Internal RC mode, OSC2 pin outputs CLKO which has<br>1/4 the frequency of OSC1 and denotes the<br>instruction cycle rate.                                                 |  |
|                                                                                                                                                                                                          |                    |               |                         | PORTA is a bidirectional I/O port.                                                                                                                                           |  |
| RA0/LEDA/AN0<br>RA0<br>LEDA<br>AN0                                                                                                                                                                       | 30                 | I/O<br>O<br>I | TTL<br>—<br>Analog      | Digital I/O.<br>Ethernet LEDA indicator output.<br>Analog Input 0.                                                                                                           |  |
| RA1/LEDB/AN1<br>RA1<br>LEDB<br>AN1                                                                                                                                                                       | 29                 | I/O<br>O<br>I | TTL<br>—<br>Analog      | Digital I/O.<br>Ethernet LEDB indicator output.<br>Analog Input 1.                                                                                                           |  |
| RA2/AN2/VREF-<br>RA2<br>AN2<br>VREF-                                                                                                                                                                     | 28                 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog Input 2.<br>A/D reference voltage (low) input.                                                                                                        |  |
| RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+                                                                                                                                                                     | 27                 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog Input 3.<br>A/D reference voltage (high) input.                                                                                                       |  |
| RA4/T0CKI<br>RA4<br>T0CKI                                                                                                                                                                                | 34                 | I/O<br>I      | ST<br>ST                | Digital I/O.<br>Timer0 external clock input.                                                                                                                                 |  |
| RA5/AN4<br>RA5<br>AN4                                                                                                                                                                                    | 33                 | I/O<br>I      | TTL<br>Analog           | Digital I/O.<br>Analog Input 4.                                                                                                                                              |  |
| Legend:       TTL = TTL compatible input       CMOS = CMOS compatible input or output         ST = Schmitt Trigger input with CMOS levels       Analog = Analog input         I = Input       O = Output |                    |               |                         |                                                                                                                                                                              |  |

| TABLE 1-5: | PIC18F86J60/86J65/87J60 PINOUT I/O DESCRIPTIONS |
|------------|-------------------------------------------------|
|------------|-------------------------------------------------|

input Р

= Power

U OD = Open-Drain (no P diode to VDD)

Note 1: Default assignment for ECCP2/P2A when CCP2MX Configuration bit is set.

2: Default assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is set).

3: Alternate assignment for ECCP2/P2A when CCP2MX Configuration bit is cleared.

4: Alternate assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is cleared).

|                                                                                        | Pin Number                                                   | Pin                  | Buffer               |                                                                                                                                                                                                                              |  |  |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                                                                               | TQFP                                                         | Туре                 | Туре                 | Description                                                                                                                                                                                                                  |  |  |
| RB0/INT0/FLT0<br>RB0<br>INT0<br>FLT0                                                   | 5                                                            | I/O<br>I<br>I        | TTL<br>ST<br>ST      | PORTB is a bidirectional I/O port. PORTB can be software<br>programmed for internal weak pull-ups on all inputs.<br>Digital I/O.<br>External Interrupt 0.<br>Enhanced PWM Fault input (ECCP modules); enabled<br>in software |  |  |
| RB1/INT1<br>RB1<br>INT1                                                                | 6                                                            | I/O<br>I             | TTL<br>ST            | Digital I/O.<br>External Interrupt 1.                                                                                                                                                                                        |  |  |
| RB2/INT2<br>RB2<br>INT2                                                                | 7                                                            | I/O<br>I             | TTL<br>ST            | Digital I/O.<br>External Interrupt 2.                                                                                                                                                                                        |  |  |
| RB3/INT3/ECCP2/P2A<br>RB3<br>INT3<br>ECCP2 <sup>(1)</sup><br>P2A <sup>(1)</sup>        | 8                                                            | I/O<br>I<br>I/O<br>O | TTL<br>ST<br>ST<br>— | Digital I/O.<br>External Interrupt 3.<br>Capture 2 input/Compare 2 output/PWM2 output.<br>ECCP2 PWM Output A.                                                                                                                |  |  |
| RB4/KBI0<br>RB4<br>KBI0                                                                | 69                                                           | I/O<br>I             | TTL<br>TTL           | Digital I/O.<br>Interrupt-on-change pin.                                                                                                                                                                                     |  |  |
| RB5/KBI1<br>RB5<br>KBI1                                                                | 68                                                           | I/O<br>I             | TTL<br>TTL           | Digital I/O.<br>Interrupt-on-change pin.                                                                                                                                                                                     |  |  |
| RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC                                                     | 67                                                           | I/O<br>I<br>I/O      | TTL<br>TTL<br>ST     | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP™ programming clock pin.                                                                                                                             |  |  |
| RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD                                                     | 57                                                           | I/O<br>I<br>I/O      | TTL<br>TTL<br>ST     | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin.                                                                                                                               |  |  |
| Legend: TTL = TTL c<br>ST = Schmi<br>I = Input<br>P = Power<br>Note 1: Alternate assig | ompatible input<br>itt Trigger input<br>r<br>gnment for ECCI | with CM              | OS levels            | CMOS = CMOS compatible input or output<br>Analog = Analog input<br>O = Output<br>OD = Open-Drain (no P diode to VDD)<br>2MX Configuration bit is cleared (Extended Microcontroller mode)                                     |  |  |

### TABLE 1-6: PIC18F96J60/96J65/97J60 PINOUT I/O DESCRIPTIONS (CONTINUED)

2: Default assignment for ECCP2/P2A for all devices in all operating modes (CCP2MX Configuration bit is set).

3: Default assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is set).

4: Alternate assignment for ECCP2/P2A when CCP2MX Configuration bit is cleared (Microcontroller mode).

5: Alternate assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is cleared).

| Register | A           | pplicable Device | 25          | Power-on Reset,<br>Brown-out Reset | MCLR Reset,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets,<br>CM Reset | Wake-up via WDT<br>or Interrupt |
|----------|-------------|------------------|-------------|------------------------------------|------------------------------------------------------------------------------|---------------------------------|
| CCP4CON  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 00 0000                            | 00 0000                                                                      | uu uuuu                         |
| CCPR5H   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | xxxx xxxx                          | uuuu uuuu                                                                    | uuuu uuuu                       |
| CCPR5L   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | xxxx xxxx                          | uuuu uuuu                                                                    | uuuu uuuu                       |
| CCP5CON  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 00 0000                            | 00 0000                                                                      | uu uuuu                         |
| SPBRG2   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| RCREG2   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| TXREG2   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| TXSTA2   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0010                          | 0000 0010                                                                    | uuuu uuuu                       |
| RCSTA2   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 000x                          | 0000 000x                                                                    | uuuu uuuu                       |
| ECCP3AS  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| ECCP3DEL | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| ECCP2AS  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| ECCP2DEL | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| SSP2BUF  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | xxxx xxxx                          | uuuu uuuu                                                                    | uuuu uuuu                       |
| SSP2ADD  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| SSP2STAT | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| SSP2CON1 | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| SSP2CON2 | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| EDATA    | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | xxxx xxxx                          | uuuu uuuu                                                                    | uuuu uuuu                       |
| EIR      | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | -000 0-00                          | -000 0-00                                                                    | -uuu u-uu                       |
| ECON2    | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 100                                | 100                                                                          | uuu                             |
| ESTAT    | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | -0-0 -000                          | -0-0 -000                                                                    | -u-u -uuu                       |
| EIE      | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | -000 0-00                          | -000 0-00                                                                    | -uuu u-uu                       |
| EDMACSH  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| EDMACSL  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| EDMADSTH | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0000                             | 0 0000                                                                       | u uuuu                          |
| EDMADSTL | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| EDMANDH  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0000                             | 0 0000                                                                       | u uuuu                          |
| EDMANDL  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| EDMASTH  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0000                             | 0 0000                                                                       | u uuuu                          |
| EDMASTL  | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| ERXWRPTH | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0000                             | 0 0000                                                                       | u uuuu                          |
| ERXWRPTL | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0000 0000                          | 0000 0000                                                                    | uuuu uuuu                       |
| ERXRDPTH | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0101                             | 0 0101                                                                       | u uuuu                          |
| ERXRDPTL | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 1111 1010                          | 1111 1010                                                                    | uuuu uuuu                       |
| ERXNDH   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 1 1111                             | 1 1111                                                                       | u uuuu                          |
| ERXNDL   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 1111 1111                          | 1111 1111                                                                    | uuuu uuuu                       |
| ERXSTH   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 0 0101                             | 0 0101                                                                       | u uuuu                          |
| ERXSTL   | PIC18F6XJ6X | PIC18F8XJ6X      | PIC18F9XJ6X | 1111 1010                          | 1111 1010                                                                    | uuuu uuuu                       |

### TABLE 5-2: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

Legend:u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition.Shaded cells indicate conditions do not apply for the designated device.

**Note 1:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).

3: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).

4: See Table 5-1 for Reset value for specific condition.

### REGISTER 7-1: EECON1: EEPROM CONTROL REGISTER 1

| U-0   | U-0 | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | U-0   |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | FREE  | WRERR | WREN  | WR    | —     |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           | S = Settable bit |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-5 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                         |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4   | FREE: Flash Row Erase Enable bit                                                                                                                                                                                                                                                   |
|         | <ul> <li>1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation)</li> <li>0 = Perform write-only</li> </ul>                                                                                                         |
| bit 3   | WRERR: Flash Program Error Flag bit                                                                                                                                                                                                                                                |
|         | <ul> <li>1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation or an improper write attempt)</li> <li>0 = The write operation completed</li> </ul>                                                                          |
| bit 2   | WREN: Flash Program Write Enable bit                                                                                                                                                                                                                                               |
|         | <ul> <li>1 = Allows write cycles to Flash program memory</li> <li>0 = Inhibits write cycles to Flash program memory</li> </ul>                                                                                                                                                     |
| bit 1   | WR: Write Control bit                                                                                                                                                                                                                                                              |
|         | <ul> <li>1 = Initiates a program memory erase cycle or write cycle         (The operation is self-timed and the bit is cleared by hardware once the write is complete.         The WR bit can only be set (not cleared) in software.)</li> <li>0 = Write cycle complete</li> </ul> |
| bit 0   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                         |

### 8.1 External Memory Bus Control

The operation of the interface is controlled by the MEMCON register (Register 8-1). This register is available in all program memory operating modes, except Microcontroller mode. In this mode, the register is disabled and cannot be written to.

The EBDIS bit (MEMCON<7>) controls the operation of the bus and related port functions. Clearing EBDIS enables the interface and disables the I/O functions of the ports, as well as any other functions multiplexed to those pins. Setting the bit enables the I/O ports and other functions, but allows the interface to override everything else on the pins when an external memory operation is required. By default, the external bus is always enabled and disables all other I/Os. The operation of the EBDIS bit is also influenced by the program memory mode being used. This is discussed in more detail in **Section 8.5 "Program Memory Modes and the External Memory Bus**".

The WAIT bits allow for the addition of Wait states to external memory operations. The use of these bits is discussed in **Section 8.3 "Wait States"**.

The WM bits select the particular operating mode used when the bus is operating in 16-Bit Data Width mode. These operating modes are discussed in more detail in **Section 8.6 "16-Bit Data Width Modes"**. The WM bits have no effect when an 8-Bit Data Width mode is selected.

### REGISTER 8-1: MEMCON: EXTERNAL MEMORY BUS CONTROL REGISTER

| R/W-0       | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 |  |
|-------------|-----|-------|-------|-----|-----|-------|-------|--|
| EBDIS       | —   | WAIT1 | WAIT0 | —   | —   | WM1   | WM0   |  |
| bit 7 bit C |     |       |       |     |     |       |       |  |
|             |     |       |       |     |     |       |       |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | EBDIS: External Bus Disable bit                                                                                                                                                                                                |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = External bus is enabled when microcontroller accesses external memory; otherwise, all external<br/>bus drivers are mapped as I/O ports</li> </ul>                                                                 |
|         | 0 = External bus is always enabled, I/O ports are disabled                                                                                                                                                                     |
| bit 6   | Unimplemented: Read as '0'                                                                                                                                                                                                     |
| bit 5-4 | WAIT<1:0>: Table Reads and Writes Bus Cycle Wait Count bits                                                                                                                                                                    |
|         | <ul> <li>11 = Table reads and writes will wait 0 TCY</li> <li>10 = Table reads and writes will wait 1 TCY</li> <li>01 = Table reads and writes will wait 2 TCY</li> <li>00 = Table reads and writes will wait 3 TCY</li> </ul> |
| bit 3-2 | Unimplemented: Read as '0'                                                                                                                                                                                                     |
| bit 1-0 | WM<1:0>: TBLWT Operation with 16-Bit Data Bus Width Select bits                                                                                                                                                                |
|         | 1x = Word Write mode: WRH is active when TABLAT is written to and TBLPTR contains an odd<br>address. When TBLPTR contains an even address, writing to TABLAT loads a holding latch with<br>the value written.                  |
|         | 01 = Byte Select mode: TABLAT data is copied on both MSB and LSB; WRH and (UB or LB) will activate                                                                                                                             |

00 = Byte Write mode: TABLAT data is copied on both MSB and LSB; WRH or WRL will activate

## 11.4 PORTC, TRISC and LATC Registers

PORTC is an 8-bit wide, bidirectional port; it is fully implemented on all devices. The corresponding Data Direction register is TRISC. Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin). Only PORTC pins, RC2 through RC7, are digital only pins and can tolerate input voltages up to 5.5V.

The Output Latch register (LATC) is also memory mapped. Read-modify-write operations on the LATC register read and write the latched output value for PORTC.

PORTC is multiplexed with several peripheral functions (Table 11-7). The pins have Schmitt Trigger input buffers. RC1 is normally configured by Configuration bit, CCP2MX, as the default peripheral pin for the ECCP2 module and Enhanced PWM output, P2A (default state, CCP2MX = 1).

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. Note: These pins are configured as digital inputs on any device Reset.

The contents of the TRISC register are affected by peripheral overrides. Reading TRISC always returns the current contents, even though a peripheral device may be overriding one or more of the pins.

### EXAMPLE 11-3: INITIALIZING PORTC

| CLRF  | PORTC | ; Initialize PORTC by<br>; clearing output |
|-------|-------|--------------------------------------------|
|       |       | ; data latches                             |
| CLRF  | LATC  | ; Alternate method                         |
|       |       | ; to clear output                          |
|       |       | ; data latches                             |
| MOVLW | 0CFh  | ; Value used to                            |
|       |       | ; initialize data                          |
|       |       | ; direction                                |
| MOVWF | TRISC | ; Set RC<3:0> as inputs                    |
|       |       | ; RC<5:4> as outputs                       |
|       |       | ; RC<7:6> as inputs                        |
|       |       |                                            |

### 12.1 Timer0 Operation

Timer0 can operate as either a timer or a counter; the mode is selected with the TOCS bit (TOCON<5>). In Timer mode (TOCS = 0), the module increments on every clock by default unless a different prescaler value is selected (see **Section 12.3 "Prescaler"**). If the TMR0 register is written to, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

The Counter mode is selected by setting the T0CS bit (= 1). In this mode, Timer0 increments either on every rising or falling edge of pin, RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (T0CON<4>); clearing this bit selects the rising edge. Restrictions on the external clock input are discussed below.

An external clock source can be used to drive Timer0; however, it must meet certain requirements to ensure that the external clock can be synchronized with the internal phase clock (Tosc). There is a delay between synchronization and the onset of incrementing the timer/counter.

### 12.2 Timer0 Reads and Writes in 16-Bit Mode

TMR0H is not the actual high byte of Timer0 in 16-bit mode. It is actually a buffered version of the real high byte of Timer0 which is not directly readable nor writable (refer to Figure 12-2). TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte was valid, due to a rollover between successive reads of the high and low byte.

Similarly, a write to the high byte of Timer0 must also take place through the TMR0H Buffer register. The high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once.

### FIGURE 12-1: TIMER0 BLOCK DIAGRAM (8-BIT MODE)



### FIGURE 12-2: TIMER0 BLOCK DIAGRAM (16-BIT MODE)



### 19.1 Physical Interfaces and External Connections

### 19.1.1 SIGNAL AND POWER INTERFACES

PIC18F97J60 family devices all provide a dedicated 4-pin signal interface for the Ethernet module. No other microcontroller or peripheral functions are multiplexed with these pins, so potential device configuration conflicts do not need to be considered. The pins are:

- TPIN+: Differential plus twisted-pair input
- TPIN-: Differential minus twisted-pair input
- TPOUT+: Differential plus twisted-pair output
- TPOUT-: Differential minus twisted-pair output

No provisions are made for providing or receiving digital Ethernet data from an external Ethernet PHY.

In addition to the signal connections, the Ethernet module has its own independent voltage source and ground connections for the PHY module. Separate connections are provided for the receiver (VDDRX and VSSRX), the transmitter (VDDTX and VSSTX) and the transmitter's internal PLL (VDDPLL and VSSPLL). Although the voltage requirements are the same as VDD and VSS for the microcontroller, the pins are not internally connected. For the Ethernet module to operate properly, supply voltage and ground must be connected to these pins. All of the microcontroller's power and ground supply pins should be externally connected to the same power source or ground node, with no inductors or other filter components between the microcontroller and Ethernet module's VDD pins.

Besides the independent voltage connections, the PHY module has a separate bias current input pin, RBIAS. A bias current, derived from an external resistor, must be applied to RBIAS for proper transceiver operation.

### 19.1.2 LED CONFIGURATION

The PHY module provides separate outputs to drive the standard Ethernet indicators, LEDA and LEDB. The LED outputs are multiplexed with PORTA pins, RA0 and RA1. Their use as LED outputs is enabled by setting the Configuration bit, ETHLED (Register 25-6, CONFIG3H<2>). When configured as LED outputs, RA0/LEDA and RA1/LEDB have sufficient drive capacity (up to 25 mA) to directly power the LEDs. The pins must always be configured to supply (source) current to the LEDs. Users must also configure the pins as outputs by clearing TRISA<1:0>.

The LEDs can be individually configured to automatically display link status, RX/TX activity, etc. A configurable stretch capability prolongs the LED blink duration for short events, such as a single packet transmit, allowing human perception. The options are controlled by the PHLCON register (Register 19-13). Typical values for blink stretch are listed in Table 19-1.

TABLE 19-1: LED BLINK STRETCH LENGTH

| Stretch Length   | Typical Stretch (ms) |  |  |  |  |  |
|------------------|----------------------|--|--|--|--|--|
| TNSTRCH (normal) | 40                   |  |  |  |  |  |
| Тмstrcн (medium) | 70                   |  |  |  |  |  |
| TLSTRCH (long)   | 140                  |  |  |  |  |  |

### 19.1.3 OSCILLATOR REQUIREMENTS

The Ethernet module is designed to operate at 25 MHz. This is provided by the primary microcontroller clock, either with a 25 MHz crystal connected to the OSC1 and OSC2 pins or an external clock source connected to the OSC1 pin. No provision is made to clock the module from a different source.

To maintain the required clock frequency, the microcontroller can operate only from the primary oscillator source (PRI\_RUN or PRI\_IDLE modes) while the Ethernet module is enabled. Using any other power-managed mode will require that the Ethernet module be disabled.

### 19.1.3.1 Start-up Timer

The Ethernet module contains a start-up timer, independent of the microcontroller's OST, to ensure that the PHY module's PLL has stabilized before operation. Clearing the module enable bit, ETHEN (ECON2<5>), clears the PHYRDY status bit (ESTAT<0>). Setting the ETHEN bit causes this start-up timer to start counting. When the timer expires, after 1 ms, the PHYRDY bit will be automatically set.

After enabling the module by setting the ETHEN bit, the application software should always poll PHYRDY to determine when normal Ethernet operation can begin.

### 19.2 Ethernet Buffer and Register Spaces

The Ethernet module uses three independent memory spaces for its operations:

- An Ethernet RAM buffer which stores packet data as it is received and being prepared for transmission.
- A set of 8-bit Special Function Registers (SFRs), used to control the module, and pass data back and forth between the module and microcontroller core.
- A separate set of 16-bit PHY registers used specifically for PHY control and status reporting.

The Ethernet buffer and PHY Control registers are contained entirely within the Ethernet module and cannot be accessed directly by the microcontroller. Data is transferred between the Ethernet and microcontroller by using buffer and pointer registers mapped in the microcontroller's SFR space. The relationships between the SFRs and the Ethernet module's memory spaces are shown in Figure 19-4.

## FIGURE 19-4: RELATIONSHIP BETWEEN MICROCONTROLLER AND ETHERNET MEMORY SPACES



### REGISTER 19-5: MACON3: MAC CONTROL REGISTER 3

| R/W-0             | R/W-0                                                                                      | R/W-0                                                                 | R/W-0             | R/W-0                              | R/W-0               | R/W-0               | R/W-0                |  |  |
|-------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------|------------------------------------|---------------------|---------------------|----------------------|--|--|
| PADCFG2           | PADCFG1                                                                                    | PADCFG0                                                               | TXCRCEN           | PHDREN                             | HFRMEN              | FRMLNEN             | FULDPX               |  |  |
| bit 7             |                                                                                            | -                                                                     |                   |                                    |                     | -                   | bit 0                |  |  |
|                   |                                                                                            |                                                                       |                   |                                    |                     |                     |                      |  |  |
| Legend:           |                                                                                            |                                                                       |                   |                                    |                     |                     |                      |  |  |
| R = Readable      | bit                                                                                        | W = Writable                                                          | bit               | U = Unimplemented bit, read as '0' |                     |                     |                      |  |  |
| -n = Value at POR |                                                                                            | '1' = Bit is set                                                      |                   | '0' = Bit is cle                   | eared               | x = Bit is unknown  |                      |  |  |
|                   |                                                                                            |                                                                       |                   |                                    |                     |                     |                      |  |  |
| bit 7-5           | PADCFG<2:0                                                                                 | D>: Automatic F                                                       | Pad and CRC       | Configuration                      | bits                |                     |                      |  |  |
|                   | 111 = All sho                                                                              | ort frames are z                                                      | ero-padded to     | o 64 bytes and                     | l a valid CRC wi    | ill then be appe    | nded                 |  |  |
|                   | 110 = No aut                                                                               | tomatic padding                                                       | g of short fram   | ies<br>protocol frame              | es which have a     | a 8100h tvne fi     | eld and auto-        |  |  |
|                   | matica                                                                                     | ally pad to 64 by                                                     | tes. If the frame | e is not a VLAN                    | I frame, it is pado | ded to 60 bytes.    | After padding,       |  |  |
|                   | a valid                                                                                    | CRC is appen                                                          | ded.              |                                    | •                   |                     |                      |  |  |
|                   | 100 = No aut                                                                               | tomatic padding                                                       | g of short fram   | ies<br>64 bytes and                | La valid CPC is     | apponded            |                      |  |  |
|                   | 011 = All site<br>010 = No aut                                                             | tomatic padding                                                       | g of short fram   | ies                                |                     | appended            |                      |  |  |
|                   | 001 = All sho                                                                              | ort frames are z                                                      | zero-padded to    | 0 60 bytes and                     | l a valid CRC is    | appended            |                      |  |  |
|                   | 000 = No au                                                                                | tomatic padding                                                       | g of short fram   | ies                                |                     |                     |                      |  |  |
| bit 4             | TXCRCEN: T                                                                                 | ransmit CRC E                                                         | Enable bit        |                                    |                     |                     |                      |  |  |
|                   | 1 = MAC app<br>TXCRCE                                                                      | Pends a valid                                                         | if the PADCE      | ames transmi<br>3 bits specify f   | tted, regardless    | s of the PADC       | +G<2:0> bits.        |  |  |
|                   | 0 = MAC doe                                                                                | es not append                                                         | a CRC. The        | last 4 bytes a                     | ire checked and     | d if it is an inva  | n invalid CRC, it is |  |  |
|                   | reported in the transmit status vector.                                                    |                                                                       |                   |                                    |                     |                     |                      |  |  |
| bit 3             | PHDREN: Proprietary Header Enable bit                                                      |                                                                       |                   |                                    |                     |                     |                      |  |  |
|                   | 1 = Frames presented to the MAC contain a 4-byte proprietary header which is not used when |                                                                       |                   |                                    |                     |                     |                      |  |  |
|                   | calculatin                                                                                 | rietary header is present; the CRC covers all data (normal operation) |                   |                                    |                     |                     |                      |  |  |
| bit 2             | sporation                                                                                  |                                                                       |                   |                                    |                     |                     |                      |  |  |
|                   | 1 = Jumbo fr                                                                               | ames and fram                                                         | les of any illeg  | al size are allo                   | owed to be trans    | smitted and rec     | eived                |  |  |
|                   | 0 = Frames b                                                                               | bigger than MA                                                        | MXFL are trur     | ncated when tr                     | ansmitted or re     | ceived              |                      |  |  |
| bit 1             | FRMLNEN: Frame Length Checking Enable bit                                                  |                                                                       |                   |                                    |                     |                     |                      |  |  |
|                   | 1 = The type                                                                               | /length field of                                                      | transmitted an    | d received fra                     | mes is checked      | I. If it represents | s a length, the      |  |  |
|                   | frame siz                                                                                  | e is compared                                                         | and mismatcr      | the type/lengt                     | ed in the transm    | it/receive status   | s vector.            |  |  |
| bit 0             |                                                                                            | C Full-Dunley                                                         | Enable bit        | the typenengt                      |                     |                     |                      |  |  |
|                   | 1 = MAC ope                                                                                | erates in Full-D                                                      | uplex mode: a     | pplication mus                     | st also set PDP     | XMD (PHCON1         | <8>)                 |  |  |
|                   | 0 = MAC ope                                                                                | erates in Half-D                                                      | uplex mode; a     | pplication mu                      | st also clear PD    | PXMD                | /                    |  |  |

NOTES:

| BRG Value                | XXXXh       | 0000h  |                                                                                    | 001Ch               |
|--------------------------|-------------|--------|------------------------------------------------------------------------------------|---------------------|
| RXx pin                  |             | Start  | Edge #1 Edge #2 Edge #3 Edge #4<br>Bit 0 Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 Bit 7 | Edge #5<br>Stop Bit |
| BRG Clock                |             | hunnun |                                                                                    |                     |
| ABDEN bit                | Set by User |        |                                                                                    | Auto-Cleared        |
| RCxIF bit<br>(Interrupt) |             |        |                                                                                    |                     |
| Read<br>RCREGx           |             |        |                                                                                    | · (                 |
| SPBRGx                   |             |        | XXXXh                                                                              | (1Ch                |
| SPBRGHx                  |             |        | XXXXh                                                                              | 00h                 |

### FIGURE 21-1: AUTOMATIC BAUD RATE CALCULATION

### FIGURE 21-2: BRG OVERFLOW SEQUENCE



### 21.4 EUSARTx Synchronous Slave Mode

Synchronous Slave mode is entered by clearing bit, CSRC (TXSTAx<7>). This mode differs from the Synchronous Master mode in that the shift clock is supplied externally at the CKx pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in any low-power mode.

#### 21.4.1 EUSARTx SYNCHRONOUS SLAVE TRANSMISSION

The operation of the Synchronous Master and Slave modes is identical, except in the case of Sleep mode.

If two words are written to the TXREGx and then the SLEEP instruction is executed, the following will occur:

- a) The first word will immediately transfer to the TSR register and transmit.
- b) The second word will remain in the TXREGx register.
- c) Flag bit, TXxIF, will not be set.
- When the first word has been shifted out of TSR, the TXREGx register will transfer the second word to the TSR and flag bit, TXxIF, will now be set.
- e) If enable bit, TXxIE, is set, the interrupt will wake the chip from Sleep. If the global interrupt is enabled, the program will branch to the interrupt vector.

To set up a Synchronous Slave Transmission:

- Enable the synchronous slave serial port by setting bits, SYNC and SPEN, and clearing bit, CSRC.
- 2. Clear bits, CREN and SREN.
- 3. If the signal from the CKx pin is to be inverted, set the TXCKP bit. If the signal from the DTx pin is to be inverted, set the RXDTP bit.
- 4. If interrupts are desired, set enable bit, TXxIE.
- 5. If 9-bit transmission is desired, set bit, TX9.
- 6. Enable the transmission by setting enable bit, TXEN.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D.
- 8. Start transmission by loading data to the TXREGx register.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

| Name     | Bit 7                                                                | Bit 6     | Bit 5  | Bit 4                | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on Page: |
|----------|----------------------------------------------------------------------|-----------|--------|----------------------|--------|--------|--------|--------|-----------------------------|
| INTCON   | GIE/GIEH                                                             | PEIE/GIEL | TMR0IE | INT0IE               | RBIE   | TMR0IF | INT0IF | RBIF   | 69                          |
| PIR1     | PSPIF                                                                | ADIF      | RC1IF  | TX1IF                | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 71                          |
| PIE1     | PSPIE                                                                | ADIE      | RC1IE  | TX1IE                | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 71                          |
| IPR1     | PSPIP                                                                | ADIP      | RC1IP  | TX1IP                | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 71                          |
| PIR3     | SSP2IF                                                               | BCL2IF    | RC2IF  | TX2IF <sup>(1)</sup> | TMR4IF | CCP5IF | CCP4IF | CCP3IF | 71                          |
| PIE3     | SSP2IE                                                               | BCL2IE    | RC2IE  | TX2IE <sup>(1)</sup> | TMR4IE | CCP5IE | CCP4IE | CCP3IE | 71                          |
| IPR3     | SSP2IP BCL2IP RC2IP TX2IP <sup>(1)</sup> TMR4IP CCP5IP CCP4IP CCP3IP |           |        |                      |        |        |        | 71     |                             |
| RCSTAx   | SPEN                                                                 | RX9       | SREN   | CREN                 | ADDEN  | FERR   | OERR   | RX9D   | 71                          |
| TXREGx   | EUSARTx Transmit Register                                            |           |        |                      |        |        |        |        |                             |
| TXSTAx   | CSRC                                                                 | TX9       | TXEN   | SYNC                 | SENDB  | BRGH   | TRMT   | TX9D   | 71                          |
| BAUDCONx | ABDOVF                                                               | RCIDL     | RXDTP  | TXCKP                | BRG16  | _      | WUE    | ABDEN  | 72                          |
| SPBRGHx  | EUSARTx Baud Rate Generator Register High Byte                       |           |        |                      |        |        |        |        | 72                          |
| SPBRGx   | x EUSARTx Baud Rate Generator Register Low Byte                      |           |        |                      |        |        |        |        | 72                          |

### TABLE 21-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission.

Note 1: These bits are only available in 80-pin and 100-pin devices; otherwise, they are unimplemented and read as '0'.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as inputs. To determine acquisition time, see **Section 22.1 "A/D Acquisition Requirements"**. After this acquisition time has elapsed, the A/D conversion can be started. An acquisition time can be programmed to occur between setting the GO/DONE bit and the actual start of the conversion.

The following steps should be followed to do an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins, voltage reference and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D acquisition time (ADCON2)
  - Select A/D conversion clock (ADCON2)
  - Turn on A/D module (ADCON0)

### FIGURE 22-2: ANALOG INPUT MODEL

- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set GIE bit
- 3. Wait the required acquisition time (if required).
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0<1>)
- 5. Wait for A/D conversion to complete, by either:
  Polling for the GO/DONE bit to be cleared OR
  - Waiting for the A/D interrupt
- 6. Read A/D Result registers (ADRESH:ADRESL); clear bit, ADIF, if required.
- 7. For the next conversion, go to Step 1 or Step 2, as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before next acquisition starts.



### FIGURE 23-3: COMPARATOR OUTPUT BLOCK DIAGRAM



### 23.6 Comparator Interrupts

The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that occurred. The CMIF bit (PIR2<6>) is the Comparator Interrupt Flag. The CMIF bit must be reset by clearing it. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

Both the CMIE bit (PIE2<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit (INTCON<7>) must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.

Note: If a change in the CMCON register (C1OUT or C2OUT) should occur when a read operation is being executed (start of the Q2 cycle), then the CMIF (PIR2 register) interrupt flag may not get set.

The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of CMCON will end the mismatch condition.
- b) Clear flag bit, CMIF.

A mismatch condition will continue to set flag bit, CMIF. Reading CMCON will end the mismatch condition and allow flag bit, CMIF, to be cleared.

## 23.7 Comparator Operation During Sleep

When a comparator is active and the device is placed in Sleep mode, the comparator remains active and the interrupt is functional, if enabled. This interrupt will wake-up the device from Sleep mode, when enabled. Each operational comparator will consume additional current, as shown in the comparator specifications. To minimize power consumption while in Sleep mode, turn off the comparators (CM<2:0> = 111) before entering Sleep. If the device wakes up from Sleep, the contents of the CMCON register are not affected.

### 23.8 Effects of a Reset

A device Reset forces the CMCON register to its Reset state, causing the comparator modules to be turned off (CM<2:0> = 111). However, the input pins (RF3 through RF6) are configured as analog inputs by default on device Reset. The I/O configuration for these pins is determined by the setting of the PCFG<3:0> bits (ADCON1<3:0>). Therefore, device current is minimized when analog inputs are present at Reset time.



### FIGURE 24-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM

### 24.2 Comparator Voltage Reference Accuracy/Error

The full range of voltage reference cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 24-1) keep CVREF from approaching the reference source rails. The voltage reference is derived from the reference source; therefore, the CVREF output changes with fluctuations in that source. The tested absolute accuracy of the voltage reference can be found in **Section 28.0 "Electrical Characteristics"**.

### 24.3 Operation During Sleep

When the device wakes up from Sleep through an interrupt, or a Watchdog Timer time-out, the contents of the CVRCON register are not affected. To minimize current consumption in Sleep mode, the voltage reference should be disabled.

### 24.4 Effects of a Reset

A device Reset disables the voltage reference by clearing bit, CVREN (CVRCON<7>). This Reset also disconnects the reference from the RA2 pin by clearing bit, CVROE (CVRCON<6>), and selects the high-voltage range by clearing bit, CVRR (CVRCON<5>). The CVR value select bits are also cleared.

### 24.5 Connection Considerations

The voltage reference module operates independently of the comparator module. The output of the reference generator may be connected to the RF5 pin if the CVROE bit is set. Enabling the voltage reference output onto RA2, when it is configured as a digital input, will increase current consumption. Connecting RF5 as a digital output with CVRSS enabled will also increase current consumption.

The RF5 pin can be used as a simple D/A output with limited drive capability. Due to the limited current drive capability, a buffer must be used on the voltage reference output for external connections to VREF. Figure 24-2 shows an example buffering technique.

### 29.2 Package Details

The following sections give the technical details of the packages.

### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.

Mold Draft Angle Bottom

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

β

11°

12°

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

13°

## APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

### TABLE B-1: DEVICE DIFFERENCES BETWEEN PIC18F97J60 FAMILY MEMBERS

| Features                                    | PIC18F66J60                       | PIC18F66J65 | PIC18F67J60 | PIC18F86J60                             | PIC18F86J65 | PIC18F87J60 | PIC18F96J60                             | PIC18F96J65 | PIC18F97J60 |
|---------------------------------------------|-----------------------------------|-------------|-------------|-----------------------------------------|-------------|-------------|-----------------------------------------|-------------|-------------|
| Program Memory (Bytes)                      | 64K                               | 96K         | 128K        | 64K                                     | 96K         | 128K        | 64K                                     | 96K         | 128K        |
| Program Memory<br>(Instructions)            | 32764                             | 49148       | 65532       | 32764                                   | 49148       | 65532       | 32764                                   | 49148       | 65532       |
| Interrupt Sources                           | 26                                |             |             | 27                                      |             |             | 29                                      |             |             |
| I/O Ports (Pins)                            | Ports A, B, C, D, E, F, G<br>(39) |             |             | Ports A, B, C, D, E, F, G, H, J<br>(55) |             |             | Ports A, B, C, D, E, F, G, H, J<br>(70) |             |             |
| Enhanced USART Modules                      |                                   | 1           |             | 2                                       |             |             |                                         |             |             |
| MSSP Modules                                | 1 2                               |             |             |                                         |             |             |                                         |             |             |
| Parallel Slave Port<br>Communications (PSP) | No Yes                            |             |             |                                         |             |             |                                         |             |             |
| External Memory Bus                         | No Yes                            |             |             |                                         |             |             |                                         | Yes         |             |
| 10-Bit Analog-to-Digital<br>Module          | 11 input channels                 |             |             | 15 input channels                       |             |             | 16 input channels                       |             |             |
| Packages                                    | 6                                 | 4-pin TQF   | P           | 80-pin TQFP                             |             |             | 100-pin TQFP                            |             |             |