



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | C166                                                                      |
| Core Size                  | 16-Bit                                                                    |
| Speed                      | 20MHz                                                                     |
| Connectivity               | EBI/EMI, SPI, UART/USART                                                  |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 77                                                                        |
| Program Memory Size        | •                                                                         |
| Program Memory Type        | ROMIess                                                                   |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 2K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                               |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 100-BQFP                                                                  |
| Supplier Device Package    | P-MQFP-100                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/c165lmhabxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### C165

| Revision History: 2000-12                 |                                                                          | Ň                                                                                                                                          | V2.0                                   |          |  |  |
|-------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|--|--|
| Previous Version:                         |                                                                          | <ul> <li>1998-12 Update 0.5μ technology</li> <li>01.96 3 Volt Addendum</li> <li>07.95 25 MHz Addendum</li> <li>09.94 Data Sheet</li> </ul> |                                        |          |  |  |
| Page Subjects (major changes since last r |                                                                          |                                                                                                                                            | since last revision)                   |          |  |  |
| All                                       | Converted to Infineon layout                                             |                                                                                                                                            |                                        |          |  |  |
| 2                                         | ROM derivatives removed, 25-MHz derivatives and 3 V derivatives included |                                                                                                                                            |                                        |          |  |  |
| <mark>6</mark> ff                         | Pin numbers for TQFP added                                               |                                                                                                                                            |                                        |          |  |  |
| 14                                        | Address win                                                              | dow arbitration                                                                                                                            | and master/slave mode introduced       |          |  |  |
| 32                                        | New standa                                                               | rd layout for se                                                                                                                           | ction "Absolute Maximum Ratings"       |          |  |  |
| 33                                        | Section "Op                                                              | erating Condition                                                                                                                          | ons" added                             |          |  |  |
| <b>34</b> f                               | Parameter "                                                              | RSTIN pullup" I                                                                                                                            | replaced by "RSTIN current"            |          |  |  |
| <b>36</b> f                               | DC Characte                                                              | eristics for redu                                                                                                                          | ced supply voltage added               |          |  |  |
| <mark>38</mark> f                         | Separate sp                                                              | ecification for p                                                                                                                          | ower consumption with greatly improved | d values |  |  |
| <b>40</b> ff                              | Description                                                              | of clock genera                                                                                                                            | tion improved                          |          |  |  |
| 45, 55, 65                                | Timing adap                                                              | ted to 25 MHz                                                                                                                              |                                        |          |  |  |
| 48, 58, 66                                | Timing for re                                                            | educed supply v                                                                                                                            | voltage added                          |          |  |  |

## We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

#### mcdocu.comments@infineon.com





## 16-Bit Single-Chip Microcontroller C166 Family

## C165

•

- High Performance 16-bit CPU with 4-Stage Pipeline
  - 80 ns Instruction Cycle Time at 25 MHz CPU Clock
  - 400 ns Multiplication (16  $\times$  16 bit), 800 ns Division (32 / 16 bit)
  - Enhanced Boolean Bit Manipulation Facilities
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Single-Cycle Context Switching Support
  - 16 MBytes Total Linear Address Space for Code and Data
  - 1024 Bytes On-Chip Special Function Register Area
- 16-Priority-Level Interrupt System with 28 Sources, Sample-Rate down to 40 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
- Clock Generation via prescaler or via direct clock input
- On-Chip Memory Modules
  - 2 KBytes On-Chip Internal RAM (IRAM)
- On-Chip Peripheral Modules
  - Two Multi-Functional General Purpose Timer Units with 5 Timers
  - Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous)
  - Up to 16 MBytes External Address Space for Code and Data
  - Programmable External Bus Characteristics for Different Address Ranges
  - Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit Data Bus Width
  - Five Programmable Chip-Select Signals
  - Hold- and Hold-Acknowledge Bus Arbitration Support
- Idle and Power Down Modes
- Programmable Watchdog Timer
- Up to 77 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis
- Power Supply: the C165 can operate from a 5 V or a 3 V power supply
- Supported by a Large Range of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards
- On-Chip Bootstrap Loader
- 100-Pin MQFP Package (0.65 mm pitch)
- 100-Pin TQFP Package (0.5 mm pitch)

C165



| Symbol     | Pin Nr<br>TQFP | Pin Nr<br>MQFP | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                            |
|------------|----------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P4         |                |                | IO             | Port 4 is an 8-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits.<br>For a pin configured as input, the output driver is put<br>into high-impedance state. Port 4 can be used to<br>output the segment address lines:                                                                               |
| P4.0       | 23             | 25             | 0              | A16 Least Significant Segment Address Line                                                                                                                                                                                                                                                                                                          |
| P4.1       | 24             | 26             | 0              | A17 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.2       | 25             | 27             | 0              | A18 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.3       | 26             | 28             | 0              | A19 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.4       | 29             | 31             | 0              | A20 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.5       | 30             | 32             | 0              | A21 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.6       | 31             | 33             | 0              | A22 Segment Address Line                                                                                                                                                                                                                                                                                                                            |
| P4.7       | 32             | 34             | 0              | A23 Most Significant Segment Address Line                                                                                                                                                                                                                                                                                                           |
| RD         | 33             | 35             | 0              | External Memory Read Strobe. $\overline{RD}$ is activated for every external instruction or data read access.                                                                                                                                                                                                                                       |
| WR/<br>WRL | 34             | 36             | 0              | External Memory Write Strobe. In $\overline{\text{WR}}$ -mode this pin<br>is activated for every external data write access. In<br>$\overline{\text{WRL}}$ -mode this pin is activated for low byte data<br>write accesses on a 16-bit bus, and for every data<br>write access on an 8-bit bus. See WRCFG in register<br>SYSCON for mode selection. |
| READY      | 35             | 37             | 1              | Ready Input. When the Ready function is enabled, a<br>high level at this pin during an external memory<br>access will force the insertion of memory cycle<br>waitstates until the pin returns to a low level.<br>An internal pullup device holds this pin high when<br>nothing is driving it.                                                       |
| ALE        | 36             | 38             | 0              | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes.                                                                                                                                                                                                            |
| EA         | 37             | 39             | 1              | External Access Enable pin. A low level at this pin<br>during and after Reset forces the C165 to begin<br>instruction execution out of external memory. A high<br>level forces execution out of the internal program<br>memory.                                                                                                                     |

# Table 2Pin Definitions and Functions (cont'd)



| Table 2 | Pin Definitions and Functions ( | cont'd | ) |
|---------|---------------------------------|--------|---|

| Symbol                                                             | Pin Nr<br>TQFP                               | Pin Nr<br>MQFP                               | Input<br>Outp.                    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P6                                                                 |                                              |                                              | IO                                | Port 6 is an 8-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits.<br>For a pin configured as input, the output driver is put<br>into high-impedance state. Port 6 outputs can be<br>configured as push/pull or open drain drivers.<br>The Port 6 pins also serve for alternate functions:                                                                                                                                                                                                                                                                                                                                              |
| P6.0<br>P6.1<br>P6.2<br>P6.3<br>P6.4<br>P6.5<br>P6.6<br>P6.7       | 82<br>83<br>84<br>85<br>86<br>87<br>88<br>89 | 84<br>85<br>86<br>87<br>88<br>89<br>90<br>91 | 0<br>0<br>0<br>0<br>1<br>1/0<br>0 | CS0Chip Select 0 OutputCS1Chip Select 1 OutputCS2Chip Select 2 OutputCS3Chip Select 3 OutputCS4Chip Select 4 OutputHOLDExternal Master Hold Request InputHLDAHold Acknowledge Outp.(master mode)or Input (slave mode)BREQBus Request Output                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P2.8<br>P2.9<br>P2.10<br>P2.11<br>P2.12<br>P2.13<br>P2.14<br>P2.15 | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97 | 92<br>93<br>94<br>95<br>96<br>97<br>98       | IO<br>I<br>I<br>I<br>I<br>I       | Port 2 is an 8-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits.<br>For a pin configured as input, the output driver is put<br>into high-impedance state. Port 2 outputs can be<br>configured as push/pull or open drain drivers. The<br>following Port 2 pins serve for alternate functions:<br>EX0IN Fast External Interrupt 0 Input<br>EX1IN Fast External Interrupt 1 Input<br>EX2IN Fast External Interrupt 2 Input<br>EX3IN Fast External Interrupt 3 Input<br>EX4IN Fast External Interrupt 4 Input<br>EX5IN Fast External Interrupt 5 Input<br>EX6IN Fast External Interrupt 6 Input<br>EX7IN Fast External Interrupt 6 Input |
| P5.10<br>P5.11<br>P5.12<br>P5.13<br>P5.14<br>P5.15                 | 98<br>99<br>100<br>1<br>2<br>3               | 100<br>1<br>2<br>3<br>4<br>5                 | <br> <br> <br> <br> <br> <br>     | Port 5 is a 6-bit input-only port with Schmitt-Trigger<br>char. The pins of Port 5 also serve as timer inputs:T6EUDGPT2 Timer T6 Ext. Up/Down Ctrl InputT5EUDGPT2 Timer T5 Ext. Up/Down Ctrl InputT6INGPT2 Timer T6 Count InputT5INGPT2 Timer T5 Count InputT4EUDGPT1 Timer T4 Ext. Up/Down Ctrl InputT2EUDGPT1 Timer T2 Ext. Up/Down Ctrl Input                                                                                                                                                                                                                                                                                                                                       |



### **Central Processing Unit (CPU)**

The main core of the CPU consists of a 4-stage instruction pipeline, a 16-bit arithmetic and logic unit (ALU) and dedicated SFRs. Additional hardware has been spent for a separate multiply and divide unit, a bit-mask generator and a barrel shifter.

Based on these hardware provisions, most of the C165's instructions can be executed in just one machine cycle which requires 80 ns at 25 MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle independent of the number of bits to be shifted. All multiple-cycle instructions have been optimized so that they can be executed very fast as well: branches in 2 cycles, a  $16 \times 16$  bit multiplication in 5 cycles and a 32-/16 bit division in 10 cycles. Another pipeline optimization, the so-called 'Jump Cache', allows reducing the execution time of repeatedly performed jumps in a loop from 2 cycles to 1 cycle.



Figure 5

**CPU Block Diagram** 



C165

The C165 also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 4** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                                                                                                  | Trap<br>Flag                         | Trap<br>Vector                   | Vector<br>Location                                                                           | Trap<br>Number                                                           | Trap<br>Priority           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|
| Reset Functions:<br>– Hardware Reset<br>– Software Reset<br>– W-dog Timer Overflow                                                                                                   | -                                    | RESET<br>RESET<br>RESET          | 00'0000 <sub>H</sub><br>00'0000 <sub>H</sub>                                                 | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub>                    | <br>   <br>                |
| Class A Hardware Traps:<br>– Non-Maskable Interrupt<br>– Stack Overflow<br>– Stack Underflow                                                                                         | NMI<br>STKOF<br>STKUF                | NMITRAP<br>STOTRAP<br>STUTRAP    | 00'0008 <sub>H</sub><br>00'0010 <sub>H</sub><br>00'0018 <sub>H</sub>                         | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub>                    | <br>  <br>                 |
| <ul> <li>Class B Hardware Traps:</li> <li>Undefined Opcode</li> <li>Protected Instruction<br/>Fault</li> <li>Illegal Word Operand<br/>Access</li> <li>Illegal Instruction</li> </ul> | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> <br>                  |
| <ul> <li>Access</li> <li>Illegal External Bus</li> <li>Access</li> </ul>                                                                                                             | ILLBUS                               | BTRAP                            | 00'0028 <sub>H</sub>                                                                         | 0A <sub>H</sub>                                                          | I                          |
| Reserved                                                                                                                                                                             | _                                    | _                                | [2C <sub>H</sub> –<br>3C <sub>H</sub> ]                                                      | [0B <sub>H</sub> –<br>0F <sub>H</sub> ]                                  | -                          |
| Software Traps<br>– TRAP Instruction                                                                                                                                                 | _                                    | _                                | Any<br>[00'0000 <sub>H</sub><br>00'01FC <sub>H</sub> ]<br>in steps<br>of 4 <sub>H</sub>      | Any<br>[00 <sub>H</sub> –<br>7F <sub>H</sub> ]                           | Current<br>CPU<br>Priority |

#### Table 4 Hardware Trap Summary



### Watchdog Timer

The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time.

The Watchdog Timer is always enabled after a reset of the chip, and can only be disabled in the time interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip's start-up procedure is always monitored. The software has to be designed to service the Watchdog Timer before it overflows. If, due to hardware or software related failures, the software fails to do so, the Watchdog Timer overflows and generates an internal hardware reset and pulls the RSTOUT pin low in order to allow external hardware components to be reset.

The Watchdog Timer is a 16-bit timer, clocked with the system clock divided by 2/128. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals between 20  $\mu$ s and 336 ms can be monitored (@ 25 MHz).

The default Watchdog Timer interval after reset is 5.24 ms (@ 25 MHz).

#### **Parallel Ports**

The C165 provides up to 77 I/O lines which are organized into six input/output ports and one input port. All port lines are bit-addressable, and all input/output lines are individually (bit-wise) programmable as inputs or outputs via direction registers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. The output drivers of three I/O ports can be configured (pin by pin) for push/pull operation or open-drain operation via control registers. During the internal reset, all port pins are configured as inputs.

All port lines have programmable alternate input or output functions associated with them. All port lines that are not used for these alternate functions may be used as general purpose IO lines.

PORT0 and PORT1 may be used as address and data lines when accessing external memory, while Port 4 outputs the additional segment address bits A23/19/17 ... A16 in systems where segmentation is enabled to access more than 64 KBytes of memory. Port 6 provides optional chip select signals.

Port 3 includes alternate functions of timers, serial interfaces, the optional bus control signal BHE/WRH, and the system clock output CLKOUT.

Port 5 is used for timer control signals.



### Instruction Set Summary

Table 5 lists the instructions of the C165 in a condensed way.

The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the **"C166 Family Instruction Set Manual"**.

This document also provides a detailed description of each instruction.

| Mnemonic           | Description                                                                                       | Bytes |
|--------------------|---------------------------------------------------------------------------------------------------|-------|
| ADD(B)             | Add word (byte) operands                                                                          | 2/4   |
| ADDC(B)            | Add word (byte) operands with Carry                                                               | 2/4   |
| SUB(B)             | Subtract word (byte) operands                                                                     | 2/4   |
| SUBC(B)            | Subtract word (byte) operands with Carry                                                          | 2/4   |
| MUL(U)             | (Un)Signed multiply direct GPR by direct GPR (16-16-bit)                                          | 2     |
| DIV(U)             | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |
| DIVL(U)            | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |
| CPL(B)             | Complement direct word (byte) GPR                                                                 | 2     |
| NEG(B)             | Negate direct word (byte) GPR                                                                     | 2     |
| AND(B)             | Bitwise AND, (word/byte operands)                                                                 | 2/4   |
| OR(B)              | Bitwise OR, (word/byte operands)                                                                  | 2/4   |
| XOR(B)             | Bitwise XOR, (word/byte operands)                                                                 | 2/4   |
| BCLR               | Clear direct bit                                                                                  | 2     |
| BSET               | Set direct bit                                                                                    | 2     |
| BMOV(N)            | Move (negated) direct bit to direct bit                                                           | 4     |
| BAND, BOR,<br>BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |
| BCMP               | Compare direct bit to direct bit                                                                  | 4     |
| BFLDH/L            | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |
| CMP(B)             | Compare word (byte) operands                                                                      | 2/4   |
| CMPD1/2            | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |
| CMPI1/2            | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |
| PRIOR              | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |
| SHL / SHR          | Shift left/right direct word GPR                                                                  | 2     |
| ROL / ROR          | Rotate left/right direct word GPR                                                                 | 2     |
| ASHR               | Arithmetic (sign bit) shift right direct word GPR                                                 | 2     |

#### Table 5Instruction Set Summary



| Table 5 Ins            | truction Set Summary (cont'd)                                                       |       |
|------------------------|-------------------------------------------------------------------------------------|-------|
| Mnemonic               | Description                                                                         | Bytes |
| MOV(B)                 | Move word (byte) data                                                               | 2/4   |
| MOVBS                  | Move byte operand to word operand with sign extension                               | 2/4   |
| MOVBZ                  | Move byte operand to word operand. with zero extension                              | 2/4   |
| JMPA, JMPI,<br>JMPR    | Jump absolute/indirect/relative if condition is met                                 | 4     |
| JMPS                   | Jump absolute to a code segment                                                     | 4     |
| J(N)B                  | Jump relative if direct bit is (not) set                                            | 4     |
| JBC                    | Jump relative and clear bit if direct bit is set                                    | 4     |
| JNBS                   | Jump relative and set bit if direct bit is not set                                  | 4     |
| CALLA, CALLI,<br>CALLR | Call absolute/indirect/relative subroutine if condition is met                      | 4     |
| CALLS                  | Call absolute subroutine in any code segment                                        | 4     |
| PCALL                  | Push direct word register onto system stack and call absolute subroutine            | 4     |
| TRAP                   | Call interrupt service routine via immediate trap number                            | 2     |
| PUSH, POP              | Push/pop direct word register onto/from system stack                                | 2     |
| SCXT                   | Push direct word register onto system stack und update register with word operand   | 4     |
| RET                    | Return from intra-segment subroutine                                                | 2     |
| RETS                   | Return from inter-segment subroutine                                                | 2     |
| RETP                   | Return from intra-segment subroutine and pop direct word register from system stack | 2     |
| RETI                   | Return from interrupt service subroutine                                            | 2     |
| SRST                   | Software Reset                                                                      | 4     |
| IDLE                   | Enter Idle Mode                                                                     | 4     |
| PWRDN                  | Enter Power Down Mode (supposes NMI-pin being low)                                  | 4     |
| SRVWDT                 | Service Watchdog Timer                                                              | 4     |
| DISWDT                 | Disable Watchdog Timer                                                              | 4     |
| EINIT                  | Signify End-of-Initialization on RSTOUT-pin                                         | 4     |
| ATOMIC                 | Begin ATOMIC sequence                                                               | 2     |
| EXTR                   | Begin EXTended Register sequence                                                    | 2     |
| EXTP(R)                | Begin EXTended Page (and Register) sequence                                         | 2/4   |
| EXTS(R)                | Begin EXTended Segment (and Register) sequence                                      | 2/4   |
| NOP                    | Null operation                                                                      | 2     |



# DC Characteristics (Reduced Supply Voltage Range) (cont'd)

(Operating Conditions apply)<sup>1)</sup>

| Parameter                                                 | Symb                           | ool | Limit Values |      | Unit | Test Condition                      |
|-----------------------------------------------------------|--------------------------------|-----|--------------|------|------|-------------------------------------|
|                                                           |                                |     | min.         | max. |      |                                     |
| PORT0 configuration current <sup>8)</sup>                 | I <sub>P0H</sub> 5)            | )   | _            | - 5  | μA   | $V_{\rm IN} = V_{\rm IHmin}$        |
|                                                           | I <sub>P0L</sub> <sup>6)</sup> |     | - 100        | _    | μA   | $V_{\rm IN} = V_{\rm ILmax}$        |
| XTAL1 input current                                       | $I_{IL}$                       | CC  | _            | ± 20 | μA   | $0 V < V_{IN} < V_{DD}$             |
| Pin capacitance <sup>9)</sup><br>(digital inputs/outputs) | C <sub>IO</sub>                | CC  | _            | 10   | pF   | f = 1 MHz<br>T <sub>A</sub> = 25 °C |

<sup>1)</sup> Keeping signal levels within the levels specified in this table, ensures operation without overload conditions. For signal levels outside these specifications also refer to the specification of the overload current  $I_{OV}$ .

<sup>2)</sup> Valid in bidirectional reset mode only.

<sup>3)</sup> This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry.

- <sup>4)</sup> These parameters describe the  $\overline{\text{RSTIN}}$  pullup, which equals a resistance of ca. 50 to 250 k $\Omega$ .
- <sup>5)</sup> The maximum current may be drawn while the respective signal line remains inactive.
- <sup>6)</sup> The minimum current must be drawn in order to drive the respective signal line active.
- <sup>7)</sup> This specification is valid during Reset and during Hold-mode or Adapt-mode. During Hold-mode Port 6 pins are only affected, if they are used (configured) for CS output and the open drain function is not enabled. The READY-pullup is always active, except for Powerdown mode.
- <sup>8)</sup> This specification is valid during Reset and during Adapt-mode.
- <sup>9)</sup> Not 100% tested, guaranteed by design and characterization.



#### AC Characteristics Definition of Internal Timing

The internal operation of the C165 is controlled by the internal CPU clock  $f_{CPU}$ . Both edges of the CPU clock can trigger internal (e.g. pipeline) or external (e.g. bus cycles) operations.

The specification of the external timing (AC Characteristics) therefore depends on the time between two consecutive edges of the CPU clock, called "TCL" (see Figure 9).



Figure 9 Generation Mechanisms for the CPU Clock

The CPU clock signal  $f_{CPU}$  can be generated from the oscillator clock signal  $f_{OSC}$  via different mechanisms. The duration of TCLs and their variation (and also the derived external timing) depends on the used mechanism to generate  $f_{CPU}$ . This influence must be regarded when calculating the timings for the C165.

The used mechanism to generate the basic CPU clock is selected by bitfield CLKCFG in register RP0H.7-5. Upon a long hardware reset register RP0H is loaded with the logic levels present on the upper half of PORT0 (P0H), i.e. bitfield CLKCFG represents the logic levels on pins P0.15-13 (P0H.7-5).

 Table 9 associates the combinations of these three bits with the respective clock generation mode.



## Multiplexed Bus (Standard Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                         | Symbol                 |    | Max. CPU Clock<br>= 25 MHz |                            | Variable (<br>1 / 2TCL = 1           | Unit                                 |    |
|---------------------------------------------------|------------------------|----|----------------------------|----------------------------|--------------------------------------|--------------------------------------|----|
|                                                   |                        |    | min.                       | max.                       | min.                                 | max.                                 |    |
| Address float after RdCS,<br>WrCS (with RW delay) | <i>t</i> <sub>44</sub> | CC | _                          | 0                          | -                                    | 0                                    | ns |
| Address float after RdCS,<br>WrCS (no RW delay)   | t <sub>45</sub>        | CC | _                          | 20                         | -                                    | TCL                                  | ns |
| RdCS to Valid Data In (with RW delay)             | t <sub>46</sub>        | SR | _                          | 16 + <i>t</i> <sub>C</sub> | -                                    | 2TCL - 24<br>+ <i>t</i> <sub>C</sub> | ns |
| RdCS to Valid Data In (no RW delay)               | t <sub>47</sub>        | SR | _                          | $36 + t_{\rm C}$           | _                                    | 3TCL - 24<br>+ <i>t</i> <sub>C</sub> | ns |
| RdCS, WrCS Low Time<br>(with RW delay)            | t <sub>48</sub>        | CC | $30 + t_{\rm C}$           | -                          | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | _                                    | ns |
| RdCS, WrCS Low Time<br>(no RW delay)              | t <sub>49</sub>        | CC | $50 + t_{\rm C}$           | _                          | 3TCL - 10<br>+ <i>t</i> <sub>C</sub> | _                                    | ns |
| Data valid to $\overline{WrCS}$                   | <i>t</i> <sub>50</sub> | CC | 26 + $t_{\rm C}$           | _                          | 2TCL - 14<br>+ <i>t</i> <sub>C</sub> | -                                    | ns |
| Data hold after RdCS                              | t <sub>51</sub>        | SR | 0                          | -                          | 0                                    | _                                    | ns |
| Data float after RdCS                             | t <sub>52</sub>        | SR | _                          | 20 + <i>t</i> <sub>F</sub> | -                                    | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | ns |
| Address hold after<br>RdCS, WrCS                  | t <sub>54</sub>        | CC | 20 + <i>t</i> <sub>F</sub> | _                          | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns |
| Data hold after WrCS                              | t <sub>56</sub>        | CC | 20 + <i>t</i> <sub>F</sub> | -                          | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns |

<sup>1)</sup> These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).



## Multiplexed Bus (Reduced Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (150 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                                               | Symbol                 |    | Max. CP<br>= 20            | PU Clock<br>MHz            | Variable (<br>1 / 2TCL = '           | Unit                                                           |    |
|-----------------------------------------------------------------------------------------|------------------------|----|----------------------------|----------------------------|--------------------------------------|----------------------------------------------------------------|----|
|                                                                                         |                        |    | min.                       | max.                       | min.                                 | max.                                                           |    |
| Data float after RD                                                                     | t <sub>19</sub>        | SR | -                          | 36 + <i>t</i> <sub>F</sub> | -                                    | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                           | ns |
| Data valid to $\overline{WR}$                                                           | t <sub>22</sub>        | CC | 24 + $t_{\rm C}$           | _                          | 2TCL - 26<br>+ <i>t</i> <sub>C</sub> | -                                                              | ns |
| Data hold after WR                                                                      | <i>t</i> <sub>23</sub> | CC | $36 + t_{F}$               | _                          | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns |
| ALE rising edge after $\overline{RD}$ , $\overline{WR}$                                 | t <sub>25</sub>        | CC | 36 + $t_{\rm F}$           | _                          | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns |
| Address hold after RD,<br>WR                                                            | t <sub>27</sub>        | CC | $36 + t_{F}$               | _                          | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | _                                                              | ns |
| ALE falling edge to $\overline{CS}^{1)}$                                                | t <sub>38</sub>        | CC | - 8 - t <sub>A</sub>       | 10 - <i>t</i> <sub>A</sub> | - 8 - <i>t</i> <sub>A</sub>          | 10 - <i>t</i> <sub>A</sub>                                     | ns |
| CS low to Valid Data In <sup>1)</sup>                                                   | t <sub>39</sub>        | SR | -                          | $47 + t_{C} + 2t_{A}$      | -                                    | 3TCL - 28<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{(1)}$ | <i>t</i> <sub>40</sub> | CC | 57 + t <sub>F</sub>        | _                          | 3TCL - 18<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns |
| ALE fall. edge to RdCS,<br>WrCS (with RW delay)                                         | <i>t</i> <sub>42</sub> | CC | 19 + $t_{A}$               | _                          | TCL - 6<br>+ <i>t</i> <sub>A</sub>   | -                                                              | ns |
| ALE fall. edge to RdCS,<br>WrCS (no RW delay)                                           | <i>t</i> <sub>43</sub> | CC | $-6 + t_{A}$               | _                          | - 6<br>+ <i>t</i> <sub>A</sub>       | _                                                              | ns |
| Address float after RdCS,<br>WrCS (with RW delay)                                       | <i>t</i> <sub>44</sub> | CC | _                          | 0                          | _                                    | 0                                                              | ns |
| Address float after RdCS,<br>WrCS (no RW delay)                                         | <i>t</i> <sub>45</sub> | CC | -                          | 25                         | -                                    | TCL                                                            | ns |
| RdCS to Valid Data In (with RW delay)                                                   | <i>t</i> <sub>46</sub> | SR | _                          | $20 + t_{\rm C}$           | -                                    | 2TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns |
| RdCS to Valid Data In (no RW delay)                                                     | <i>t</i> <sub>47</sub> | SR | -                          | 45 + t <sub>C</sub>        | -                                    | 3TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns |
| RdCS, WrCS Low Time<br>(with RW delay)                                                  | t <sub>48</sub>        | CC | 38 + <i>t</i> <sub>C</sub> | _                          | 2TCL - 12<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |
| RdCS, WrCS Low Time<br>(no RW delay)                                                    | t <sub>49</sub>        | CC | $63 + t_{\rm C}$           | -                          | 3TCL - 12<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |



## Multiplexed Bus (Reduced Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (150 ns at 20 MHz CPU clock without waitstates)

| Parameter                        | Symbol                    | Max. CP<br>= 20  | PU Clock<br>MHz  | Variable (<br>1 / 2TCL = '           | Unit                                 |    |
|----------------------------------|---------------------------|------------------|------------------|--------------------------------------|--------------------------------------|----|
|                                  |                           | min.             | max.             | min.                                 | max.                                 |    |
| Data valid to WrCS               | <i>t</i> <sub>50</sub> CC | $28 + t_{\rm C}$ | _                | 2TCL - 22<br>+ <i>t</i> <sub>C</sub> | -                                    | ns |
| Data hold after RdCS             | <i>t</i> <sub>51</sub> SR | 0                | -                | 0                                    | _                                    | ns |
| Data float after RdCS            | <i>t</i> <sub>52</sub> SR | _                | $30 + t_{\rm F}$ | -                                    | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | ns |
| Address hold after<br>RdCS, WrCS | <i>t</i> <sub>54</sub> CC | $30 + t_{\rm F}$ | _                | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns |
| Data hold after WrCS             | <i>t</i> <sub>56</sub> CC | $30 + t_{\rm F}$ | _                | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | _                                    | ns |

<sup>1)</sup> These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).



## Demultiplexed Bus (Standard Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter Sy                                                                           |                        | nbol | Max. CPU Clock<br>= 25 MHz   |                            | Variable CPU Clock<br>1 / 2TCL = 1 to 25 MHz |                                                                | Unit |
|----------------------------------------------------------------------------------------|------------------------|------|------------------------------|----------------------------|----------------------------------------------|----------------------------------------------------------------|------|
|                                                                                        |                        |      | min.                         | max.                       | min.                                         | max.                                                           |      |
| Data valid to $\overline{WR}$                                                          | t <sub>22</sub>        | CC   | $20 + t_{\rm C}$             | _                          | 2TCL - 20                                    | -                                                              | ns   |
|                                                                                        |                        |      |                              |                            | + t <sub>C</sub>                             |                                                                |      |
| Data hold after $\overline{WR}$                                                        | t <sub>24</sub>        | CC   | 10 + <i>t</i> <sub>F</sub>   | _                          | TCL - 10<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE rising edge after<br>RD, WR                                                        | t <sub>26</sub>        | CC   | - 10 + <i>t</i> <sub>F</sub> | _                          | - 10 + <i>t</i> <sub>F</sub>                 | _                                                              | ns   |
| Address hold after $\overline{WR}^{2)}$                                                | t <sub>28</sub>        | CC   | $0 + t_{F}$                  | -                          | $0 + t_{F}$                                  | -                                                              | ns   |
| ALE falling edge to $\overline{CS}^{3)}$                                               | t <sub>38</sub>        | CC   | - 4 - t <sub>A</sub>         | 10 - <i>t</i> <sub>A</sub> | - 4 - <i>t</i> <sub>A</sub>                  | 10 - <i>t</i> <sub>A</sub>                                     | ns   |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR   | _                            | $40 + t_{C} + 2t_{A}$      | -                                            | 3TCL - 20<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns   |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | <i>t</i> <sub>41</sub> | CC   | 6 + <i>t</i> <sub>F</sub>    | _                          | TCL - 14<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE falling edge to<br>RdCS, WrCS (with RW-<br>delay)                                  | t <sub>42</sub>        | CC   | 16 + <i>t</i> <sub>A</sub>   | -                          | TCL - 4<br>+ <i>t</i> <sub>A</sub>           | -                                                              | ns   |
| ALE falling edge to<br>RdCS, WrCS (no RW-<br>delay)                                    | t <sub>43</sub>        | CC   | $-4 + t_{A}$                 | _                          | -4<br>+ $t_A$                                | _                                                              | ns   |
| RdCS to Valid Data In (with RW-delay)                                                  | t <sub>46</sub>        | SR   | _                            | 16 + <i>t</i> <sub>C</sub> | -                                            | 2TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS to Valid Data In (no RW-delay)                                                    | t <sub>47</sub>        | SR   | _                            | $36 + t_{\rm C}$           | -                                            | 3TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC   | 30 + <i>t</i> <sub>C</sub>   | -                          | 2TCL - 10<br>+ <i>t</i> <sub>C</sub>         | -                                                              | ns   |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | t <sub>49</sub>        | CC   | $50 + t_{\rm C}$             | -                          | 3TCL - 10<br>+ <i>t</i> <sub>C</sub>         | -                                                              | ns   |
| Data valid to WrCS                                                                     | t <sub>50</sub>        | CC   | $26 + t_{\rm C}$             | -                          | 2TCL - 14<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| Data hold after RdCS                                                                   | t <sub>51</sub>        | SR   | 0                            | -                          | 0                                            | -                                                              | ns   |



## Demultiplexed Bus (Reduced Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (100 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                                              | Syr                    | nbol | Max. CPU Clock<br>= 20 MHz   |                            | Variable CPU Clock<br>1 / 2TCL = 1 to 20 MHz |                                                                | Unit |
|----------------------------------------------------------------------------------------|------------------------|------|------------------------------|----------------------------|----------------------------------------------|----------------------------------------------------------------|------|
|                                                                                        |                        |      | min.                         | max.                       | min.                                         | max.                                                           |      |
| Data valid to $\overline{WR}$                                                          | t <sub>22</sub>        | CC   | $24 + t_{C}$                 | -                          | 2TCL - 26                                    | _                                                              | ns   |
|                                                                                        |                        |      |                              |                            | + t <sub>C</sub>                             |                                                                |      |
| Data hold after $\overline{WR}$                                                        | t <sub>24</sub>        | CC   | 15 + <i>t</i> <sub>F</sub>   | _                          | TCL - 10<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE rising edge after<br>RD, WR                                                        | t <sub>26</sub>        | CC   | - 12 + <i>t</i> <sub>F</sub> | -                          | - 12 + <i>t</i> <sub>F</sub>                 | _                                                              | ns   |
| Address hold after $\overline{WR}^{2)}$                                                | t <sub>28</sub>        | CC   | $0 + t_{F}$                  | _                          | 0 + <i>t</i> <sub>F</sub>                    | _                                                              | ns   |
| ALE falling edge to $\overline{CS}^{3)}$                                               | t <sub>38</sub>        | CC   | - 8 - <i>t</i> <sub>A</sub>  | 10 - <i>t</i> <sub>A</sub> | - 8 - <i>t</i> <sub>A</sub>                  | 10 - <i>t</i> <sub>A</sub>                                     | ns   |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR   | _                            | $47 + t_{C} + 2t_{A}$      | _                                            | 3TCL - 28<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns   |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | <i>t</i> <sub>41</sub> | CC   | 9 + <i>t</i> <sub>F</sub>    | _                          | TCL - 16<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE falling edge to<br>RdCS, WrCS (with RW-<br>delay)                                  | t <sub>42</sub>        | CC   | 19 + <i>t</i> <sub>A</sub>   | -                          | TCL - 6<br>+ <i>t</i> <sub>A</sub>           | -                                                              | ns   |
| ALE falling edge to<br>RdCS, WrCS (no RW-<br>delay)                                    | t <sub>43</sub>        | CC   | $-6 + t_{A}$                 | -                          | - 6<br>+ <i>t</i> <sub>A</sub>               | -                                                              | ns   |
| RdCS to Valid Data In (with RW-delay)                                                  | t <sub>46</sub>        | SR   | _                            | $20 + t_{\rm C}$           | -                                            | 2TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS to Valid Data In (no RW-delay)                                                    | t <sub>47</sub>        | SR   | _                            | 45 + t <sub>C</sub>        | -                                            | 3TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC   | 38 + t <sub>C</sub>          | _                          | 2TCL - 12<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | t <sub>49</sub>        | CC   | $63 + t_{\rm C}$             | _                          | 3TCL - 12<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| Data valid to WrCS                                                                     | t <sub>50</sub>        | CC   | 28 + <i>t</i> <sub>C</sub>   | _                          | 2TCL - 22<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| Data hold after RdCS                                                                   | t <sub>51</sub>        | SR   | 0                            | -                          | 0                                            | -                                                              | ns   |



## Demultiplexed Bus (Reduced Supply Voltage Range) (cont'd)

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (100 ns at 20 MHz CPU clock without waitstates)

| Parameter                                            | Symbol          | Max. CPU Clock<br>= 20 MHz |                              | Variable CPU Clock<br>1 / 2TCL = 1 to 20 MHz |                                     | Unit                              |    |
|------------------------------------------------------|-----------------|----------------------------|------------------------------|----------------------------------------------|-------------------------------------|-----------------------------------|----|
|                                                      |                 |                            | min.                         | max.                                         | min.                                | max.                              |    |
| Data float after RdCS (with RW-delay) <sup>1)</sup>  | t <sub>53</sub> | SR                         | _                            | 30 + <i>t</i> <sub>F</sub>                   | -                                   | 2TCL - 20<br>+ $2t_A + t_F$<br>1) | ns |
| Data float after RdCS<br>(no RW-delay) <sup>1)</sup> | t <sub>68</sub> | SR                         | _                            | 5 + <i>t</i> <sub>F</sub>                    | _                                   | TCL - 20<br>+ $2t_A + t_F$<br>1)  | ns |
| Address hold after<br>RdCS, WrCS                     | t <sub>55</sub> | CC                         | - 16 + <i>t</i> <sub>F</sub> | -                                            | - 16 + <i>t</i> <sub>F</sub>        | -                                 | ns |
| Data hold after WrCS                                 | t <sub>57</sub> | CC                         | 9 + <i>t</i> <sub>F</sub>    | -                                            | TCL - 16<br>+ <i>t</i> <sub>F</sub> | -                                 | ns |

<sup>1)</sup> RW-delay and  $t_A$  refer to the next following bus cycle (including an access to an on-chip X-Peripheral).

<sup>2)</sup> Read data are latched with the same clock edge that triggers the address change and the rising RD edge. Therefore address changes before the end of RD have no impact on read cycles.

<sup>3)</sup> These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).





Figure 23 External Bus Arbitration, (Regaining the Bus)

#### Notes

 <sup>1)</sup> This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high.
 Please note that HOLD may also be deactivated without the C165 requesting the bus.

<sup>2)</sup> The next C165 driven bus cycle may start here.



### **Package Outlines**



71

# Infineon goes for Business Excellence

"Business excellence means intelligent approaches and clearly defined processes, which are both constantly under review and ultimately lead to good operating results.

Better operating results and business excellence mean less idleness and wastefulness for all of us, more professional success, more accurate information, a better overview and, thereby, less frustration and more satisfaction."

Dr. Ulrich Schumacher

http://www.infineon.com