

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 64MHz                                                                       |
| Connectivity               | ECANbus, I²C, LINbus, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                  |
| Number of I/O              | 24                                                                          |
| Program Memory Size        | 64KB (32K x 16)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 1K x 8                                                                      |
| RAM Size                   | 3.6К х 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x12b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 28-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f26k80t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 1-3: DEVICE FEATURES FOR THE PIC18F6XK80 (64-PIN DEVICES)

| Features                             | PIC18F65K80                              | PIC18F66K80                                     |  |  |
|--------------------------------------|------------------------------------------|-------------------------------------------------|--|--|
| Operating Frequency                  | DC –                                     | 64 MHz                                          |  |  |
| Program Memory (Bytes)               | 32K                                      | 64K                                             |  |  |
| Program Memory (Instructions)        | 16,384                                   | 32,768                                          |  |  |
| Data Memory (Bytes)                  | 3.6K                                     |                                                 |  |  |
| Interrupt Sources                    |                                          | 32                                              |  |  |
| I/O Ports                            | Ports A, B,                              | C, D, E, F, G                                   |  |  |
| Parallel Communications              | Parallel Sla                             | ve Port (PSP)                                   |  |  |
| Timers                               | F                                        | Five                                            |  |  |
| Comparators                          | 1                                        | Гwo                                             |  |  |
| СТМИ                                 | Ň                                        | Yes                                             |  |  |
| Capture/Compare/PWM (CCP)<br>Modules | Four                                     |                                                 |  |  |
| Enhanced CCP (ECCP) Modules          | (                                        | Dne                                             |  |  |
| DSM                                  | Yes                                      | Yes                                             |  |  |
| Serial Communications                | One MSSP and Two Enh                     | nanced USARTs (EUSART)                          |  |  |
| 12-Bit Analog-to-Digital Module      | Eleven Input Channels                    |                                                 |  |  |
| Resets (and Delays)                  | POR, BOR, RESET Instruction, S<br>WDT (P | Stack Full, Stack Underflow, MCLR,<br>WRT, OST) |  |  |
| Instruction Set                      | 75 Instructions, 83 with Exte            | ended Instruction Set Enabled                   |  |  |
| Packages                             | 64-Pin QF                                | N and TQFP                                      |  |  |

#### 4.3 Sleep Mode

The power-managed Sleep mode in the PIC18F66K80 family of devices is identical to the legacy Sleep mode offered in all other PIC devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 4-5). All clock source status bits are cleared.

Entering Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the LF-INTOSC source will continue to operate. If the SOSC oscillator is enabled, it will also continue to run.

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS<1:0> bits becomes ready (see Figure 4-6). Alternately, the device will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor is enabled (see **Section 28.0 "Special Features of the CPU"**). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCSx bits are not affected by the wake-up.

#### 4.4 Idle Modes

The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption.

If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS<1:0> bits. The CPU, however, will not be clocked. The clock source status bits are not affected. This approach is a quick method to switch from a given Run mode to its corresponding Idle mode.

If the WDT is selected, the LF-INTOSC source will continue to operate. If the SOSC oscillator is enabled, it will also continue to run.

Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TCSD (Parameter 38, Table 31-11) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCSx bits are not affected by the wake-up.

While in any Idle mode or Sleep mode, a WDT timeout will result in a WDT wake-up to the Run mode currently specified by the SCS<1:0> bits.

#### FIGURE 4-5: TRANSITION TIMING FOR ENTRY TO SLEEP MODE





### 5.0 RESET

The PIC18F66K80 family devices differentiate between various kinds of Reset:

- a) Power-on Reset (POR)
- b) MCLR Reset during Normal Operation
- c) MCLR Reset during Power-Managed modes
- d) Watchdog Timer (WDT) Reset (during execution)
- e) Configuration Mismatch (CM) Reset
- f) Programmable Brown-out Reset (BOR)
- g) RESET Instruction
- h) Stack Full Reset
- i) Stack Underflow Reset

This section discusses Resets generated by MCLR, POR and BOR, and covers the operation of the various start-up timers. Stack Reset events are covered in **Section 6.1.3.4 "Stack Full and Underflow Resets**". WDT Resets are covered in **Section 28.2 "Watchdog Timer (WDT)**".

A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 5-1.

### 5.1 RCON Register

Device Reset events are tracked through the RCON register (Register 5-1). The lower five bits of the register indicate that a specific Reset event has occurred. In most cases, these bits can only be cleared by the event and must be set by the application after the event. The state of these flag bits, taken together, can be read to indicate the type of Reset that just occurred. This is described in more detail in **Section 5.7** "**Reset State of Registers**".

The RCON register also has control bits for setting interrupt priority (IPEN) and software control of the BOR (SBOREN). Interrupt priority is discussed in Section 10.0 "Interrupts". BOR is covered in Section 5.4 "Brown-out Reset (BOR)".

#### FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



#### 6.1.2 PROGRAM COUNTER

The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21 bits wide and contained in three separate 8-bit registers.

The low byte, known as the PCL register, is both readable and writable. The high byte, or PCH register, contains the PC<15:8> bits and is not directly readable or writable. Updates to the PCH register are performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits; it is also not directly readable or writable. Updates to the PCU register are performed through the PCLATU register.

The contents of PCLATH and PCLATU are transferred to the Program Counter by any operation that writes PCL. Similarly, the upper two bytes of the Program Counter are transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see **Section 6.1.5.1 "Computed** GOTO").

The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the Least Significant bit (LSb) of PCL is fixed to a value of '0'. The PC increments by two to address sequential instructions in the program memory.

The CALL, RCALL, GOTO and program branch instructions write to the Program Counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the Program Counter.

#### 6.1.3 RETURN ADDRESS STACK

The return address stack enables execution of any combination of up to 31 program calls and interrupts. The PC is pushed onto the stack when a CALL or RCALL instruction is executed or an interrupt is Acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. The value is also pulled off the stack on ADDULNK and SUBULNK instructions if the extended instruction set is enabled. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions.

The stack operates as a 31-word by 21-bit RAM and a 5-bit Stack Pointer, STKPTR. The stack space is not part of either program or data space. The Stack Pointer is readable and writable and the address on the top of the stack is readable and writable through the Top-of-Stack (TOS) Special Function Registers. Data can also be pushed to, or popped from the stack, using these registers.

A CALL type instruction causes a push onto the stack. The Stack Pointer is first incremented and the location pointed to by the Stack Pointer is written with the contents of the PC (already pointing to the instruction following the CALL). A RETURN type instruction causes a pop from the stack. The contents of the location pointed to by the STKPTR are transferred to the PC and then the Stack Pointer is decremented.

The Stack Pointer is initialized to '00000' after all Resets. There is no RAM associated with the location corresponding to a Stack Pointer value of '00000'; this is only a Reset value. Status bits indicate if the stack is full, has overflowed or has underflowed.

#### 6.1.3.1 Top-of-Stack Access

Only the top of the return address stack is readable and writable. A set of three registers, TOSU:TOSH:TOSL, holds the contents of the stack location pointed to by the STKPTR register (Figure 6-3). This allows users to implement a software stack, if necessary. After a CALL, RCALL or interrupt (or ADDULNK and SUBULNK instructions, if the extended instruction set is enabled), the software can read the pushed value by reading the TOSU:TOSH:TOSL registers. These values can be placed on a user-defined software stack. At return time, the software can return these values to TOSU:TOSH:TOSL and do a return.

While accessing the stack, users must disable the Global Interrupt Enable bits to prevent inadvertent stack corruption.

#### FIGURE 6-3: RETURN ADDRESS STACK AND ASSOCIATED REGISTERS



#### REGISTER 7-1: EECON1: EEPROM CONTROL REGISTER 1

| R/W-x | R/W-x | U-0 | R/W-0 | R/W-x                | R/W-0 | R/S-0 | R/S-0 |
|-------|-------|-----|-------|----------------------|-------|-------|-------|
| EEPGD | CFGS  | —   | FREE  | WRERR <sup>(1)</sup> | WREN  | WR    | RD    |
| bit 7 |       |     |       |                      |       |       | bit 0 |

| Legend:           | S = Settable bit |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7  | EEPGD: Flash Program or Data EEPROM Memory Select bit                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 1 = Accesses Flash program memory                                                                                                                     |
|        | 0 = Accesses data EEPROM memory                                                                                                                       |
| bit 6  | CFGS: Flash Program/Data EEPROM or Configuration Select bit                                                                                           |
|        | 1 = Accesses Configuration registers                                                                                                                  |
|        | 0 = Accesses Flash program or data EEPROM memory                                                                                                      |
| bit 5  | Unimplemented: Read as '0'                                                                                                                            |
| bit 4  | FREE: Flash Row Erase Enable bit                                                                                                                      |
|        | 1 = Erases the program memory row addressed by TBLPTR on the next WR command                                                                          |
|        | (cleared by completion of erase operation)                                                                                                            |
| 1.11.0 | 0 = Performs write-only                                                                                                                               |
| bit 3  | WRERR: Flash Program/Data EEPROM Error Flag bit"                                                                                                      |
|        | 1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation or an improper write attempt)            |
|        | 0 = The write operation completed                                                                                                                     |
| bit 2  | WREN: Flash Program/Data EEPROM Write Enable bit                                                                                                      |
|        | 1 = Allows write cycles to Flash program/data EEPROM                                                                                                  |
|        | 0 = Inhibits write cycles to Flash program/data EEPROM                                                                                                |
| bit 1  | WR: Write Control bit                                                                                                                                 |
|        | 1 = Initiates a data EEPROM erase/write cycle or, a program memory erase cycle or write cycle.                                                        |
|        | (The operation is self-timed and the bit is cleared by hardware once the write is complete.<br>The WR bit can only be set (not cleared) in software ) |
|        | 0 = Write cvcle to the EEPROM is complete                                                                                                             |
| bit 0  | RD: Read Control bit                                                                                                                                  |
|        | 1 = Initiates an EEPROM read (Read takes one cycle, RD is cleared in hardware. The RD bit can only                                                    |
|        | be set (not cleared) in software. RD bit cannot be set when EEPGD = 1 or CFGS = 1.)                                                                   |
|        | 0 = Does not initiate an EEPROM read                                                                                                                  |
|        |                                                                                                                                                       |

**Note 1:** When a WRERR occurs, the EEPGD and CFGS bits are not cleared. This allows tracing of the error condition.

#### 10.3 PIE Registers

The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are six Peripheral Interrupt Enable registers (PIE1 through PIE6). When IPEN (RCON<7>) = 0, the PEIE bit must be set to enable any of these peripheral interrupts.

#### REGISTER 10-9: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0  | R/W-0  |
|-------|-------|-------|-------|-------|---------|--------|--------|
| PSPIE | ADIE  | RC1IE | TX1IE | SSPIE | TMR1GIE | TMR2IE | TMR1IE |
| bit 7 |       |       |       |       |         |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7 | PSPIE: Parallel Slave Port Read/Write Interrupt Enable bit |
|-------|------------------------------------------------------------|
|       | 1 = Enables the PSP read/write interrupt                   |
|       | 0 = Disables the PSP read/write interrupt                  |
| bit 6 | ADIE: A/D Converter Interrupt Enable bit                   |
|       | 1 = Enables the A/D interrupt                              |
|       | 0 = Disables the A/D interrupt                             |
| bit 5 | RC1IE: EUSARTx Receive Interrupt Enable bit                |
|       | 1 = Enables the EUSARTx receive interrupt                  |
|       | 0 = Disables the EUSARTx receive interrupt                 |
| bit 4 | TX1IE: EUSARTx Transmit Interrupt Enable bit               |
|       | 1 = Enables the EUSARTx transmit interrupt                 |
|       | 0 = Disables the EUSARTx transmit interrupt                |
| bit 3 | SSPIE: Master Synchronous Serial Port Interrupt Enable bit |
|       | 1 = Enables the MSSP interrupt                             |
|       | 0 = Disables the MSSP interrupt                            |
| bit 2 | TMR1GIE: TMR1 Gate Interrupt Enable bit                    |
|       | 1 = Enables the gate                                       |
|       | 0 = Disabled the gate                                      |
| bit 1 | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit             |
|       | 1 = Enables the TMR2 to PR2 match interrupt                |
|       | 0 = Disables the TMR2 to PR2 match interrupt               |
| bit 0 | TMR1IE: TMR1 Overflow Interrupt Enable bit                 |
|       | 1 = Enables the TMR1 overflow interrupt                    |
|       | 0 = Disables the TMR1 overflow interrupt                   |
|       |                                                            |

# 11.3 PORTB, TRISB and LATB Registers

PORTB is an eight-bit wide, bidirectional port. The corresponding Data Direction and Output Latch registers are TRISB and LATB. All pins on PORTB are digital only.

| PORTB | ; Initialize PORTB by          |
|-------|--------------------------------|
|       | ; data latches                 |
| LATB  | ; Alternate method             |
|       | ; to clear output              |
|       | ; data latches                 |
| 0CFh  | ; Value used to                |
|       | ; initialize data              |
|       | ; direction                    |
| TRISB | ; Set RB<3:0> as inputs        |
|       | ; RB<5:4> as outputs           |
|       | ; RB<7:6> as inputs            |
|       | PORTB<br>LATB<br>OCFh<br>TRISB |

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit, RBPU (INTCON2<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

Four of the PORTB pins (RB<7:4>) have an interrupt-on-change feature. Only pins configured as inputs can cause this interrupt to occur. Any RB<7:4> pins that are configured as outputs are excluded from the interrupt-on-change comparison.

Comparisons with the input pins (of RB<7:4>) are made with the old value latched on the last read of PORTB. The "mismatch" outputs of RB<7:4> are ORed together to generate the RB Port Change Interrupt with Flag bit, RBIF (INTCON<0>).

This interrupt can wake the device from power-managed modes. To clear the interrupt in the Interrupt Service Routine:

- 1. Perform any read or write of PORTB (except with the MOVFF (ANY), PORTB instruction).
- 2. Wait one instruction cycle (such as executing a NOP instruction).

This ends the mismatch condition.

3. Clear flag bit, RBIF.

A mismatch condition will continue to set flag bit, RBIF. Reading PORTB will end the mismatch condition and allow flag bit, RBIF, to be cleared after a one TCY delay.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

The RB<3:2> pins are multiplexed as CTMU edge inputs. RB5 has an additional function for Timer3 and Timer1. It can be configured for Timer3 clock input or Timer1 external clock gate input.

| TABLE 11-5: | PORTC FUNCTIONS | (CONTINUED) |
|-------------|-----------------|-------------|
| -           |                 | /           |

| Pin Name   | Function             | TRIS<br>Setting | I/O | l/O<br>Type | Description                                                                      |
|------------|----------------------|-----------------|-----|-------------|----------------------------------------------------------------------------------|
| RC7/CANRX/ | RC7                  | 0               | 0   | DIG         | LATC<7> data output.                                                             |
| RX1/DT1/   |                      | 1               | Ι   | ST          | PORTC<7> data input.                                                             |
| CCP4       | CANRX <sup>(2)</sup> | 1               | Ι   | ST          | CAN bus RX.                                                                      |
|            | RX1 <sup>(1)</sup>   | 1               | Ι   | ST          | Asynchronous serial receive data input (EUSARTx module).                         |
|            | DT1 <sup>(1)</sup>   | 1               | 0   | DIG         | Synchronous serial data output (EUSARTx module); takes priority over port data.  |
|            |                      | 1               | I   | ST          | Synchronous serial data input (EUSARTx module); user must configure as an input. |
|            | CCP4                 | 0               | 0   | DIG         | CCP4 compare/PWM output; takes priority over port data.                          |
|            |                      | 1               | Ι   | ST          | CCP4 capture input.                                                              |

**Legend:** O = Output; I = Input;  $I^2C = I^2C/SMBus$ ; ANA = Analog Signal; DIG = CMOS Output; ST = Schmitt Trigger Buffer Input; x = Don't care (TRIS bit does not affect port direction or is overridden for this option)

Note 1: The pin assignment for 28, 40 and 44-pin devices (PIC18F2XK80 and PIC18F4XK80).

2: The alternate pin assignment for CANRX and CANTX on 28, 40 and 44-pin devices (PIC18F4XK80) when the CANMX Configuration bit is set.

| Name  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| PORTC | RC7    | RC6    | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    |
| LATC  | LATC7  | LATBC6 | LATC5  | LATCB4 | LATC3  | LATC2  | LATC1  | LATC0  |
| TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 |
| ODCON | SSPOD  | CCP50D | CCP4OD | CCP3OD | CCP2OD | CCP10D | U2OD   | U10D   |

Legend: Shaded cells are not used by PORTC.

|                              |                                                                               |                                                                       |                   |                                | Fellou         |             |
|------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------|--------------------------------|----------------|-------------|
| 00                           | (Single Output)                                                               | P1A Modulated                                                         |                   | <b></b>                        |                | <br> <br>   |
|                              |                                                                               | P1A Modulated                                                         |                   |                                |                |             |
| 10                           | (Half-Bridge)                                                                 | P1B Modulated                                                         |                   |                                |                |             |
|                              |                                                                               | P1A Active                                                            |                   |                                |                | ;           |
| (Full-Bridge,                | P1B Inactive                                                                  |                                                                       |                   |                                |                |             |
| 01                           | Forward)                                                                      | P1C Inactive                                                          |                   | - I<br>I<br>I                  | <br> <br> <br> | <br>        |
|                              |                                                                               | P1D Modulated                                                         |                   | 7                              |                | <u>;</u>    |
|                              |                                                                               | P1A Inactive                                                          |                   | -<br>                          | 1<br>1         | 1<br>1<br>1 |
| 11 (Full-Bridge,<br>Reverse) | (Full-Bridge,                                                                 | P1B Modulated                                                         |                   |                                |                | 1<br> <br>  |
|                              | Reverse)                                                                      | P1C Active                                                            |                   |                                |                |             |
|                              |                                                                               | P1D Inactive _                                                        |                   |                                | 1<br>1<br>1    | ;<br>;      |
| Relati                       | onships:<br>• Period = 4 * Tosc<br>• Pulse Width = Tosc<br>• Delay = 4 * Tosc | * (PR2 + 1) * (TMR2 Pre<br>sc * (CCPR1L<7:0>:CCP<br>* (ECCP1DEL<6:0>) | scale Va<br>1CON< | alue)<br>5:4>) * (TMR2 Prescal | e Value)       |             |

#### FIGURE 20-5: EXAMPLE ENHANCED PWM OUTPUT RELATIONSHIPS (ACTIVE-LOW STATE)

## REGISTER 20-5: PSTR1CON: PULSE STEERING CONTROL<sup>(1)</sup>

| CMPL1 C | MPL0 — | STRSYNC  | OTDD |      |      |       |
|---------|--------|----------|------|------|------|-------|
|         |        | ontonito | SIRD | SIRC | STRB | STRA  |
| bit 7   |        |          |      |      |      | bit 0 |
|         |        |          |      |      |      |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| CMPL<1:0>: Complementary Mode Output Assignment Steering Sync bits                          |
|---------------------------------------------------------------------------------------------|
| 00 = See STR < D:A                                                                          |
| 01 = PA and PB are selected as the complementary output pair                                |
| 10 = PA and PC are selected as the complementary output pair                                |
| 11 = PA and PD are selected as the complementary output pair                                |
| Unimplemented: Read as '0'                                                                  |
| STRSYNC: Steering Sync bit                                                                  |
| 1 = Output steering update occurs on the next PWM period                                    |
| 0 = Output steering update occurs at the beginning of the instruction cycle boundary        |
| STRD: Steering Enable bit D                                                                 |
| 1 = P1D pin has the PWM waveform with polarity control from CCP1M<1:0>                      |
| 0 = P1D pin is assigned to port pin                                                         |
| STRC: Steering Enable bit C                                                                 |
| 1 = P1C pin has the PWM waveform with polarity control from CCP1M<1:0>                      |
| 0 = P1C pin is assigned to port pin                                                         |
| STRB: Steering Enable bit B                                                                 |
| 1 = P1B pin has the PWM waveform with polarity control from CCP1M<1:0>                      |
| 0 = P1B pin is assigned to port pin                                                         |
| STRA: Steering Enable bit A                                                                 |
| 1 = P1A pin has the PWM waveform with polarity control from CCP1M<1:0>                      |
| 0 = P1A pin is assigned to port pin                                                         |
| The PWM Steering mode is available only when the CCP1CON register bits, CCP1M<3:2> = 11 and |
|                                                                                             |

P1M<1:0> = 00.

| R/W-0             | R/W-0                                                                                                                     | R/W-0                                                                                                                                  | R/W-0                                                                                                 | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0                                         | R/W-0                | R/W-0                |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|----------------------|
| WCOL              | SSPOV                                                                                                                     | SSPEN <sup>(1)</sup>                                                                                                                   | CKP                                                                                                   | SSPM3 <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SSPM2 <sup>(2)</sup>                          | SSPM1 <sup>(2)</sup> | SSPM0 <sup>(2)</sup> |
| bit 7             |                                                                                                                           |                                                                                                                                        |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      | bit 0                |
| -                 |                                                                                                                           |                                                                                                                                        |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      |                      |
| Legend:           |                                                                                                                           |                                                                                                                                        |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      |                      |
| R = Readable bit  |                                                                                                                           | W = Writable bit                                                                                                                       |                                                                                                       | U = Unimplen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nented bit, read                              | d as '0'             |                      |
| -n = Value at POR |                                                                                                                           | '1' = Bit is set                                                                                                                       |                                                                                                       | '0' = Bit is clea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ared                                          | x = Bit is unkr      | nown                 |
| bit 7             | WCOL: Write<br>In Master Tra<br>1 = A write f<br>transmis                                                                 | e Collision Detec<br><u>insmit mode:</u><br>to the SSPBUF<br>sion to be starte                                                         | t bit<br>register wa<br>d (must be cl                                                                 | s attempted wh<br>eared in softwar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ile the I <sup>2</sup> C co<br>re)            | nditions were i      | not valid for a      |
|                   | 0 = No collis<br><u>In Slave Tran</u><br>1 = The SSF<br>software<br>0 = No collis<br><u>In Receive m</u>                  | ion<br>I <u>smit mode:</u><br>PBUF register is<br>)<br>ion<br>ode (Master or S                                                         | written while                                                                                         | it is still transm<br><u>):</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ,<br>itting the previ                         | ous word (mus        | t be cleared in      |
|                   | This is a "dor                                                                                                            | n't care" bit.                                                                                                                         |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      |                      |
| bit 6             | SSPOV: Rec                                                                                                                | eive Overflow In                                                                                                                       | dicator bit                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      |                      |
|                   | 1 = A byte is<br>software<br>0 = No overf<br>In Transmit n                                                                | received while t<br>)<br>low<br><u>node:</u><br>)'t care" bit in Tra                                                                   | he SSPBUF                                                                                             | register is still h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | olding the prev                               | vious byte (mus      | t be cleared in      |
| hit 5             |                                                                                                                           | tor Synchronous                                                                                                                        | Sorial Dort I                                                                                         | Enable bit(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                               |                      |                      |
| DIL 5             | 1 = Enables t<br>0 = Disables                                                                                             | the serial port an serial port and c                                                                                                   | d configures                                                                                          | the SDA and Services of the SDA and Services of the services o | CL pins as the<br>ort pins                    | serial port pins     |                      |
| bit 4             | CKP: SCK R                                                                                                                | elease Control b                                                                                                                       | oit                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                      |                      |
|                   | In Slave mod<br>1 = Releases<br>0 = Holds clo<br>In Master mo                                                             | <u>e:</u><br>s clock<br>ck low (clock stra<br><u>de:</u><br>s mode                                                                     | etch), used to                                                                                        | o ensure data se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | etup time                                     |                      |                      |
| hit 3-0           | SSPM_3.0                                                                                                                  | Master Synchro                                                                                                                         | nous Serial I                                                                                         | Port Mode Seler                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t hite(2)                                     |                      |                      |
| bit 3-0           | $1111 = I^{2}C S$ $1110 = I^{2}C S$ $1011 = I^{2}C F$ $1001 = Load$ $1000 = I^{2}C M$ $0111 = I^{2}C S$ $0110 = I^{2}C S$ | ilave mode, 10-b<br>ilave mode, 7-bit<br>irmware Control<br>SSPMSK regist<br>faster mode, clo<br>ilave mode, 10-b<br>ilave mode, 7-bit | it address wit<br>address wit<br>led Master m<br>er at SSPAD<br>ck = Fosc/(4<br>it address<br>address | th Start and Ston<br>Start and Stop<br>ode (slave Idle)<br>D SFR address<br>* (SSPADD + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | p bit interrupts<br>bit interrupts e<br>(3,4) | enabled<br>enabled   |                      |
| Note 1:           | When enabled, th                                                                                                          | ne SDA and SCL                                                                                                                         | pins must b                                                                                           | e configured as                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | inputs.                                       |                      |                      |
| 2:                | Bit combinations                                                                                                          | not specifically I                                                                                                                     | isted here ar                                                                                         | e either reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | d or implement                                | ted in SPI mode      | e only.              |
| 3:                | When SSPM<3:0<br>SSPMSK registe                                                                                           | )> = 1001, any r<br>r.                                                                                                                 | eads or write                                                                                         | s to the SSPAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | D SFR addres                                  | s actually acces     | ss the               |
| 4:                | This mode is only is '1').                                                                                                | y available when                                                                                                                       | 7-Bit Addres                                                                                          | s Masking mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e is selected (I                              | MSSPMSK Cor          | figuration bit       |

# REGISTER 21-4: SSPCON1: MSSP CONTROL REGISTER 1 (I<sup>2</sup>C<sup>™</sup> MODE)



# 27.2.3.1 Programmable TX/RX and Auto-RTR Buffers

The ECAN module contains 6 message buffers that can be programmed as transmit or receive buffers. Any of these buffers can also be programmed to automatically handle RTR messages.

**Note:** These registers are not used in Mode 0.

# REGISTER 27-22: BnCON: TX/RX BUFFER 'n' CONTROL REGISTERS IN RECEIVE MODE $[0 \le n \le 5, TXnEN (BSEL0<n>) = 0]^{(1)}$

| R/W-0                | R/W-0 | R-0     | R-0     | R-0     | R-0     | R-0     | R-0     |
|----------------------|-------|---------|---------|---------|---------|---------|---------|
| RXFUL <sup>(2)</sup> | RXM1  | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 |
| bit 7                |       |         |         |         |         |         | bit 0   |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 7   | RXFUL: Receive Full Status bit <sup>(2)</sup>                                                                                                                                 |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1 = Receive buffer contains a received message                                                                                                                                |
|         | 0 = Receive buffer is open to receive a new message                                                                                                                           |
| bit 6   | RXM1: Receive Buffer Mode bit                                                                                                                                                 |
|         | <ul> <li>1 = Receive all messages including partial and invalid (acceptance filters are ignored)</li> <li>0 = Receive all valid messages as per acceptance filters</li> </ul> |
| bit 5   | RXRTRRO: Read-Only Remote Transmission Request for Received Message bit                                                                                                       |
|         | 1 = Received message is a remote transmission request                                                                                                                         |
|         | 0 = Received message is not a remote transmission request                                                                                                                     |
| bit 4-0 | FILHIT<4:0>: Filter Hit bits                                                                                                                                                  |
|         | These bits indicate which acceptance filter enabled the last message reception into this buffer.                                                                              |
|         | 01111 = Acceptance Filter 15 (RXF15)                                                                                                                                          |
|         | 01110 = Acceptance Filter 14 (RXF14)                                                                                                                                          |
|         |                                                                                                                                                                               |
|         | 00001 = Acceptance Filter 1 (RXF1)                                                                                                                                            |
|         | 00000 = Acceptance Filter U (RXFU)                                                                                                                                            |
|         |                                                                                                                                                                               |

- Note 1: These registers are available in Mode 1 and 2 only.
  - 2: This bit is set by the CAN module upon receiving a message and must be cleared by software after the buffer is read. As long as RXFUL is set, no new message will be loaded and the buffer will be considered full.

#### 27.15.1 INTERRUPT CODE BITS

To simplify the interrupt handling process in user firmware, the ECAN module encodes a special set of bits. In Mode 0, these bits are ICODE<3:1> in the CANSTAT register. In Mode 1 and 2, these bits are EICODE<4:0> in the CANSTAT register. Interrupts are internally prioritized such that the higher priority interrupts are assigned lower values. Once the highest priority interrupt condition has been cleared, the code for the next highest priority interrupt that is pending (if any) will be reflected by the ICODE bits (see Table 27-4). Note that only those interrupt sources that have their associated interrupt enable bit set will be reflected in the ICODE bits.

In Mode 2, when a receive message interrupt occurs, the EICODE bits will always consist of '10000'. User firmware may use FIFO Pointer bits to actually access the next available buffer.

#### 27.15.2 TRANSMIT INTERRUPT

When the transmit interrupt is enabled, an interrupt will be generated when the associated transmit buffer becomes empty and is ready to be loaded with a new message. In Mode 0, there are separate interrupt enable/ disable and flag bits for each of the three dedicated transmit buffers. The TXBnIF bit will be set to indicate the source of the interrupt. The interrupt is cleared by the MCU, resetting the TXBnIF bit to a '0'. In Mode 1 and 2, all transmit buffers share one interrupt enable/disable bit and one flag bit. In Mode 1 and 2, TXBnIE in PIE5 and TXBnIF in PIR5 indicate when a transmit buffer has completed transmission of its message. TXBnIF, TXBnIE and TXBnIP in PIR5, PIE5 and IPR5, respectively, are not used in Mode 1 and 2. Individual transmit buffer interrupts can be enabled or disabled by setting or clearing TXBnIE and B0IE register bits. When a shared interrupt occurs, user firmware must poll the TXREQ bit of all transmit buffers to detect the source of interrupt.

#### 27.15.3 RECEIVE INTERRUPT

When the receive interrupt is enabled, an interrupt will be generated when a message has been successfully received and loaded into the associated receive buffer. This interrupt is activated immediately after receiving the End-of-Frame (EOF) field.

In Mode 0, the RXBnIF bit is set to indicate the source of the interrupt. The interrupt is cleared by the MCU, resetting the RXBnIF bit to a '0'.

In Mode 1 and 2, all receive buffers share RXBnIE, RXBnIF and RXBnIP in PIE5, PIR5 and IPR5, respectively. Bits, RXBnIE, RXBnIF and RXBnIP, are not used. Individual receive buffer interrupts can be controlled by the TXBnIE and BIE0 registers. In Mode 1, when a shared receive interrupt occurs, user firmware must poll the RXFUL bit of each receive buffer to detect the source of interrupt. In Mode 2, a receive interrupt indicates that the new message is loaded into FIFO. FIFO can be read by using FIFO Pointer bits, FP.

#### TABLE 27-4: VALUES FOR ICODE<2:0>

| ICODE<br><2:0> | Interrupt            | Boolean Expression          |
|----------------|----------------------|-----------------------------|
| 000            | None                 | ERR•WAK•TX0•TX1•TX2•RX0•RX1 |
| 001            | Error                | ERR                         |
| 010            | TXB2                 | ERR•TX0•TX1•TX2             |
| 011            | TXB1                 | ERR•TX0•TX1                 |
| 100            | TXB0                 | ERR•TX0                     |
| 101            | RXB1                 | ERR•TX0•TX1•TX2•RX0•RX1     |
| 110            | RXB0                 | ERR•TX0•TX1•TX2•RX0         |
| 111            | Wake on<br>Interrupt | ERR•TX0•TX1•TX2•RX0•RX1•WAK |

Legend:

ERR = ERRIF \* ERRIERX0 = RXB0IF \* RXB0IETX0 = TXB0IF \* TXB0IERX1 = RXB1IF \* RXB1IETX1 = TXB1IF \* TXB1IEWAK = WAKIF \* WAKIETX2 = TXB2IF \* TXB2IEVAK = WAKIF \* WAKIE

#### 27.15.4 MESSAGE ERROR INTERRUPT

When an error occurs during transmission or reception of a message, the message error flag, IRXIF, will be set and if the IRXIE bit is set, an interrupt will be generated. This is intended to be used to facilitate baud rate determination when used in conjunction with Listen Only mode.

#### 27.15.5 BUS ACTIVITY WAKE-UP INTERRUPT

When the PIC18F66K80 family devices are in Sleep mode and the bus activity wake-up interrupt is enabled, an interrupt will be generated and the WAKIF bit will be set when activity is detected on the CAN bus. This interrupt causes the PIC18F66K80 family devices to exit Sleep mode. The interrupt is reset by the MCU, clearing the WAKIF bit.

#### 27.15.6 ERROR INTERRUPT

When the CAN module error interrupt (ERRIE in PIE5) is enabled, an interrupt is generated if an overflow condition occurs, or if the error state of the transmitter or receiver has changed. The error flags in COMSTAT will indicate one of the following conditions.

| R/C-1                                               | R/C-1                                 | U-0             | U-0                                    | U-0                                | U-0 | U-0  | U-0   |  |
|-----------------------------------------------------|---------------------------------------|-----------------|----------------------------------------|------------------------------------|-----|------|-------|--|
| CPD                                                 | CPB                                   | —               | _                                      | —                                  | —   | —    | —     |  |
| bit 7                                               |                                       |                 |                                        |                                    |     |      | bit 0 |  |
|                                                     |                                       |                 |                                        |                                    |     |      |       |  |
| Legend: C = Clearable bit                           |                                       |                 |                                        |                                    |     |      |       |  |
| R = Readable bit W = Writable bit                   |                                       |                 |                                        | U = Unimplemented bit, read as '0' |     |      |       |  |
| -n = Value at POR '1' = Bit is set                  |                                       |                 | '0' = Bit is cleared x = Bit is unknow |                                    |     | nown |       |  |
|                                                     |                                       |                 |                                        |                                    |     |      |       |  |
| bit 7                                               | CPD: Data EB                          | EPROM Code      | Protection bit                         |                                    |     |      |       |  |
|                                                     | 1 = Data EEPROM is not code-protected |                 |                                        |                                    |     |      |       |  |
|                                                     | 0 = Data EEP                          | ROM is code-p   | protected                              |                                    |     |      |       |  |
| bit 6                                               | CPB: Boot Block Code Protection bit   |                 |                                        |                                    |     |      |       |  |
| 1 = Boot block is not code-protected <sup>(1)</sup> |                                       |                 |                                        |                                    |     |      |       |  |
|                                                     | 0 = Boot block                        | k is code-prote | cted <sup>(1)</sup>                    |                                    |     |      |       |  |
| bit 5-0                                             | Unimplemen                            | ted: Read as '  | 0'                                     |                                    |     |      |       |  |

#### REGISTER 28-8: CONFIG5H: CONFIGURATION REGISTER 5 HIGH (BYTE ADDRESS 300009h)

Note 1: For the memory size of the blocks, see Figure 28-6. The boot block size changes with BBSIZ0.

#### FIGURE 31-1: VOLTAGE-FREQUENCY GRAPH, REGULATOR ENABLED (INDUSTRIAL/EXTENDED)<sup>(1)</sup>



#### FIGURE 31-2: VOLTAGE-FREQUENCY GRAPH, REGULATOR DISABLED (INDUSTRIAL/EXTENDED)<sup>(1,2)</sup>



#### TABLE 31-2: COMPARATOR SPECIFICATIONS

| <b>Operating Conditions:</b> $1.8V \le VDD \le 5.5V$ , $-40^{\circ}C \le TA \le +125^{\circ}C$ |        |                                            |     |      |      |       |          |  |
|------------------------------------------------------------------------------------------------|--------|--------------------------------------------|-----|------|------|-------|----------|--|
| Param<br>No.                                                                                   | Sym    | Characteristics                            | Min | Тур  | Мах  | Units | Comments |  |
| D300                                                                                           | VIOFF  | Input Offset Voltage                       | _   | ±5.0 | 40   | mV    |          |  |
| D301                                                                                           | VICM   | Input Common Mode Voltage                  | _   | _    | AVdd | V     |          |  |
| D302                                                                                           | CMRR   | Common Mode Rejection Ratio                | 55  | _    | _    | dB    |          |  |
| D303                                                                                           | TRESP  | Response Time <sup>(1)</sup>               | _   | 150  | 400  | ns    |          |  |
| D304                                                                                           | TMC2OV | Comparator Mode Change to<br>Output Valid* | —   | —    | 10   | μS    |          |  |

**Note 1:** Response time is measured with one comparator input at (AVDD – 1.5)/2, while the other input transitions from Vss to VDD.

#### TABLE 31-3: VOLTAGE REFERENCE SPECIFICATIONS

| <b>Operating Conditions:</b> $1.8V \le VDD \le 5.5V$ , $-40^{\circ}C \le TA \le +125^{\circ}C$ |      |                              |        |     |        |       |          |
|------------------------------------------------------------------------------------------------|------|------------------------------|--------|-----|--------|-------|----------|
| Param<br>No.                                                                                   | Sym  | Characteristics              | Min    | Тур | Max    | Units | Comments |
| D310                                                                                           | VRES | Resolution                   | VDD/24 |     | VDD/32 | LSb   |          |
| D311                                                                                           | VRAA | Absolute Accuracy            | —      | —   | 1/2    | LSb   |          |
| D312                                                                                           | VRur | Unit Resistor Value (R)      | —      | 2k  | —      | Ω     |          |
| D313                                                                                           | TSET | Settling Time <sup>(1)</sup> | —      | _   | 10     | μS    |          |

**Note 1:** Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'.

#### TABLE 31-4: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| <b>Operating Conditions:</b> $-40^{\circ}C \le TA \le +125^{\circ}C$ |        |                                 |     |     |     |       |                                                                         |
|----------------------------------------------------------------------|--------|---------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------|
| Param<br>No.                                                         | Sym    | Characteristics                 | Min | Тур | Max | Units | Comments                                                                |
|                                                                      | Vrgout | Regulator Output Voltage        |     | 3.3 | _   | V     |                                                                         |
|                                                                      | Cefc   | External Filter Capacitor Value | 4.7 | 10  | —   | μF    | Capacitor must be<br>low-ESR, a low series<br>resistance (< $5\Omega$ ) |

#### 31.6.3 TIMING DIAGRAMS AND SPECIFICATIONS

#### FIGURE 31-4: EXTERNAL CLOCK TIMING



#### TABLE 31-6: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param.<br>No. | Symbol | Characteristic                             | Min        | Мах        | Units    | Conditions                                     |
|---------------|--------|--------------------------------------------|------------|------------|----------|------------------------------------------------|
| 1A            | Fosc   | External CLKIN<br>Frequency <sup>(1)</sup> | DC         | 64         | MHz      | EC, ECIO Oscillator mode                       |
|               |        | Oscillator Frequency <sup>(1)</sup>        | DC         | 4          | MHz      | RC Oscillator mode                             |
|               |        |                                            | 0.1        | 4          | MHz      | XT Oscillator mode                             |
|               |        |                                            | 4          | 16         | MHz      | HS Oscillator mode                             |
|               |        |                                            | 4          | 16         | MHz      | HS + PLL Oscillator mode                       |
|               |        |                                            | 5          | 33         | kHz      | LP Oscillator mode                             |
| 1             | Tosc   | External CLKIN Period <sup>(1)</sup>       | 15.6       | —          | ns       | EC, ECIO Oscillator mode                       |
|               |        | Oscillator Period <sup>(1)</sup>           | 250        | —          | ns       | RC Oscillator mode                             |
|               |        |                                            | 250        | 10,000     | ns       | XT Oscillator mode                             |
|               |        |                                            | 40<br>62.5 | 250<br>250 | ns<br>ns | HS Oscillator mode<br>HS + PLL Oscillator mode |
|               |        |                                            | 5          | 200        | μs       | LP Oscillator mode                             |
| 2             | Тсү    | Instruction Cycle Time <sup>(1)</sup>      | 62.5       | _          | ns       | Tcy = 4/Fosc                                   |
| 3             | TosL,  | External Clock in (OSC1)                   | 30         | —          | ns       | XT Oscillator mode                             |
|               | TosH   | High or Low Time                           | 2.5        | _          | μs       | LP Oscillator mode                             |
|               |        |                                            | 10         | _          | ns       | HS Oscillator mode                             |
| 4             | TosR,  | External Clock in (OSC1)                   | —          | 20         | ns       | XT Oscillator mode                             |
|               | TosF   | Rise or Fall Time                          | _          | 50         | ns       | LP Oscillator mode                             |
|               |        |                                            | —          | 7.5        | ns       | HS Oscillator mode                             |

**Note 1:** Instruction cycle period (Tcr) equals four times the input oscillator time base period for all configurations except PLL. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

## APPENDIX A: REVISION HISTORY

### **Revision A (August 2010)**

Original data sheet for PIC18F66K80 family devices.

### **Revision B (December 2010)**

Changes to **Section 31.0** "Electrical Characteristics" and minor text edits throughout document.

#### Revision C (January 2011)

Section 2.0 "Guidelines for Getting Started with PIC18FXXKXX Microcontrollers" was added to the data sheet. Changes to Section 31.0 "Electrical Characteristics" for PIC18F66K80 family devices. Minor text edits throughout document.

#### Revision D (November 2011)

Preliminary conditions have been deleted from document.

#### **Revision E (February 2012)**

Added all Data Sheet erratas. Added Current Injection specifications to **Section 31.0** "**Electrical Characteristics**".

#### **Revision F (February 2012)**

Updated the Reset value for the IOCB register.

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support