

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

EXF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 12                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                 |
| Data Converters            | A/D 11x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 14-TSSOP (0.173", 4.40mm Width)                                             |
| Supplier Device Package    | 14-TSSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15325t-i-st |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| REGIST  | ER 5-7:      | REVIS    | SIONID      | : REVIS | SION ID | REGIS     |          |   |         |             |    |   |       |  |
|---------|--------------|----------|-------------|---------|---------|-----------|----------|---|---------|-------------|----|---|-------|--|
| R       | R            | R        | R           | R       | R       | R         | R        | R | R       | R           | R  | R | R     |  |
| 1       | 0            |          | MJRREV<5:0> |         |         |           |          |   |         | MNRREV<5:0> |    |   |       |  |
| bit 13  |              |          |             |         |         |           |          |   |         |             |    |   | bit 0 |  |
|         |              |          |             |         |         |           |          |   |         |             |    |   |       |  |
| Legend: |              |          |             |         |         |           |          |   |         |             |    |   |       |  |
|         | R = Read     | able bit |             |         |         |           |          |   |         |             |    |   |       |  |
|         | '0' = Bit is | cleared  |             |         |         | '1' = Bit | t is set |   | x = Bit | is unkno    | wn |   |       |  |

bit 13-12 **Fixed Value**: Read-only bits These bits are fixed with value '10' for all devices included in this data sheet.

bit 11-6 **MJRREV<5:0>**: Major Revision ID bits These bits are used to identify a major revision. bit 5-0 **MNRREV<5:0>**: Minor Revision ID bits

These bits are used to identify a minor revision.

A simplified block diagram of the On-Chip Reset Circuit

is shown in Figure 8-1.

#### 8.0 RESETS

There are multiple ways to reset this device:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Low-Power Brown-out Reset (LPBOR)
- MCLR Reset
- WDT Reset
- RESET instruction
- Stack Overflow
- Stack Underflow
- · Programming mode exit
- Memory Violation Reset (MEMV)

To allow VDD to stabilize, an optional Power-up Timer can be enabled to extend the Reset time after a BOR or POR event.

#### FIGURE 8-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



© 2016 Microchip Technology Inc.

#### 8.3 Register Definitions: Brown-out Reset Control

Legend:

REGISTER 8-1: BORCON: BROWN-OUT RESET CONTROL REGISTER

| R/W-1/u               | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-q/u  |
|-----------------------|-----|-----|-----|-----|-----|-----|--------|
| SBOREN <sup>(1)</sup> | _   | —   | —   | —   | —   | —   | BORRDY |
| bit 7                 |     |     |     |     |     |     | bit 0  |
|                       |     |     |     |     |     |     |        |

| Logonan              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

| bit 7   | <b>SBOREN:</b> Software Brown-out Reset Enable bit <sup>(1)</sup> |
|---------|-------------------------------------------------------------------|
|         | If BOREN <1:0> in Configuration Words ≠ 01:                       |
|         | SBOREN is read/write, but has no effect on the BOR.               |
|         | If BOREN <1:0> in Configuration Words = 01:                       |
|         | 1 = BOR Enabled                                                   |
|         | 0 = BOR Disabled                                                  |
| bit 6-1 | Unimplemented: Read as '0'                                        |
| bit 0   | BORRDY: Brown-out Reset Circuit Ready Status bit                  |
|         | 1 = The Brown-out Reset circuit is active                         |

0 = The Brown-out Reset circuit is inactive

**Note 1:** BOREN<1:0> bits are located in Configuration Words.

#### **10.6 Register Definitions: Interrupt Control**

#### REGISTER 10-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0        | R/W-0/0                              | U-0               | U-0        | U-0            | U-0              | U-0              | R/W-1/1      |
|----------------|--------------------------------------|-------------------|------------|----------------|------------------|------------------|--------------|
| GIE            | PEIE                                 | —                 | —          | _              |                  | —                | INTEDG       |
| bit 7          |                                      |                   |            |                |                  |                  | bit 0        |
|                |                                      |                   |            |                |                  |                  |              |
| Legend:        |                                      |                   |            |                |                  |                  |              |
| R = Readab     | ole bit                              | W = Writable      | bit        | U = Unimpler   | mented bit, read | l as '0'         |              |
| u = Bit is un  | nchanged                             | x = Bit is unkr   | nown       | -n/n = Value a | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is s | et                                   | '0' = Bit is clea | ared       |                |                  |                  |              |
|                |                                      |                   |            |                |                  |                  |              |
| bit 7          | GIE: Global Ir                       | nterrupt Enable   | bit        |                |                  |                  |              |
|                | 1 = Enables a                        | Il active interru | ipts       |                |                  |                  |              |
|                | 0 = Disables a                       | all interrupts    |            |                |                  |                  |              |
| bit 6          | PEIE: Periphe                        | eral Interrupt E  | nable bit  |                |                  |                  |              |
|                | 1 = Disables a<br>0 = Disables a     | all peripheral in | iterrupts  | >              |                  |                  |              |
| bit 5-1        | Unimplement                          | ted: Read as '    | 0'         |                |                  |                  |              |
| bit 0          | INTEDG: Inte                         | rrupt Edge Sel    | ect bit    |                |                  |                  |              |
|                | 1 = Interrupt c                      | on rising edge    | of INT pin |                |                  |                  |              |
|                | 0 = Interrupt c                      | on falling edge   | of INT pin |                |                  |                  |              |
| Note:          | Interrupt flag bits a                | re set when an    | interrupt  |                |                  |                  |              |
| (              | condition occurs, re                 | egardless of the  | e state of |                |                  |                  |              |
| i              | ts corresponding e                   | enable bit or th  | e Global   |                |                  |                  |              |
|                | Enable bit, GIE, o                   | t the INTCON      | register.  |                |                  |                  |              |
|                | osei soilware<br>annronriate interri | int flag hits a   | are clear  |                |                  |                  |              |
| ,              | prior to enabling ar                 | n interrupt.      |            |                |                  |                  |              |
| 1              | - 5-                                 |                   |            |                |                  |                  |              |



PIC16(L)F15325/45

#### 14.7 Register Definitions: PORTC

#### REGISTER 14-17: PORTC: PORTC REGISTER

| R/W-x/u            | R/W-x/u            | R/W-x/u           | R/W-x/u | R/W-x/u        | R/W-x/u           | R/W-x/u           | R/W-x/u   |
|--------------------|--------------------|-------------------|---------|----------------|-------------------|-------------------|-----------|
| RC7 <sup>(2)</sup> | RC6 <sup>(2)</sup> | RC5               | RC4     | RC3            | RC2               | RC1               | RC0       |
| bit 7              |                    |                   |         |                |                   |                   | bit 0     |
|                    |                    |                   |         |                |                   |                   |           |
| Legend:            |                    |                   |         |                |                   |                   |           |
| R = Readable b     | bit                | W = Writable b    | oit     | U = Unimplem   | ented bit, read a | as 'O'            |           |
| u = Bit is uncha   | inged              | x = Bit is unkn   | own     | -n/n = Value a | t POR and BOR     | /Value at all oth | er Resets |
| '1' = Bit is set   |                    | '0' = Bit is clea | ared    |                |                   |                   |           |

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

2: Present on PIC16(L)F15345 only.

#### REGISTER 14-18: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1               | R/W-1/1               | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-----------------------|-----------------------|---------|---------|---------|---------|---------|---------|
| TRISC7 <sup>(1)</sup> | TRISC6 <sup>(1)</sup> | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7                 |                       |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

- TRISC<7:0>: PORTC Tri-State Control bits
- 1 = PORTC pin configured as an input (tri-stated)
- 0 = PORTC pin configured as an output

Note 1: Present on PIC16(L)F15345 only.

#### **REGISTER 14-19: LATC: PORTC DATA LATCH REGISTER**

| R/W-x/u              | R/W-x/u              | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|----------------------|----------------------|---------|---------|---------|---------|---------|---------|
| LATC7 <sup>(2)</sup> | LATC6 <sup>(2)</sup> | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7                |                      |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATC<7:0>: PORTC Output Latch Value bits<sup>(1)</sup>

- **Note 1:** Writes to PORTC are actually written to corresponding LATC register. The actual I/O pin values are read from the PORTC register.
  - 2: Present on PIC16(L)F15345 only.

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. The actual I/O pin values are read from the PORTC register.

### 17.0 INTERRUPT-ON-CHANGE

An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual pin, or combination of pins, can be configured to generate an interrupt. The interrupt-on-change module has the following features:

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- · Rising and falling edge detection
- · Individual pin interrupt flags

Figure 17-1 is a block diagram of the IOC module.

#### 17.1 Enabling the Module

To allow individual pins to generate an interrupt, the IOCIE bit of the PIE0 register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

#### 17.2 Individual Pin Configuration

For each pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated bit of the IOCxP register is set. To enable a pin to detect a falling edge, the associated bit of the IOCxN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting the associated bits in both of the IOCxP and IOCxN registers.

#### 17.3 Interrupt Flags

The bits located in the IOCxF registers are status flags that correspond to the interrupt-on-change pins of each port. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the PIR0 register reflects the status of all IOCxF bits.

#### 17.3.1 CLEARING INTERRUPT FLAGS

The individual status flags, (IOCxF register bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.

In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

#### EXAMPLE 17-1: CLEARING INTERRUPT FLAGS (PORTA EXAMPLE)

MOVLW 0xff XORWF IOCAF, W ANDWF IOCAF, F

#### 17.4 Operation in Sleep

The interrupt-on-change interrupt event will wake the device from Sleep mode, if the IOCIE bit is set.

|                  |         |                   |         |                | - /              |                  |              |
|------------------|---------|-------------------|---------|----------------|------------------|------------------|--------------|
| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
| —                | —       | —                 | —       | —              | —                | ADRE             | S<9:8>       |
| bit 7            |         |                   |         |                |                  |                  | bit 0        |
|                  |         |                   |         |                |                  |                  |              |
| Legend:          |         |                   |         |                |                  |                  |              |
| R = Readable     | bit     | W = Writable      | bit     | U = Unimpler   | nented bit, read | d as '0'         |              |
| u = Bit is unch  | anged   | x = Bit is unkr   | nown    | -n/n = Value a | at POR and BC    | R/Value at all o | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |                |                  |                  |              |

#### REGISTER 20-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1

bit 7-2 Reserved: Do not use.

bit 1-0 ADRES<9:8>: ADC Result Register bits Upper two bits of 10-bit conversion result

#### REGISTER 20-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x/u     | R/W-x/u    | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |  |  |
|-------------|------------|---------|---------|---------|---------|---------|---------|--|--|--|
|             | ADRES<7:0> |         |         |         |         |         |         |  |  |  |
| bit 7 bit 0 |            |         |         |         |         |         |         |  |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ADRES<7:0>: ADC Result Register bits Lower eight bits of 10-bit conversion result

© 2016 Microchip Technology Inc.

### 25.0 TIMER0 MODULE

The Timer0 module is an 8/16-bit timer/counter with the following features:

- 16-bit timer/counter
- 8-bit timer/counter with programmable period
- Synchronous or asynchronous operation
- · Selectable clock sources
- Programmable prescaler (independent of Watchdog Timer)
- Programmable postscaler
- Operation during Sleep mode
- Interrupt on match or overflow
- Output on I/O pin (via PPS) or to other peripherals

#### 25.1 Timer0 Operation

Timer0 can operate as either an 8-bit timer/counter or a 16-bit timer/counter. The mode is selected with the T016BIT bit of the T0CON register.

#### 25.1.1 16-BIT MODE

In normal operation, TMR0 increments on the rising edge of the clock source. A 15-bit prescaler on the clock input gives several prescale options (see prescaler control bits, T0CKPS<3:0> in the T0CON1 register).

### 25.1.1.1 Timer0 Reads and Writes in 16-Bit Mode

TMR0H is not the actual high byte of Timer0 in 16-bit mode. It is actually a buffered version of the real high byte of Timer0, which is neither directly readable nor writable (see Figure 25-1). TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte was valid, due to a rollover between successive reads of the high and low byte.

Similarly, a write to the high byte of Timer0 must also take place through the TMR0H Buffer register. The high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once.

#### 25.1.2 8-BIT MODE

In normal operation, TMR0 increments on the rising edge of the clock source. A 15-bit prescaler on the clock input gives several prescale options (see prescaler control bits, T0CKPS<3:0> in the T0CON1 register).

The value of TMR0L is compared to that of the Period buffer, a copy of TMR0H, on each clock cycle. When the two values match, the following events happen:

- TMR0\_out goes high for one prescaled clock period
- TMR0L is reset
- The contents of TMR0H are copied to the period buffer

In 8-bit mode, the TMR0L and TMR0H registers are both directly readable and writable. The TMR0L register is cleared on any device Reset, while the TMR0H register initializes at FFh.

Both the prescaler and postscaler counters are cleared on the following events:

- A write to the TMR0L register
- A write to either the T0CON0 or T0CON1 registers
- <u>Any device Reset Power-on Reset (POR),</u> <u>MCLR Reset, Watchdog Timer Reset (WDTR) or</u>
- Brown-out Reset (BOR)

#### 25.1.3 COUNTER MODE

In Counter mode, the prescaler is normally disabled by setting the T0CKPS bits of the T0CON1 register to '0000'. Each rising edge of the clock input (or the output of the prescaler if the prescaler is used) increments the counter by '1'.

#### 25.1.4 TIMER MODE

In Timer mode, the Timer0 module will increment every instruction cycle as long as there is a valid clock signal and the T0CKPS bits of the T0CON1 register (Register 25-2) are set to '0000'. When a prescaler is added, the timer will increment at the rate based on the prescaler value.

#### 25.1.5 ASYNCHRONOUS MODE

When the T0ASYNC bit of the T0CON1 register is set (T0ASYNC = '1'), the counter increments with each rising edge of the input source (or output of the prescaler, if used). Asynchronous mode allows the counter to continue operation during Sleep mode provided that the clock also continues to operate during Sleep.

#### 25.1.6 SYNCHRONOUS MODE

When the T0ASYNC bit of the T0CON1 register is clear (T0ASYNC = 0), the counter clock is synchronized to the system oscillator (Fosc/4). When operating in Synchronous mode, the counter clock frequency cannot exceed Fosc/4.

# 26.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is 16-bit timer/counters with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- Programmable internal or external clock source
- · 2-bit prescaler
- Clock source for optional comparator synchronization
- Multiple Timer1 gate (count enable) sources
- · Interrupt on overflow

- Wake-up on overflow (external clock, Asynchronous mode only)
- · Time base for the Capture/Compare function
- Auto-conversion Trigger (with CCP)
- · Selectable Gate Source Polarity
- · Gate Toggle mode
- · Gate Single-Pulse mode
- · Gate Value Status
- · Gate Event Interrupt

Figure 26-1 is a block diagram of the Timer1 module. This device has one instance of Timer1 type modules.



#### FIGURE 26-1: TIMER1 BLOCK DIAGRAM

# PIC16(L)F15325/45



#### 32.3.1 CLOCK STRETCHING

When a slave device has not completed processing data, it can delay the transfer of more data through the process of clock stretching. An addressed slave device may hold the SCL clock line low after receiving or sending a bit, indicating that it is not yet ready to continue. The master that is communicating with the slave will attempt to raise the SCL line in order to transfer the next bit, but will detect that the clock line has not yet been released. Because the SCL connection is open-drain, the slave has the ability to hold that line low until it is ready to continue communicating.

Clock stretching allows receivers that cannot keep up with a transmitter to control the flow of incoming data.

#### 32.3.2 ARBITRATION

Each master device must monitor the bus for Start and Stop bits. If the device detects that the bus is busy, it cannot begin a new message until the bus returns to an Idle state.

However, two master devices may try to initiate a transmission on or about the same time. When this occurs, the process of arbitration begins. Each transmitter checks the level of the SDA data line and compares it to the level that it expects to find. The first transmitter to observe that the two levels do not match, loses arbitration, and must stop transmitting on the SDA line.

For example, if one transmitter holds the SDA line to a logical one (lets it float) and a second transmitter holds it to a logical zero (pulls it low), the result is that the SDA line will be low. The first transmitter then observes that the level of the line is different than expected and concludes that another transmitter is communicating.

The first transmitter to notice this difference is the one that loses arbitration and must stop driving the SDA line. If this transmitter is also a master device, it also must stop driving the SCL line. It then can monitor the lines for a Stop condition before trying to reissue its transmission. In the meantime, the other device that has not noticed any difference between the expected and actual levels on the SDA line continues with its original transmission.

Slave Transmit mode can also be arbitrated, when a master addresses multiple slaves, but this is less common.

#### 32.4 I<sup>2</sup>C MODE OPERATION

All MSSP I<sup>2</sup>C communication is byte oriented and shifted out MSb first. Six SFR registers and two interrupt flags interface the module with the  $PIC^{$ <sup>®</sup>} microcontroller and user software. Two pins, SDA and SCL, are exercised by the module to communicate with other external I<sup>2</sup>C devices.

#### 32.4.1 BYTE FORMAT

All communication in  $I^2C$  is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the eighth falling edge of the SCL line, the device outputting data on the SDA changes that pin to an input and reads in an acknowledge value on the next clock pulse.

The clock signal, SCL, is provided by the master. Data is valid to change while the SCL signal is low, and sampled on the rising edge of the clock. Changes on the SDA line while the SCL line is high define special conditions on the bus, explained below.

#### 32.4.2 DEFINITION OF I<sup>2</sup>C TERMINOLOGY

There is language and terminology in the description of  $I^2C$  communication that have definitions specific to  $I^2C$ . That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Philips  $I^2C$  specification.

#### 32.4.3 SDA AND SCL PINS

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits.

| Note 1: | Any device pin can be selected for SDA        |
|---------|-----------------------------------------------|
|         | and SCL functions with the PPS periph-        |
|         | eral. These functions are bidirectional.      |
|         | The SDA input is selected with the            |
|         | SSPDATPPS registers. The SCL input is         |
|         | selected with the SSPCLKPPS registers.        |
|         | Outputs are selected with the RxyPPS          |
|         | registers. It is the user's responsibility to |
|         | make the selections so that both the input    |
|         | and the output for each function is on the    |
|         | same pin.                                     |

Note 1: If at the beginning of the Start condition,

its Idle state.

the SDA and SCL pins are already

sampled low, or if during the Start condi-

tion, the SCL line is sampled low before

the SDA line is driven low, a bus collision

occurs, the Bus Collision Interrupt Flag,

BCLIF, is set, the Start condition is

aborted and the I<sup>2</sup>C module is reset into

2: The Philips I<sup>2</sup>C specification states that a

bus collision cannot occur on a Start.

#### 32.6.4 1<sup>2</sup>C MASTER MODE START CONDITION TIMING

To initiate a Start condition (Figure 32-26), the user sets the Start Enable bit, SEN bit of the SSP1CON2 register. If the SDA and SCL pins are sampled high, the Baud Rate Generator is reloaded with the contents of SSP1ADD<7:0> and starts its count. If SCL and SDA are both sampled high when the Baud Rate Generator times out (TBRG), the SDA pin is driven low. The action of the SDA being driven low while SCL is high is the Start condition and causes the S bit of the SSP1STAT1 register to be set. Following this, the Baud Rate Generator is reloaded with the contents of SSP1ADD<7:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SEN bit of the SSP1CON2 register will be automatically cleared by hardware; the Baud Rate Generator is suspended, leaving the SDA line held low and the Start condition is complete.

#### **FIGURE 32-26:** FIRST START BIT TIMING



#### 32.6.10 SLEEP OPERATION

While in Sleep mode, the I<sup>2</sup>C slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSP interrupt is enabled).

#### 32.6.11 EFFECTS OF A RESET

A Reset disables the MSSP module and terminates the current transfer.

#### 32.6.12 MULTI-MASTER MODE

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit of the SSP1STAT register is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs.

In multi-master operation, the SDA line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCL1IF bit.

The states where arbitration can be lost are:

- · Address Transfer
- Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition

#### 32.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA, by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCL1IF and reset the I<sup>2</sup>C port to its Idle state (Figure 32-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are deasserted and the SSP1BUF can be written to. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are deasserted and the respective control bits in the SSP1CON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDA and SCL pins. If a Stop condition occurs, the SSP1IF bit will be set.

A write to the SSP1BUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSP1STAT register, or the bus is Idle and the S and P bits are cleared.

#### FIGURE 32-32: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE



## 33.4.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 33.4.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- · SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCxREG register. If the RXxIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 33.4.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RXxIF bit will be set when reception is complete. An interrupt will be generated if the RXxIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCxSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCxREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.



#### TABLE 37-7: EXTERNAL CLOCK/OSCILLATOR TIMING REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated) |                     |                        |                                                   |                    |                  |       |                  |  |  |  |
|---------------------------------------------------------|---------------------|------------------------|---------------------------------------------------|--------------------|------------------|-------|------------------|--|--|--|
| Param.<br>No.                                           | Sym.                | Characteristic         | Min.                                              | Typt               | Max.             | Units | Conditions       |  |  |  |
| ECL Osc                                                 | illator             |                        |                                                   |                    | $\searrow$       |       |                  |  |  |  |
| OS1                                                     | F <sub>ECL</sub>    | Clock Frequency        |                                                   | $\square$          | > <sup>500</sup> | kHz   |                  |  |  |  |
| OS2                                                     | T <sub>ECL_DC</sub> | Clock Duty Cycle       | 40                                                |                    | 60               | %     |                  |  |  |  |
| ECM Os                                                  | cillator            |                        | $ \rightarrow                                   $ | $\bigtriangledown$ |                  | •     |                  |  |  |  |
| OS3                                                     | F <sub>ECM</sub>    | Clock Frequency        | $\mathcal{X}$                                     | $\rangle -$        | 4                | MHz   |                  |  |  |  |
| OS4                                                     | T <sub>ECM_DC</sub> | Clock Duty Cycle       | 40                                                | —                  | 60               | %     |                  |  |  |  |
| ECH Ose                                                 | cillator            |                        | $\sim$                                            |                    |                  | •     |                  |  |  |  |
| OS5                                                     | F <sub>ECH</sub>    | Clock Frequency        | > -                                               | _                  | 32               | MHz   |                  |  |  |  |
| OS6                                                     | T <sub>ECH_DC</sub> | Clock Duty Sycle       | 40                                                | _                  | 60               | %     |                  |  |  |  |
| LP Oscil                                                | lator               |                        |                                                   |                    |                  | •     |                  |  |  |  |
| OS7                                                     | F <sub>LP</sub>     | Clock Frequency        |                                                   | _                  | 100              | kHz   | Note 4           |  |  |  |
| XT Oscil                                                | lator /             |                        |                                                   |                    |                  |       |                  |  |  |  |
| OS8                                                     | F <sub>XT</sub>     | Clock Frequency        | _                                                 |                    | 4                | MHz   | Note 4           |  |  |  |
| HS Osci                                                 | llator              |                        |                                                   |                    |                  | •     |                  |  |  |  |
| OS9                                                     | F <sub>HS</sub>     | Clock Frequency        |                                                   | —                  | 20               | MHz   | Note 4           |  |  |  |
| System Oscillator                                       |                     |                        |                                                   |                    |                  |       |                  |  |  |  |
| OS20                                                    | Fose                | System Clock Frequency | _                                                 | _                  | 32               | MHz   | (Note 2, Note 3) |  |  |  |
| ØS21                                                    | FCY                 | Instruction Frequency  | _                                                 | Fosc/4             | _                | MHz   |                  |  |  |  |
| 0\$22                                                   | /т <sub>сү</sub>    | Instruction Period     | 125                                               | 1/F <sub>CY</sub>  | _                | ns    |                  |  |  |  |

These parameters are characterized but not tested.

Rata in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note** 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: The system clock frequency (FOSC) is selected by the "main clock switch controls" as described in Section 9.0 "Oscillator Module (with Fail-Safe Clock Monitor)".

- 3: The system clock frequency (Fosc) must meet the voltage requirements defined in the Section 37.2 "Standard Operating Conditions".
- 4: LP, XT and HS oscillator modes require an appropriate crystal or resonator to be connected to the device. For clocking the device with the external square wave, one of the EC mode selections must be used.

## TABLE 37-11: RESET, WDT, OSCILLATOR START-UP TIMER, POWER-UP TIMER, BROWN-OUT RESET AND LOW-POWER BROWN-OUT RESET SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated) |         |                                                   |      |       |                     |            |                          |  |  |  |
|---------------------------------------------------------|---------|---------------------------------------------------|------|-------|---------------------|------------|--------------------------|--|--|--|
| Param.<br>No.                                           | Sym.    | Characteristic                                    | Min. | Тур†  | Max.                | Units      | Conditions               |  |  |  |
| RST01*                                                  | TMCLR   | MCLR Pulse Width Low to ensure Reset              | 2    | _     | —                   | μS         |                          |  |  |  |
| RST02*                                                  | Tioz    | I/O high-impedance from Reset detection           | _    | _     | 2                   | μs         |                          |  |  |  |
| RST03                                                   | TWDT    | Watchdog Timer Time-out Period                    | —    | 16    | —                   | ms         | 16 ms Wominal-Reset Time |  |  |  |
| RST04*                                                  | TPWRT   | Power-up Timer Period                             | _    | 65    | _                   | ms         |                          |  |  |  |
| RST05                                                   | Tost    | Oscillator Start-up Timer Period <sup>(1,2)</sup> | _    | 1024  | —                   | /TOSC      | $\left \right\rangle$    |  |  |  |
| RST06                                                   | VBOR    | Brown-out Reset Voltage <sup>(4)</sup>            | 2.55 | 2.70  | 2.85                | <u>7</u> 7 | BORV = 0                 |  |  |  |
|                                                         |         |                                                   | 2.30 | 2.45  | 2.60                |            | BORV = ∕I (F devices)    |  |  |  |
|                                                         |         |                                                   | 1.80 | 1.90  | 2.05                | ∖v∨        | BORV = 1 (LF devices)    |  |  |  |
| RST07                                                   | VBORHYS | Brown-out Reset Hysteresis                        | _    | 40 🧹  | $\overline{)}$      | m∖V ′      |                          |  |  |  |
| RST08                                                   | TBORDC  | Brown-out Reset Response Time                     | _    | 3     | $\langle - \rangle$ | μs         |                          |  |  |  |
| RST09                                                   | VLPBOR  | Low-Power Brown-out Reset Voltage                 | 1.8  | / 1.9 | 2.2                 | V V        | LF Devices Only          |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### TABLE 37-12: ANALOG-TO-DIGITAL CONVERTER (ADC) ACCURACY SPECIFICATIONS<sup>(1,2)</sup>:

| Standard Operating Conditions (unless otherwise stated)       VDD = 3.0V, TA = 25°C |        |                                                |             |      |        |       |                             |  |  |
|-------------------------------------------------------------------------------------|--------|------------------------------------------------|-------------|------|--------|-------|-----------------------------|--|--|
| Param.<br>No.                                                                       | Sym.   | Characteristic                                 | Min.        | Турт | Max.   | Units | Conditions                  |  |  |
| AD01                                                                                | NR     | Resolution                                     | $\sim$      | I    | 10     | bit   |                             |  |  |
| AD02                                                                                | EIL    | Integral Error                                 | $\supset -$ | ±0.1 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD03                                                                                | Edl    | Differential Error                             | - /         | ±0.1 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD04                                                                                | EOFF   | Offset Error                                   | _           | 0.5  | 2.0    | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD05                                                                                | Egn    | Gain Error 🗸 🖊 📈                               | _           | ±0.2 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD06                                                                                | VADREF | ADC Reference Voltage<br>(ADREF+ - ADREF-)     | 1.8         |      | Vdd    | V     |                             |  |  |
| AD07                                                                                | VAIN   | Full-Scale Range                               | ADREF-      | _    | ADREF+ | V     |                             |  |  |
| AD08                                                                                | ZAIN   | Recommended Impedance of Analog Voltage Source | _           | 10   |        | kΩ    |                             |  |  |
| AD09                                                                                | RVREF  | ADC Voltage Reference Ladder                   | _           | 50   |        | kΩ    | Note 3                      |  |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Total Absolute Error is the sum of the offset, gain and integral non-linearity (INL) errors.

2: The ADC conversion result never decreases with an increase in the input and has no missing codes.

3: This is the impedance seen by the VREF pads when the external reference pads are selected.

<sup>Note 1: By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.
2: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible.</sup> 0.1 μF and 0.01 μF values in parallel are recommended.

#### TABLE 37-13: ANALOG-TO-DIGITAL CONVERTER (ADC) CONVERSION TIMING SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated) |      |                                              |      |      |          |       |                                                                             |  |  |
|---------------------------------------------------------|------|----------------------------------------------|------|------|----------|-------|-----------------------------------------------------------------------------|--|--|
| Param.<br>No.                                           | Sym. | Characteristic                               | Min. | Тур† | Max.     | Units | Conditions                                                                  |  |  |
| AD20                                                    | Tad  | ADC Clock Period                             | 1    |      | 9        | μs    | The requirement is to set ADCCS correctly to produce this period/frequency. |  |  |
| AD21                                                    |      |                                              | 1    | 2    | 6        | μs    | Using FRC as the ADC clock<br>source ADOSC = 1                              |  |  |
| AD22                                                    | TCNV | Conversion Time                              |      | 11   | -        | TAD   | Set of GO/DONE bit to Clear of GO/DONE bit                                  |  |  |
| AD23                                                    | TACQ | Acquisition Time                             | —    | 2    | <u> </u> | μs    | ×                                                                           |  |  |
| AD24                                                    | Тнср | Sample and Hold Capacitor<br>Disconnect Time | _    | _    | _/       | μs    | Fosc-based clock source<br>FRc-based clock source                           |  |  |

\* These parameters are characterized but not tested.

+ Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 37-10: ADC CONVERSION TIMING (AQC CLOCK Fosc-BASED)





© 2016 Microchip Technology Inc.

# PIC16(L)F15325/45



#### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                 | [X] <sup>(1)</sup>                                                              | ×                                                                                                  | <u>/xx</u>              | <u>xxx</u> | Exa | amples                 | 5:                                                                                                                                                                                                                                                                                     |
|--------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------|------------|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                   | Tape and Reel<br>Option                                                         | Temperature<br>Range                                                                               | Package                 | Pattern    | a)  | PIC16<br>Exten<br>SPDI | 8F15325- E/SP<br>Ided temperature<br>P package                                                                                                                                                                                                                                         |
| Device:                  | PIC16F15325,<br>PIC16F15345,                                                    | PIC16LF15325<br>PIC16LF15345                                                                       |                         |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Tape and Reel<br>Option: | Blank = Stan<br>T = Tape                                                        | dard packaging (tu<br>e and Reel <sup>(1)</sup>                                                    | ibe or tray)            |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Temperature<br>Range:    | I = -40<br>E = -40                                                              | °C to +85°C (I<br>°C to +125°C (I                                                                  | ndustrial)<br>Extended) |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Package: <sup>(2)</sup>  | JQ = 16-<br>P = 14-<br>SL = 14-<br>SO = 20-<br>SS = 20-<br>ST = 14-<br>GZ = 20- | ead, 20-lead UQF<br>ead, 20-lead PDIF<br>ead SOIC<br>ead SOIC<br>ead SSOP<br>ead TSSOP<br>ead UQFN | N 4x4x0.5mm             |            | Not | e 1:                   | Tape and Reel identifier only appears in<br>the catalog part number description. This<br>identifier is used for ordering purposes and<br>is not printed on the device package.<br>Check with your Microchip Sales Office<br>for package availability with the Tape and<br>Reel option. |
| Pattern:                 | QTP, SQTP, C<br>(blank otherwi                                                  | ode or Special Rea<br>se)                                                                          | quirements              |            |     | 2:                     | www.microchip.com/packaging options may<br>be available. Check<br>www.microchip.com/packaging for<br>small-form factor package availability, or<br>contact your local Sales Office.                                                                                                    |