

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Active                                                                      |
|-----------------------------------------------------------------------------|
| PIC                                                                         |
| 8-Bit                                                                       |
| 32MHz                                                                       |
| I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Brown-out Detect/Reset, POR, PWM, WDT                                       |
| 12                                                                          |
| 14KB (8K x 14)                                                              |
| FLASH                                                                       |
| 224 x 8                                                                     |
| 1K x 8                                                                      |
| 1.8V ~ 3.6V                                                                 |
| A/D 11x10b; D/A 1x5b                                                        |
| Internal                                                                    |
| -40°C ~ 125°C (TA)                                                          |
| Surface Mount                                                               |
| 16-UQFN Exposed Pad                                                         |
| 16-UQFN (4x4)                                                               |
| https://www.e-xfl.com/product-detail/microchip-technology/pic16lf15325-e-jq |
|                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.1 Register and Bit Naming Conventions

#### 1.1.1 REGISTER NAMES

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

#### 1.1.2 BIT NAMES

There are two variants for bit names:

- Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name

#### 1.1.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits.*ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

#### 1.1.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction.

#### 1.1.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

COG1CON0bits.MD = 0x5;

Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

Example 1:

MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F

#### Example 2:

| BSF | COG1CON0,G1MD2 |
|-----|----------------|
| BCF | COG1CON0,G1MD1 |
| BSF | COG1CON0,G1MD0 |

#### 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS

#### 1.1.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

#### 1.1.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following:

- EUSART
- MSSP

The hardware stack is 16-levels deep and has Overflow and Underflow Reset capability. Direct,

Indirect, and Relative Addressing modes are available.

Two File Select Registers (FSRs) provide the ability to

read program and data memory.

## 3.0 ENHANCED MID-RANGE CPU

This family of devices contains an enhanced mid-range 8-bit CPU core. The CPU has 48 instructions. Interrupt capability includes automatic context saving.

FIGURE 3-1: CORE DATA PATH DIAGRAM

Rev. 10-000055C 11/30/2016 15 Configuration Data Bus 15. 8 Program Counter Flash MUX Program Memory 16-Level Stack RAM (15-bit) 14 Program Program Memory 12 RAM Addr Bus Read (PMR) Addr MUX Instruction Reg Indirect Direct Addr Addr 7 12 5 12 BSR Reg 15, FSR0 Reg 15 FSR1 Reg STATUS Reg 8 MUX Power-up Instruction Timer Decode and Power-on Control Reset ALU 8 Watchdog CLKIN Timer Brown-out CLKOUT Timing Reset W Reg Generation SOSCI  $\boxtimes$ sosco 🖂 囟 囟 Vdd Vss Internal Oscillator Block

|         |                                                 |                         | REGISTER           |                     | DANKS U-        |         |       | r                 |           |                       | r                          |
|---------|-------------------------------------------------|-------------------------|--------------------|---------------------|-----------------|---------|-------|-------------------|-----------|-----------------------|----------------------------|
| Address | Name                                            | Bit 7                   | Bit 6              | Bit 5               | Bit 4           | Bit 3   | Bit 2 | Bit 1             | Bit 0     | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
| Bank 11 | 3ank 11                                         |                         |                    |                     |                 |         |       |                   |           |                       |                            |
|         | CPU COPE RECISTERS: see Table 4.3 for specifics |                         |                    |                     |                 |         |       |                   |           |                       |                            |
|         |                                                 |                         |                    |                     |                 |         |       |                   |           |                       |                            |
| 58Ch    | NCO1ACCL NCO1ACC<7:0>                           |                         |                    |                     |                 |         |       |                   | 0000 0000 | 0000 0000             |                            |
| 58Dh    | NCO1ACCH                                        |                         |                    |                     | NCO1AC          | C<15:8> |       |                   |           | 0000 0000             | 0000 0000                  |
| 58Eh    | NCO1ACCU                                        | —                       | —                  | —                   | —               |         | NCO1A | ACC<19:16>        |           | 0000                  | 0000                       |
| 58Fh    | NCO1INCL                                        |                         |                    |                     | NCO1IN          | C<7:0>  |       |                   |           | 0000 0001             | 0000 0001                  |
| 590h    | NCO1INCH                                        |                         |                    |                     | NCO1INC         | C<15:8> |       |                   |           | 0000 0000             | 0000 0000                  |
| 591h    | NCO1INCU                                        | —                       | —                  | —                   | —               |         | NCO1I | NC<19:16>         |           | 0000                  | 0000                       |
| 592h    | NCO1CON                                         | N1EN                    | —                  | N1OUT               | N1POL           | —       | —     | —                 | N1PFM     | 0-000                 | 0-000                      |
| 593h    | NCO1CLK                                         | 1                       | N1PWS<2:0>         |                     | —               | —       |       | N1CKS<2:0         | >         | 000000                | 000000                     |
| 594h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 595h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 596h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 597h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 598h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 599h    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 59Ah    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 59Bh    | _                                               |                         |                    |                     | Unimpler        | mented  |       |                   |           | _                     | _                          |
| 59Ch    | TMR0L                                           | Holding Register for th | e Least Significan | t Byte of the 16-bi | t TMR0 Register |         |       |                   |           | 0000 0000             | 0000 0000                  |
| 59Dh    | TMR0H                                           | Holding Register for th | e Most Significant | Byte of the 16-bit  | TMR0 Register   |         |       |                   |           | 1111 1111             | 1111 1111                  |
| 59Eh    | T0CON0                                          | TOEN                    | _                  | TOOUT               | T016BIT         |         | TOOU  | ITPS<3:0>         |           | 0-00 0000             | 0-00 0000                  |
| 59Fh    | T0CON1                                          |                         | T0CS<2:0>          |                     | T0ASYNC         |         | TOCH  | <ps<3:0></ps<3:0> |           | 0000 0000             | 0000 0000                  |

## TABLE 4-10: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                          | Rev. 10-0000438<br>7/30/2013                                                                                                                                                                                                                                                      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                   |
|                     | 0x0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | =                                                                                                                                                                                                                                                                                        | 7                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | E                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                 |
|                     | 0x0/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                          | -                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                 |
|                     | <b>0x0</b> /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Α                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Э                                                                                                                                                                                                                                                                                        | This figure shows the stack configuration                                                                                                                                                                                                                                         |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                                                                                                                                                                                                                                                                        | after the first CALL or a single interrupt.                                                                                                                                                                                                                                       |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7                                                                                                                                                                                                                                                                                        | return address will be placed in the                                                                                                                                                                                                                                              |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6                                                                                                                                                                                                                                                                                        | <ul> <li>Program Counter and the Stack Pointer</li> <li>decremented to the empty state (0x1E)</li> </ul>                                                                                                                                                                          |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                   |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                                                                                                                                                                                                                                                                        | 7                                                                                                                                                                                                                                                                                 |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                   |
|                     | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                   |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                          | <b>┤</b> / └─────                                                                                                                                                                                                                                                                 |
| TOSH:TO             | ACCESSING THE ST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ACK EXAMPLE                                                                                                                                                                                                                                                                              | <b>3</b>                                                                                                                                                                                                                                                                          |
| TOSH:TO             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ACK EXAMPLE                                                                                                                                                                                                                                                                              | STKPTR = 0x00<br>3<br>Rev: 19-000410<br>7/202013                                                                                                                                                                                                                                  |
| тоѕн:то<br>URE 4-6: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                          | 3<br>Rev. 10.000050C<br>7902013                                                                                                                                                                                                                                                   |
| URE 4-6:            | ACCESSING THE S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F                                                                                                                                                                                                                                                                                        | 3<br>Rev. 10.000015<br>7/002013                                                                                                                                                                                                                                                   |
| тоян:то<br>URE 4-6: | SL 0x0<br>ACCESSING THE ST<br>0x0<br>0x0<br>0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F                                                                                                                                                                                                                                                                                        | 3<br>Rev. 10.00013C<br>7002013                                                                                                                                                                                                                                                    |
| URE 4-6:            | SL 0x0<br>ACCESSING THE ST<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F                                                                                                                                                                                                                                                                                        | 3<br>Rev. 10.000010<br>7/002013                                                                                                                                                                                                                                                   |
| URE 4-6:            | SL 0x0<br>ACCESSING THE ST<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F                                                                                                                                                                                                                                                                                        | 3 After seven CALLS or six CALLS and an interrupt the stack looks like the figure on                                                                                                                                                                                              |
| URE 4-6:            | SL         0x0           ACCESSING THE ST         0x0           0x0         0x0                                                                                                                                                                                                                                                                                                                                                                                                   | F                                                                                                                                                                                                                                                                                        | 3 After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will                                                                                                                                              |
| URE 4-6:            | SL     0x0       ACCESSING THE ST       0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F C C C C C C C C C C C C C C C C C C C                                                                                                                                                                                                                                                  | 3 After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will repeatedly place the return addresses into the Program Counter and non the stack                                                             |
| URE 4-6:            | SL         0x0           ACCESSING THE ST         0x0           0x0         0x0                                                                                                                                                                                                                                                                                                                                               | F C C B A 9 B A B A B A B A B A B A B A B A B                                                                                                                                                                                                                                            | 3 After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will repeatedly place the return addresses into the Program Counter and pop the stack.                                                            |
| URE 4-6:            | SL         0x0           ACCESSING THE ST         0x0           0x0         0x0                                                                                                                                                                                                                                                                                                                                               | F C C B A 9 C C C C C C C C C C C C C C C C C C                                                                                                                                                                                                                                          | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.                                             |
| URE 4-6:            | ACCESSING THE ST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Return Address         F         E         D         C         B         A         9         8         7         6         Return Address                                                                                                                                                | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.                                             |
| URE 4-6:            | SL         0x0           ACCESSING THE ST         0x0           0x0         0x0           0x1         0x0           0x1         0x1                                                                                                                                                                                                                                                                                           | Return Address         CACK EXAMPLE         F         E         D         C         B         A         9         8         7         6         Return Address         5                                                                                                                 | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.                                             |
| URE 4-6:            | SL         0x0           ACCESSING THE ST         0x0           0x0         0x0                                                                           | Return Address         CACK EXAMPLE         F         E         D         C         B         A         9         8         7         6       Return Address         5       Return Address         4       Return Address                                                               | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06                            |
| URE 4-6:            | SL       0x0         ACCESSING THE ST       0x0         0x0       0x0 | Return Address         CACK EXAMPLE         F         E         D         C         B         A         9         8         7         6       Return Address         5       Return Address         4       Return Address         3       Return Address                                | 3<br>Re: 10000000<br>7000010<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |
| URE 4-6:<br>TOSH:TO | ACCESSING THE ST<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Return Address         CACK EXAMPLE         F         E         D         C         B         A         9         8         7         6       Return Address         5       Return Address         4       Return Address         3       Return Address         2       Return Address | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06                            |
| URE 4-6:<br>TOSH:TO | ACCESSING THE S<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x0<br>0x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Return Address         CACK EXAMPLE         F         E         D         C         B         A         9         8         7         6         Return Address         5         Return Address         3         Return Address         2         Return Address         1              | 3<br>Rev 10000002<br>7000010<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |

#### TABLE 5-1: BOOT BLOCK SIZE BITS

| BBEN | BBSIZE<2:0> | Actual Boot Block Size<br>User Program Memory Size (words)<br>PIC16(L)F15325/45 | Last Boot Block<br>Memory Access |
|------|-------------|---------------------------------------------------------------------------------|----------------------------------|
| 1    | XXX         | 0                                                                               | -                                |
| 0    | 111         | 512                                                                             | 01FFh                            |
| 0    | 110         | 1024                                                                            | 03FFh                            |
| 0    | 101         | 2048                                                                            | 07FFh                            |
| 0    | 100         | 4096                                                                            | OFFFh                            |

**Note:** The maximum boot block size is half the user program memory size. All selections higher than the maximum are set to half size. For example, all BBSIZE = 000 - 100 produce a boot block size of 4kW on a 8kW device.

#### **REGISTER 5-5: CONFIGURATION WORD 5: CODE PROTECTION**

|                                       |                                       | U-1            | U-1                | U-1                         | U-1                    | U-1             | U-1   |
|---------------------------------------|---------------------------------------|----------------|--------------------|-----------------------------|------------------------|-----------------|-------|
|                                       |                                       | —              |                    | —                           | —                      | —               | —     |
|                                       |                                       | bit 13         |                    |                             |                        |                 | bit 8 |
|                                       |                                       |                |                    |                             |                        |                 |       |
| U-1                                   | U-1                                   | U-1            | U-1                | U-1                         | U-1                    | U-1             | R/P-1 |
| —                                     | —                                     | _              | —                  | —                           | —                      | —               | CP    |
| bit 7                                 |                                       |                |                    |                             |                        |                 | bit 0 |
|                                       |                                       |                |                    |                             |                        |                 |       |
| Legend:                               |                                       |                |                    |                             |                        |                 |       |
| R = Reada                             | R = Readable bit P = Programmable bit |                | x = Bit is unknown |                             | U = Unimplem<br>as '1' | ented bit, read |       |
| '0' = Bit is cleared '1' = Bit is set |                                       | W = Writable b | bit                | n = Value whe<br>Bulk Erase | n blank or after       |                 |       |

bit 13-1 **Unimplemented:** Read as '1'

bit 0

- **CP:** Program Flash Memory Code Protection bit
  - 1 = Program Flash Memory code protection disabled

0 = Program Flash Memory code protection enabled

## 8.14 Power Control (PCONx) Registers

The Power Control (PCONx) registers contain flag bits to differentiate between a:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Reset Instruction Reset (RI)
- MCLR Reset (RMCLR)
- Watchdog Timer Reset (RWDT)
- Watchdog Timer Window Violation Reset
   (WDTWV)
- Stack Underflow Reset (STKUNF)
- Stack Overflow Reset (STKOVF)
- Memory Violation Reset (MEMV)

The PCON0 register bits are shown in Register 8-3. The PCON1 register bits are shown in Register 8-3.

Hardware will change the corresponding register bit during the Reset process; if the Reset was not caused by the condition, the bit remains unchanged (Table 8-4).

Software should reset the bit to the inactive state after the restart (hardware will not reset the bit).

Software may also set any PCON bit to the active state, so that user code may be tested, but no reset action will be generated.

## REGISTER 10-11: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1

| R/W/HS-0/0                                           | R/W/HS-0/0                                                                                                                                                                                                                                                                                                      | U-0               | U-0  | U-0            | U-0              | U-0              | R/W/HS-0/0     |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------|------------------|------------------|----------------|
| OSFIF                                                | CSWIF                                                                                                                                                                                                                                                                                                           | —                 | —    | —              | —                | _                | ADIF           |
| bit 7                                                |                                                                                                                                                                                                                                                                                                                 |                   |      |                |                  |                  | bit 0          |
|                                                      |                                                                                                                                                                                                                                                                                                                 |                   |      |                |                  |                  |                |
| Legend:                                              |                                                                                                                                                                                                                                                                                                                 |                   |      |                |                  |                  |                |
| R = Readable                                         | bit                                                                                                                                                                                                                                                                                                             | W = Writable      | bit  | U = Unimpler   | nented bit, read | as '0'           |                |
| u = Bit is unch                                      | anged                                                                                                                                                                                                                                                                                                           | x = Bit is unkr   | nown | -n/n = Value a | at POR and BOI   | R/Value at all c | other Resets   |
| '1' = Bit is set                                     |                                                                                                                                                                                                                                                                                                                 | '0' = Bit is clea | ared | HS = Hardwa    | ire set          |                  |                |
| bit 7                                                | bit 7 <b>OSFIF</b> : Oscillator Fail-Safe Interrupt Flag bit<br>1 = Oscillator fail-safe interrupt has occurred (must be cleared in software)<br>0 = No oscillator fail-safe interrupt                                                                                                                          |                   |      |                |                  |                  |                |
| bit 6                                                | <ul> <li>bit 6 CSWIF: Clock Switch Complete Interrupt Flag bit</li> <li>1 = The clock switch module indicates an interrupt condition and is ready to complete the clock switch operation (must be cleared in software)</li> <li>0 = The clock switch does not indicate an interrupt condition</li> </ul>        |                   |      |                |                  |                  | e clock switch |
| bit 5-1                                              | Unimplemen                                                                                                                                                                                                                                                                                                      | ted: Read as '    | 0'   |                |                  |                  |                |
| bit 0                                                | bit 0<br><b>ADIF</b> : Analog-to-Digital Converter (ADC) Interrupt Flag bit<br>1 = An A/D conversion or complex operation has completed (must be cleared in software)<br>0 = An A/D conversion or complex operation is not complete                                                                             |                   |      |                |                  |                  | ıre)           |
| Note: Inte<br>cor<br>its<br>En:<br>Us<br>app<br>prio | Note: Interrupt flag bits are set when an interrupt<br>condition occurs, regardless of the state of<br>its corresponding enable bit or the Global<br>Enable bit, GIE, of the INTCON register.<br>User software should ensure the<br>appropriate interrupt flag bits are clear<br>prior to enabling an interrupt |                   |      |                |                  |                  |                |

## REGISTER 10-12: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

| U-0   | R/W/HS-0/0 | U-0 | U-0 | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 |
|-------|------------|-----|-----|-----|-----|------------|------------|
| _     | ZCDIF      | _   | _   | _   | _   | C2IF       | C1IF       |
| bit 7 |            |     |     |     |     | •          | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS = Hardware set                                     |

| bit 7   | Unimplemented: Read as '0'                                                                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | ZCDIF: Zero-Cross Detect (ZCD1) Interrupt Flag bit                                                                                                             |
|         | <ul> <li>1 = An enabled rising and/or falling ZCD1 event has been detected (must be cleared in software)</li> <li>0 = No ZCD1 event has occurred</li> </ul>    |
| bit 5-2 | Unimplemented: Read as '0'                                                                                                                                     |
| bit 1   | <b>C2IF</b> : Comparator C2 Interrupt Flag bit<br>1 = Comparator 2 interrupt asserted (must be cleared in software)<br>0 = Comparator 2 interrupt not asserted |
| bit 0   | C1IF: Comparator C1 Interrupt Flag bit                                                                                                                         |
|         | <ul> <li>1 = Comparator 1 interrupt asserted (must be cleared in software)</li> <li>0 = Comparator 1 interrupt not asserted</li> </ul>                         |
| Note:   | Interrupt flag bits are set when an interrupt                                                                                                                  |

| Note: | Interrupt flag bits are set when an interrupt |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|
|       | condition occurs, regardless of the state of  |  |  |  |  |  |
|       | its corresponding enable bit or the Global    |  |  |  |  |  |
|       | Enable bit, GIE, of the INTCON register.      |  |  |  |  |  |
|       | User software should ensure the               |  |  |  |  |  |
|       | appropriate interrupt flag bits are clear     |  |  |  |  |  |
|       | prior to enabling an interrupt.               |  |  |  |  |  |

## TABLE 12-2: WDT CLEARING CONDITIONS

| Conditions                                       | WDT        |
|--------------------------------------------------|------------|
| WDTE<1:0> = 00                                   |            |
| WDTE<1:0> = 01 and SWDTEN = 0                    |            |
| WDTE<1:0> = 10 and enter Sleep                   | Classed    |
| CLRWDT Command                                   | Cleared    |
| Oscillator Fail Detected                         |            |
| Exit Sleep + System Clock = SOSC, EXTOSC, INTOSC |            |
| Change INTOSC divider (IRCF bits)                | Unaffected |

## FIGURE 12-2: WINDOW PERIOD AND DELAY



## 20.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- ADC voltage reference selection
- ADC conversion clock source
- Interrupt control
- Result formatting

#### 20.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin will be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 14.0 "I/O Ports"** for more information.

| Note: | Analog voltages on any pin that is defined |  |
|-------|--------------------------------------------|--|
|       | as a digital input may cause the input     |  |
|       | buffer to conduct excess current.          |  |

#### 20.1.2 CHANNEL SELECTION

There are several channel selections available:

- Seven Port A channels
- Seven Port B channels
- · Seven Port C channels
- Temperature Indicator
- · DAC output
- Fixed Voltage Reference (FVR)
- · AVss (Ground)

The CHS<5:0> bits of the ADCON0 register (Register 20-1) determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 20.2 "ADC Operation"** for more information.

### 20.1.3 ADC VOLTAGE REFERENCE

The ADPREF<1:0> bits of the ADCON1 register provides control of the positive voltage reference. The positive voltage reference can be:

- VREF+ pin
- Vdd
- FVR 2.048V
- FVR 4.096V (Not available on LF devices)

The ADPREF bit of the ADCON1 register provides control of the negative voltage reference. The negative voltage reference can be:

- VREF- pin
- Vss

See **Section 18.0** "Fixed Voltage Reference (FVR)" for more details on the Fixed Voltage Reference.

#### 20.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS<2:0> bits of the ADCON1 register. There are seven possible clock options:

- · Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- ADCRC (dedicated RC oscillator)

The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 20-2.

For correct conversion, the appropriate TAD specification must be met. Refer to Table 37-13 for more information. Table 20-1 gives examples of appropriate ADC clock selections.

**Note:** Unless using the ADCRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

## 27.4 Timer2 Interrupt

Timer2 can also generate a device interrupt. The interrupt is generated when the postscaler counter matches one of 16 postscale options (from 1:1 through 1:16), which are selected with the postscaler control bits, OUTPS<3:0> of the T2CON register. The interrupt is enabled by setting the TMR2IE interrupt enable bit of the PIE4 register. Interrupt timing is illustrated in Figure 27-3.

| FIGURE 27-3: | TIMER2 PRESCALER, POSTSCALER, AND INTERRUPT TIMING DIAGRAM |
|--------------|------------------------------------------------------------|
|              |                                                            |

|                 | Rev. 10-000005<br>47/2010                                                                                                                                  | ۱<br>5 |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| CKPS            | 0b010                                                                                                                                                      |        |
|                 |                                                                                                                                                            | L<br>L |
| PRx             | 1                                                                                                                                                          |        |
|                 | 01.000.4                                                                                                                                                   | ٦      |
| OUTPS           | 060001                                                                                                                                                     |        |
| TMRx_clk        |                                                                                                                                                            | -      |
| TMRx            |                                                                                                                                                            | )      |
| TMRx_postscaled |                                                                                                                                                            | _      |
| TMRxIF          | (1) (1)                                                                                                                                                    | -      |
| Note 1:<br>2:   | Setting the interrupt flag is synchronized with the instruction clock.<br>Synchronization may take as many as 2 instruction cycles<br>Cleared by software. |        |

## 28.0 CAPTURE/COMPARE/PWM MODULES

The Capture/Compare/PWM module is a peripheral that allows the user to time and control different events, and to generate Pulse-Width Modulation (PWM) signals. In Capture mode, the peripheral allows the timing of the duration of an event. The Compare mode allows the user to trigger an external event when a predetermined amount of time has expired. The PWM mode can generate Pulse-Width Modulated signals of varying frequency and duty cycle.

The Capture/Compare/PWM modules available are shown in Table 28-1.

| TADLE 20-1. AVAILADLE COF MODULE | TABLE 28-1: | AVAILABLE CCP | MODULES |
|----------------------------------|-------------|---------------|---------|
|----------------------------------|-------------|---------------|---------|

| Device            | CCP1 | CCP2 |
|-------------------|------|------|
| PIC16(L)F15325/45 | •    | •    |

The Capture and Compare functions are identical for all CCP modules.

- Note 1: In devices with more than one CCP module, it is very important to pay close attention to the register names used. A number placed after the module acronym is used to distinguish between separate modules. For example, the CCP1CON and CCP2CON control the same operational aspects of two completely different CCP modules.
  - 2: Throughout this section, generic references to a CCP module in any of its operating modes may be interpreted as being equally applicable to CCPx module. Register names, module signals, I/O pins, and bit names may use the generic designator 'x' to indicate the use of a numeral to distinguish a particular module, when required.





### 32.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSP1STAT)
- MSSP Control register 1 (SSP1CON1)
- MSSP Control register 3 (SSP1CON3)
- MSSP Data Buffer register (SSP1BUF)
- MSSP Address register (SSP1ADD)
- MSSP Shift register (SSP1SR) (Not directly accessible)

SSP1CON1 and SSP1STAT are the control and status registers in SPI mode operation. The SSP1CON1 register is readable and writable. The lower six bits of the SSP1STAT are read-only. The upper two bits of the SSP1STAT are read/write.

In one SPI master mode, SSP1ADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 32.7 "Baud Rate Generator"**.

SSP1SR is the shift register used for shifting data in and out. SSP1BUF provides indirect access to the SSP1SR register. SSP1BUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSP1SR and SSP1BUF together create a buffered receiver. When SSP1SR receives a complete byte, it is transferred to SSP1BUF and the SSP1IF interrupt is set.

During transmission, the SSP1BUF is not buffered. A write to SSP1BUF will write to both SSP1BUF and SSP1SR.

© 2016 Microchip Technology Inc.



#### 32.6.10 SLEEP OPERATION

While in Sleep mode, the I<sup>2</sup>C slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSP interrupt is enabled).

#### 32.6.11 EFFECTS OF A RESET

A Reset disables the MSSP module and terminates the current transfer.

#### 32.6.12 MULTI-MASTER MODE

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit of the SSP1STAT register is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs.

In multi-master operation, the SDA line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCL1IF bit.

The states where arbitration can be lost are:

- · Address Transfer
- Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition

#### 32.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA, by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCL1IF and reset the I<sup>2</sup>C port to its Idle state (Figure 32-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are deasserted and the SSP1BUF can be written to. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are deasserted and the respective control bits in the SSP1CON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDA and SCL pins. If a Stop condition occurs, the SSP1IF bit will be set.

A write to the SSP1BUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSP1STAT register, or the bus is Idle and the S and P bits are cleared.

#### FIGURE 32-32: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE



## 32.7 BAUD RATE GENERATOR

The MSSP module has a Baud Rate Generator available for clock generation in both I<sup>2</sup>C and SPI Master modes. The Baud Rate Generator (BRG) reload value is placed in the SSP1ADD register (Register 32-6). When a write occurs to SSP1BUF, the Baud Rate Generator will automatically begin counting down.

Once the given operation is complete, the internal clock will automatically stop counting and the clock pin will remain in its last state.

An internal signal "Reload" in Figure 32-40 triggers the value from SSP1ADD to be loaded into the BRG counter. This occurs twice for each oscillation of the

module clock line. The logic dictating when the reload signal is asserted depends on the mode the MSSP is being operated in.

Table 32-4 demonstrates clock rates based on instruction cycles and the BRG value loaded into SSP1ADD.

#### EQUATION 32-1:

 $FCLOCK = \frac{FOSC}{(SSP1ADD + 1)(4)}$ 

### FIGURE 32-40: BAUD RATE GENERATOR BLOCK DIAGRAM

![](_page_16_Figure_10.jpeg)

**Note:** Values of 0x00, 0x01 and 0x02 are not valid for SSP1ADD when used as a Baud Rate Generator for I<sup>2</sup>C. This is an implementation limitation.

### TABLE 32-2: MSSP CLOCK RATE W/BRG

| Fosc   | Fcy   | BRG Value | FCLOCK<br>(2 Rollovers of BRG) |
|--------|-------|-----------|--------------------------------|
| 32 MHz | 8 MHz | 13h       | 400 kHz                        |
| 32 MHz | 8 MHz | 19h       | 308 kHz                        |
| 32 MHz | 8 MHz | 4Fh       | 100 kHz                        |
| 16 MHz | 4 MHz | 09h       | 400 kHz                        |
| 16 MHz | 4 MHz | 0Ch       | 308 kHz                        |
| 16 MHz | 4 MHz | 27h       | 100 kHz                        |
| 4 MHz  | 1 MHz | 09h       | 100 kHz                        |

**Note:** Refer to the I/O port electrical specifications in Table 37-4 to ensure the system is designed to support IOL requirements.

## 33.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

Note: Two identical EUSART modules are implemented on this device, EUSART1 and EUSART2. All references to EUSART1 apply to EUSART2 as well. The EUSART module includes the following capabilities:

- · Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- · Programmable 8-bit or 9-bit character length
- · Address detection in 9-bit mode
- · Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- · Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- Wake-up on Break reception
- · 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 33-1 and Figure 33-2.

The EUSART transmit output (TX\_out) is available to the TX/CK pin and internally to the following peripherals:

Configurable Logic Cell (CLC)

## FIGURE 33-1: EUSART TRANSMIT BLOCK DIAGRAM

![](_page_17_Figure_24.jpeg)

| MOVIW            | Move INDFn to W                                                                                                                                                                                                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVIW ++FSRn<br>[ <i>label</i> ] MOVIWFSRn<br>[ <i>label</i> ] MOVIW FSRn++<br>[ <i>label</i> ] MOVIW FSRn<br>[ <i>label</i> ] MOVIW k[FSRn]                                                                                                                                                                                                        |
| Operands:        | n ∈ [0,1]<br>mm ∈ [00,01, 10, 11]<br>-32 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                    |
| Operation:       | $\begin{split} &\text{INDFn} \rightarrow W \\ &\text{Effective address is determined by} \\ &\text{FSR + 1 (preincrement)} \\ &\text{FSR - 1 (predecrement)} \\ &\text{FSR + k (relative offset)} \\ &\text{After the Move, the FSR value will be either:} \\ &\text{FSR + 1 (all increments)} \\ &\text{FSR - 1 (all decrements)} \\ &\text{Unchanged} \end{split}$ |
| Status Affected: | Z                                                                                                                                                                                                                                                                                                                                                                    |

| Mode          | Syntax | mm |
|---------------|--------|----|
| Preincrement  | ++FSRn | 00 |
| Predecrement  | FSRn   | 01 |
| Postincrement | FSRn++ | 10 |
| Postdecrement | FSRn   | 11 |

Description:

This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it.

**Note:** The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn.

FSRn is limited to the range 0000h -FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap-around.

#### MOVLB Move literal to BSR

| Syntax:          | [ <i>label</i> ] MOVLB k                                             |
|------------------|----------------------------------------------------------------------|
| Operands:        | $0 \leq k \leq$                                                      |
| Operation:       | $k \rightarrow BSR$                                                  |
| Status Affected: | None                                                                 |
| Description:     | The 6-bit literal 'k' is loaded into the Bank Select Register (BSR). |

| MOVLP            | Move literal to PCLATH                                                                    |  |
|------------------|-------------------------------------------------------------------------------------------|--|
| Syntax:          | [ label ] MOVLP k                                                                         |  |
| Operands:        | $0 \le k \le 127$                                                                         |  |
| Operation:       | $k \rightarrow PCLATH$                                                                    |  |
| Status Affected: | None                                                                                      |  |
| Description:     | The 7-bit literal 'k' is loaded into the PCLATH register.                                 |  |
| MOVLW            | Move literal to W                                                                         |  |
| Syntax:          | [label] MOVLW k                                                                           |  |
| Operands:        | $0 \le k \le 255$                                                                         |  |
| Operation:       | $k \rightarrow (W)$                                                                       |  |
| Status Affected: | None                                                                                      |  |
| Description:     | The 8-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. |  |
| Words:           | 1                                                                                         |  |
| Cycles:          | 1                                                                                         |  |
| Example:         | MOVLW 0x5A                                                                                |  |
|                  | After Instruction<br>W = 0x5A                                                             |  |
| MOVWF            | Move W to f                                                                               |  |
| Syntax:          | [ <i>label</i> ] MOVWF f                                                                  |  |
| Operands:        | $0 \leq f \leq 127$                                                                       |  |
| Operation:       | $(W) \rightarrow (f)$                                                                     |  |
| Status Affected: | None                                                                                      |  |
| Description:     | Move data from W register to register 'f'.                                                |  |
| Words:           | 1                                                                                         |  |
| Cycles:          | 1                                                                                         |  |
| Example:         | MOVWF LATA                                                                                |  |
|                  | Before Instruction                                                                        |  |
|                  | LATA = 0xFF                                                                               |  |

W = 0x4FAfter Instruction LATA = 0x4F W = 0x4F

| TRIS             | Load TRIS Register with W                                                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] TRIS f                                                                                                                                       |
| Operands:        | $5 \le f \le 7$                                                                                                                                      |
| Operation:       | (W) $\rightarrow$ TRIS register 'f'                                                                                                                  |
| Status Affected: | None                                                                                                                                                 |
| Description:     | Move data from W register to TRIS<br>register.<br>When 'f' = 5, TRISA is loaded.<br>When 'f' = 6, TRISB is loaded.<br>When 'f' = 7, TRISC is loaded. |

| XORLW            | Exclusive OR literal with W                                                                                         |  |
|------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                            |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                 |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                       |  |
| Status Affected: | Z                                                                                                                   |  |
| Description:     | The contents of the W register are<br>XOR'ed with the 8-bit literal 'k'. The<br>result is placed in the W register. |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                     |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |
| Status Affected: | Z                                                                                                                                                                               |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

## 38.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

The graphs and tables provided in this section are for **design guidance** and are **not tested**.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

Unless otherwise noted, all graphs apply to both the L and LF devices.

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum", "Max.", "Minimum" or "Min." represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over each temperature range.

Charts and graphs are not available at this time.