

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 18                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 224 x 8                                                                     |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 17x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 20-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 20-UQFN (4x4)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf15345-i-gz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 4-10: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

|                  |                                                 |               |                   |       |       |       |       |       |           | Value en  | Value en |
|------------------|-------------------------------------------------|---------------|-------------------|-------|-------|-------|-------|-------|-----------|-----------|----------|
| Address          | Name                                            | Bit 7         | Bit 6             | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0     | POR, BOR  | MCLR     |
| Bank 7           |                                                 |               |                   |       |       |       |       |       |           |           |          |
|                  | CPU CORE REGISTERS; see Table 4-3 for specifics |               |                   |       |       |       |       |       |           |           |          |
| 38Ch             | PWM6DCL                                         | DC<1:0        | )>                | —     | —     | _     |       | —     | _         | xx        | uu       |
| 38Dh             | PWM6DCH                                         |               | DC<9:0> XXXX XXXX |       |       |       |       |       | xxxx xxxx | uuuu uuuu |          |
| 38Eh             | PWM6CON                                         | EN            | -                 | OUT   | POL   | —     | _     | —     | —         | 0-00      | 0-00     |
| 38Fh<br><br>39Fh | —                                               | Unimplemented |                   |       |       |       |       |       | -         |           |          |

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

|         |         |        | REGIOTER       |            | BAIINO       |                   | 020/      | 1                     | 1         |                       |                            |
|---------|---------|--------|----------------|------------|--------------|-------------------|-----------|-----------------------|-----------|-----------------------|----------------------------|
| Address | Name    | Bit 7  | Bit 6          | Bit 5      | Bit 4        | Bit 3             | Bit 2     | Bit 1                 | Bit 0     | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
| Bank 16 |         | •      | •              |            |              |                   |           |                       | •         | •                     |                            |
|         |         |        |                |            |              | and Table 4.0 for |           |                       |           |                       |                            |
|         |         |        |                | CPUCOF     | E REGISTERS; | see Table 4-3 for | specifics |                       |           |                       |                            |
| 80Ch    | WDTCON0 | —      | —              |            |              | WDTPS<4:0>        |           |                       | SWDTEN    | dd ddd0               | dd dddo                    |
| 80Dh    | WDTCON1 | —      |                | WDTCS<2:0> |              | _                 |           | WINDOW<2:0            | )>        | -वेर्वेवे -वेर्वेवे   | -বর্বব -বর্বব              |
| 80Eh    | WDTPSL  |        | •              |            | PSCNT        | <7:0>             | •         |                       |           | 0000 0000             | 0000 0000                  |
| 80Fh    | WDTPSH  |        |                |            | PSCNT<       | <15:8>            |           |                       |           | 0000 0000             | 0000 0000                  |
| 810h    | WDTTMR  | —      |                | WDTTM      | IR<3:0>      |                   | STATE     | PSCNT17               | PSCNT16   | xxxx x000             | xxxx x000                  |
| 811h    | BORCON  | SBOREN | —              | —          | _            | —                 | —         | —                     | BORRDY    | 1 q                   | uu                         |
| 812h    | VREGCON | —      | —              | —          | _            | —                 | —         | VREGPM <sup>(1)</sup> | —         | 0-                    | 0-                         |
| 813h    | PCON0   | STKOVF | STKUNF         | WDTWV      | RWDT         | RMCLR             | RI        | POR                   | BOR       | 0011 110q             | qqqq qquu                  |
| 814h    | PCON1   |        | _              |            |              | —                 | —         | MEMV                  | —         | 1-                    | u-                         |
| 815h    | —       |        |                |            | Unimpler     | nented            |           |                       |           | —                     | —                          |
| 816h    | —       |        |                |            | Unimpler     | nented            |           |                       |           | —                     | —                          |
| 817h    | —       |        |                |            | Unimpler     | nented            |           |                       |           | —                     | —                          |
| 818h    | —       |        |                |            | Unimpler     | nented            |           |                       |           | —                     | —                          |
| 819h    | —       |        | Unimplemented  |            |              |                   |           |                       | —         | —                     |                            |
| 81Ah    | NVMADRL |        |                |            | NVMAD        | R<7:0>            |           |                       |           | xxxx xxxx             | uuuu uuuu                  |
| 81Bh    | NVMADRH |        | – NVMADR<14:8> |            |              |                   |           |                       | -xxx xxxx | -uuu uuuu             |                            |
| 81Ch    | NVMDATL |        |                |            | NVMDA        | Γ<7:0>            |           |                       |           | 0000 0000             | 0000 0000                  |
| 81Dh    | NVMDATH |        | _              |            |              | NVMD              | AT<13:8>  |                       |           | 00 0000               | 00 0000                    |
| 81Eh    | NVMCON1 | —      | NVMREGS        | LWLO       | FREE         | WRERR             | WREN      | WR                    | RD        | -000 x000             | -000 q000                  |
| 81Fh    | NVMCON2 |        |                |            | NVMCON       | 2<7:0>            |           |                       |           | xxxx xxxx             | uuuu uuuu                  |

#### TABLE 4-10: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Note 1: Present only on PIC16F15325/45.

# 8.3 Register Definitions: Brown-out Reset Control

Legend:

REGISTER 8-1: BORCON: BROWN-OUT RESET CONTROL REGISTER

| R/W-1/u               | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-q/u  |
|-----------------------|-----|-----|-----|-----|-----|-----|--------|
| SBOREN <sup>(1)</sup> | _   | —   | —   | —   | —   | —   | BORRDY |
| bit 7                 |     |     |     |     |     |     | bit 0  |
|                       |     |     |     |     |     |     |        |

| Logonan              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

| bit 7   | <b>SBOREN:</b> Software Brown-out Reset Enable bit <sup>(1)</sup> |  |  |  |  |
|---------|-------------------------------------------------------------------|--|--|--|--|
|         | If BOREN <1:0> in Configuration Words ≠ 01:                       |  |  |  |  |
|         | SBOREN is read/write, but has no effect on the BOR.               |  |  |  |  |
|         | If BOREN <1:0> in Configuration Words = 01:                       |  |  |  |  |
|         | 1 = BOR Enabled                                                   |  |  |  |  |
|         | 0 = BOR Disabled                                                  |  |  |  |  |
| bit 6-1 | Unimplemented: Read as '0'                                        |  |  |  |  |
| bit 0   | BORRDY: Brown-out Reset Circuit Ready Status bit                  |  |  |  |  |
|         | 1 = The Brown-out Reset circuit is active                         |  |  |  |  |

0 = The Brown-out Reset circuit is inactive

**Note 1:** BOREN<1:0> bits are located in Configuration Words.

## FIGURE 9-3: QUARTZ CRYSTAL OPERATION (LP, XT OR HS MODE)



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - 2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Application Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)

## FIGURE 9-4:

#### CERAMIC RESONATOR OPERATION (XT OR HS MODE)



# 9.2.1.3 Oscillator Start-up Timer (OST)

If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR), Brown-out Reset (BOR) or a wake-up from Sleep. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module.

## 11.2.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source, with the exception of the clock switch interrupt, has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared

- If the interrupt occurs **during or after** the execution of a **SLEEP** instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.



## FIGURE 11-2: WAKE-UP FROM SLEEP THROUGH INTERRUPT

## 11.2.3 LOW-POWER SLEEP MODE

The PIC16F15325/45 device contains an internal Low Dropout (LDO) voltage regulator, which allows the device I/O pins to operate at voltages up to 5.5V while the internal device logic operates at a lower voltage. The LDO and its associated reference circuitry must remain active when the device is in Sleep mode.

The PIC16F15325/45 allows the user to optimize the operating current in Sleep, depending on the application requirements.

Low-Power Sleep mode can be selected by setting the VREGPM bit of the VREGCON register. Depending on the configuration of these bits, the LDO and reference circuitry are placed in a low-power state when the device is in Sleep.

## 11.2.3.1 Sleep Current vs. Wake-up Time

In the default operating mode, the LDO and reference circuitry remain in the normal configuration while in Sleep. The device is able to exit Sleep mode quickly since all circuits remain active. In Low-Power Sleep mode, when waking-up from Sleep, an extra delay time is required for these circuits to return to the normal configuration and stabilize.

The Low-Power Sleep mode is beneficial for applications that stay in Sleep mode for long periods of time. The Normal mode is beneficial for applications that need to wake from Sleep quickly and frequently.

#### 13.3.8 WRERR BIT

The WRERR bit can be used to determine if a write error occurred.

WRERR will be set if one of the following conditions occurs:

- If WR is set while the NVMADRH:NMVADRL points to a write-protected address
- A Reset occurs while a self-write operation was in progress
- An unlock sequence was interrupted

The WRERR bit is normally set by hardware, but can be set by the user for test purposes. Once set, WRERR must be cleared in software.

| Free | LWLO | Actions for PFM when WR = 1                                                                                          | Comments                                                                                                                                              |
|------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | x    | Erase the 32-word row of NVMADRH:NVMADRL<br>location. See Section 13.3.3 "NVMREG Erase<br>of PFM"                    | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>All 32 words are erased</li> <li>NVMDATH:NVMDATL is ignored</li> </ul>         |
| 0    | 1    | Copy NVMDATH:NVMDATL to the write latch<br>corresponding to NVMADR LSBs. See Section<br>13.3.3 "NVMREG Erase of PFM" | <ul><li>Write protection is ignored</li><li>No memory access occurs</li></ul>                                                                         |
| 0    | 0    | Write the write-latch data to PFM row. See Sec-<br>tion 13.3.3 "NVMREG Erase of PFM"                                 | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>Write latches are reset to 3FFh</li> <li>NVMDATH:NVMDATL is ignored</li> </ul> |

TABLE 13-4: ACTIONS FOR PFM WHEN WR = 1

| U-0                                   | U-0        | R/W-x/u            | R/W-x/u | U-0                                                   | R/W-x/u | R/W-x/u | R/W-x/u |  |
|---------------------------------------|------------|--------------------|---------|-------------------------------------------------------|---------|---------|---------|--|
|                                       | _          | LATA5              | LATA4   | —                                                     | LATA2   | LATA1   | LATA0   |  |
| bit 7                                 | •          | •                  |         |                                                       |         |         | bit 0   |  |
|                                       |            |                    |         |                                                       |         |         |         |  |
| Legend:                               |            |                    |         |                                                       |         |         |         |  |
| R = Readable                          | bit        | W = Writable       | bit     | U = Unimplemented bit, read as '0'                    |         |         |         |  |
| u = Bit is unch                       | anged      | x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |  |
| '1' = Bit is set '0' = Bit is cleared |            | ared               |         |                                                       |         |         |         |  |
|                                       |            |                    |         |                                                       |         |         |         |  |
| bit 7-6                               | Unimplemen | tod: Pood as '(    | ı'      |                                                       |         |         |         |  |

#### REGISTER 14-3: LATA: PORTA DATA LATCH REGISTER

| bit 7-0 | Unimplemented. Read as 0                                  |
|---------|-----------------------------------------------------------|
| bit 5-4 | LATA<5:4>: RA<5:4> Output Latch Value bits <sup>(1)</sup> |
| bit 3   | Unimplemented: Read as '0'                                |

LATA<2:0>: RA<2:0> Output Latch Value bits<sup>(1)</sup> bit 2-0

Note 1: Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register returns actual I/O pin values.

## REGISTER 14-4: ANSELA: PORTA ANALOG SELECT REGISTER

| U-0   | U-0 | R/W-1/1 | R/W-1/1 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------|-----|---------|---------|-----|---------|---------|---------|
| —     | _   | ANSA5   | ANSA4   | —   | ANSA2   | ANSA1   | ANSA0   |
| bit 7 |     |         |         |     |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                        |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5-4 | <b>ANSA&lt;5:4&gt;</b> : Analog Select between Analog or Digital Function on pins RA<5:4>, respectively 1 =Analog input. Pin is assigned as analog input <sup>(1)</sup> . Digital input buffer disabled. 0 = Digital I/O. Pin is assigned to port or digital special function.                                    |
| bit 3   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                        |
| bit 2-0 | <ul> <li>ANSA&lt;2:0&gt;: Analog Select between Analog or Digital Function on pins RA&lt;2:0&gt;, respectively</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> </ul> |
| Note 1: | When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to                                                                                                                                                                                                           |

allow external control of the voltage on the pin.

| R/W-0/0                                                              | R/W-0/0 | R/W-0/0         | R/W-0/0 | U-0 U-0 l                          |                | U-0              | U-0         |  |  |
|----------------------------------------------------------------------|---------|-----------------|---------|------------------------------------|----------------|------------------|-------------|--|--|
| WPUB7                                                                | WPUB6   | WPUB5           | WPUB4   |                                    |                | —                | _           |  |  |
| bit 7                                                                |         |                 |         |                                    |                |                  | bit 0       |  |  |
|                                                                      |         |                 |         |                                    |                |                  |             |  |  |
| Legend:                                                              |         |                 |         |                                    |                |                  |             |  |  |
| R = Readable                                                         | bit     | W = Writable    | bit     | U = Unimplemented bit, read as '0' |                |                  |             |  |  |
| u = Bit is uncha                                                     | anged   | x = Bit is unkr | nown    | -n/n = Value                       | at POR and BOI | R/Value at all o | ther Resets |  |  |
| '1' = Bit is set '0' = Bit is cleared                                |         |                 |         |                                    |                |                  |             |  |  |
|                                                                      |         |                 |         |                                    |                |                  |             |  |  |
| bit 7-4 WPUB<7:4>: Weak Pull-up Register bits<br>1 = Pull-up enabled |         |                 |         |                                    |                |                  |             |  |  |

### REGISTER 14-13: WPUB: WEAK PULL-UP PORTB REGISTER

| bit 7-4 | WPUB<7:4>: Weak Pull-up Register bits |
|---------|---------------------------------------|
|         | 1 = Pull-up enabled                   |
|         | 0 = Pull-up disabled                  |
| bit 3-0 | Unimplemented: Read as '0'            |

## REGISTER 14-14: ODCONB: PORTB OPEN-DRAIN CONTROL REGISTER

| R/W-0/0  | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 |  |
|----------|---------|---------|---------|-----|-----|-----|-----|--|
| ODCB7    | ODCB6   | ODCB5   | ODCB4   | —   | —   | —   | —   |  |
| bit 7 bi |         |         |         |     |     |     |     |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | <b>ODCB&lt;7:4&gt;:</b> PORTB Open-Drain Enable bits<br>For RB<7:4> pins, respectively<br>1 = Port pin operates as open-drain drive (sink current only)<br>0 = Port pin operates as standard push-pull drive (source and sink current) |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3-0 | Unimplemented: Read as '0'                                                                                                                                                                                                             |

# PIC16(L)F15325/45

| REGISTER                                                             | 16-2: PMD                                                                                                 | 1: PMD CONT                                          | ROL REGIS | STER 1         |                  |                  |             |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------|----------------|------------------|------------------|-------------|
| R/W-0/0                                                              | U-0                                                                                                       | U-0                                                  | U-0       | U-0            | R/W-0/0          | R/W-0/0          | R/W-0/0     |
| NCO1MD                                                               | _                                                                                                         |                                                      |           |                | TMR2MD           | TMR1MD           | TMR0MD      |
| bit 7                                                                |                                                                                                           |                                                      |           |                |                  | bit 0            |             |
|                                                                      |                                                                                                           |                                                      |           |                |                  |                  |             |
| Legend:                                                              |                                                                                                           |                                                      |           |                |                  |                  |             |
| R = Readable                                                         | e bit                                                                                                     | W = Writable                                         | bit       | U = Unimplem   | nented bit, read | l as '0'         |             |
| u = Bit is unc                                                       | hanged                                                                                                    | x = Bit is unkr                                      | iown      | -n/n = Value a | t POR and BO     | R/Value at all o | ther Resets |
| '1' = Bit is set '0' = Bit is cleared q = Value depends on condition |                                                                                                           |                                                      |           |                |                  |                  |             |
| bit 7                                                                | NCO1MD: Disable Numerically Control Oscillator bit<br>1 = NCO1 module disabled<br>0 = NCO1 module enabled |                                                      |           |                |                  |                  |             |
| bit 6-3                                                              | Unimpleme                                                                                                 | nted: Read as '                                      | )'        |                |                  |                  |             |
| bit 2                                                                | <b>TMR2MD:</b> Disable Timer TMR2 bit<br>1 = Timer2 module disabled<br>0 = Timer2 module enabled          |                                                      |           |                |                  |                  |             |
| bit 1                                                                | <b>TMR1MD:</b> D<br>1 = Timer1 r<br>0 = Timer1 r                                                          | isable Timer TM<br>nodule disabled<br>nodule enabled | IR1 bit   |                |                  |                  |             |
| bit 0                                                                | <b>TMR0MD:</b> D<br>1 = Timer0 r<br>0 = Timer0 r                                                          | isable Timer TM<br>nodule disabled<br>nodule enabled | IR0 bit   |                |                  |                  |             |

# 18.0 FIXED VOLTAGE REFERENCE (FVR)

The Fixed Voltage Reference, or FVR, is a stable voltage reference, independent of VDD, with 1.024V, 2.048V or 4.096V selectable output levels. The output of the FVR can be configured to supply a reference voltage to the following:

- ADC input channel
- · ADC positive reference
- · Comparator positive and negative input
- Digital-to-Analog Converter (DAC)

The FVR can be enabled by setting the FVREN bit of the FVRCON register.

Note: Fixed Voltage Reference output cannot exceed VDD.

## 18.1 Independent Gain Amplifiers

The output of the FVR, which is connected to the ADC, comparators, and DAC, is routed through two independent programmable gain amplifiers. Each amplifier can be programmed for a gain of 1x, 2x or 4x, to produce the three possible voltage levels.

The ADFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the ADC module. Reference **Section 20.0 "Analog-to-Digital Converter (ADC) Module"** for additional information.

The CDAFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the DAC and comparator module. Reference Section 21.0 "5-Bit Digital-to-Analog Converter (DAC1) Module" and Section 23.0 "Comparator Module" for additional information.

## 18.2 FVR Stabilization Period

When the Fixed Voltage Reference module is enabled, it requires time for the reference and amplifier circuits to stabilize.

FVRRDY is an indicator of the reference being ready. In the case of an LF device, or a device on which the BOR is enabled in the Configuration Word settings, then the FVRRDY bit will be high prior to setting FVREN as those module require the reference voltage.

#### FIGURE 18-1: VOLTAGE REFERENCE BLOCK DIAGRAM



## **19.4 Minimum Operating VDD**

When the temperature circuit is operated in Low range, the device may be operated at any operating voltage that is within specifications. When the temperature circuit is operated in High range, the device operating voltage, VDD, must be high enough to ensure that the temperature circuit is correctly biased.

Table 19-1 shows the recommended minimum  $V \mbox{\scriptsize DD}$  vs. Range setting.

TABLE 19-1: RECOMMENDED VDD vs. RANGE

| Min.VDD, TSRNG = 1 | Min. VDD, TSRNG = 0 |  |  |  |
|--------------------|---------------------|--|--|--|
| (High Range)       | (Low Range)         |  |  |  |
| ≥ 2.5              | ≥ 1.8               |  |  |  |

## 19.5 Temperature Indicator Range

The temperature indicator circuit operates in either High or Low range. The High range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range. High range requires a higher-bias voltage to operate and thus, a higher VDD is needed. The Low range is selected by clearing the TSRNG bit of the FVRCON register. The Low range generates a lower sensor voltage and thus, a lower VDD voltage is needed to operate the circuit.

The output voltage of the sensor is the highest value at  $-40^{\circ}$ C and the lowest value at  $+125^{\circ}$ C.

- **High Range:** The High range is used in applications with the reference for the ADC, VREF = 2.048V. This range may not be suitable for battery-powered applications.
- Low Range: This mode is useful in applications in which the VDD is too low for high-range operation. The VDD in this mode can be as low as 1.8V. VDD must, however, be at least 0.5V higher than the maximum sensor voltage depending on the expected low operating temperature.

## 19.6 Device Information Area (DIA) Data

During factory testing, internal ADC readings are taken at a single temperature point within the operating range of the device, and stored in the Data Information Area (DIA). Two readings are currently taken and stored in the DIA for each device. One with the low range setting selected and one for the high range setting. Both readings are taken at the same temperature reference point.

These single temperature point readings stored in the DIA can be used to perform the single-point calibration as described in **Section 19.2.1 "Calibration"** by solving Equation 19-1 for TOFFSET.

| Note: | Note that the lower temperature range   |
|-------|-----------------------------------------|
|       | (e.g., -40°C) will suffer in accuracy   |
|       | because temperature conversion must     |
|       | extrapolate below the reference points, |
|       | amplifying any measurement errors.      |

Refer to Section 6.3 "Analog-to-Digital Conversion Data of the Temperature Sensor" for more information on the temperature indicator data stored in the DIA and how to access it.

| Name   | Bit 7                 | Bit 6                     | Bit 5 | Bit 4 | Bit 3     | Bit 2      | Bit 1 | Bit 0 | Register<br>on Page |
|--------|-----------------------|---------------------------|-------|-------|-----------|------------|-------|-------|---------------------|
| FVRCON | FVREN                 | FVRRDY                    | TSEN  | TSRNG | CDFV      | R<1:0>     | ADFVR | <1:0> | 220                 |
| ADCON0 | CHS<5:0> GO/DONE ADON |                           |       |       |           |            | 233   |       |                     |
| ADCON1 | ADFM                  | ADCS<2:0> — — ADPREF<1:0> |       |       |           |            | 234   |       |                     |
| ADACT  | —                     | —                         |       | —     |           | ADACT<3:0> |       |       |                     |
| ADRESH | ADRESH<7:0>           |                           |       |       |           |            |       |       | 236                 |
| ADRESL |                       |                           |       | AD    | RESL<7:0> |            |       |       | 236                 |

## TABLE 19-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE TEMPERATURE INDICATOR

**Legend:** Shaded cells are unused by the Temperature Indicator module.

| Name                  | Bit 7                 | Bit 6                 | Bit 5     | Bit 4  | Bit 3    | Bit 2   | Bit 1    | Bit 0  | Register<br>on Page |
|-----------------------|-----------------------|-----------------------|-----------|--------|----------|---------|----------|--------|---------------------|
| INTCON                | GIE                   | PEIE                  | _         | —      | —        | —       | _        | INTEDG | 124                 |
| PIE1                  | OSFIE                 | CSWIE                 | _         | —      | —        | —       | _        | ADIE   | 126                 |
| PIR1                  | OSFIF                 | CSWIF                 | _         | _      | _        | _       | _        | ADIF   | 134                 |
| TRISA                 | _                     | _                     | TRISA5    | TRISA4 | —        | TRISA2  | TRISA1   | TRISA0 | 178                 |
| TRISB <sup>(1)</sup>  | TRISB7                | TRISB6                | TRISB5    | TRISB4 | _        | _       | _        | _      | 184                 |
| TRISC                 | TRISC7 <sup>(1)</sup> | TRISC6 <sup>(1)</sup> | TRISC5    | TRISC4 | TRISC3   | TRISC2  | TRISC1   | TRISC0 | 189                 |
| ANSELA                | _                     | _                     | ANSA5     | ANSA4  | —        | ANSA2   | ANSA1    | ANSA0  | 179                 |
| ANSELB <sup>(1)</sup> | _                     | _                     |           | ANSB4  | ANSB3    | ANSB2   | ANSB1    | ANSB0  | 185                 |
| ANSELC                | ANSC7 <sup>(1)</sup>  | ANSC6 <sup>(1)</sup>  | ANSC5     | ANSC4  | ANSC3    | ANSC2   | ANSC1    | ANSC0  | 190                 |
| ADCON0                |                       |                       | CHS<      | 5:0>   |          |         | GO/DONE  | ADON   | 233                 |
| ADCON1                | ADFM                  |                       | ADCS<2:0> |        | —        | —       | ADPREF   | <1:0>  | 234                 |
| ADACT                 | —                     | —                     |           | —      |          | ADA     | ACT<3:0> |        | 235                 |
| ADRESH                |                       |                       |           | ADRE   | SH<7:0>  |         |          |        | 236                 |
| ADRESL                |                       |                       |           | ADRE   | ESL<7:0> |         |          |        | 236                 |
| FVRCON                | FVREN                 | FVRRDY                | TSEN      | TSRNG  | CDAFV    | ′R<1:0> | ADFVR<   | <1:0>  | 220                 |
| DAC1CON1              | —                     | _                     | -         |        |          | DAC1R<4 | :0>      |        | 242                 |
| OSCSTAT1              | EXTOR                 | HFOR                  | MFOR      | LFOR   | SOR      | ADOR    | —        | PLLR   | 115                 |

**Legend:** – = unimplemented read as '0'. Shaded cells are not used for the ADC module.

**Note 1:** Present on PIC16(L)F15345 only.

# 24.0 ZERO-CROSS DETECTION (ZCD) MODULE

The ZCD module detects when an A/C signal crosses through the ground potential. The actual zero crossing threshold is the zero crossing reference voltage, VCPINV, which is typically 0.75V above ground.

The connection to the signal to be detected is through a series current limiting resistor. The module applies a current source or sink to the ZCD pin to maintain a constant voltage on the pin, thereby preventing the pin voltage from forward biasing the ESD protection diodes. When the applied voltage is greater than the reference voltage, the module sinks current. When the applied voltage is less than the reference voltage, the module sources current. The current source and sink action keeps the pin voltage constant over the full range of the applied voltage. The ZCD module is shown in the simplified block diagram Figure 24-2.

The ZCD module is useful when monitoring an A/C waveform for, but not limited to, the following purposes:

- A/C period measurement
- · Accurate long term time measurement
- · Dimmer phase delayed drive
- Low EMI cycle switching

# 24.1 External Resistor Selection

The ZCD module requires a current limiting resistor in series with the external voltage source. The impedance and rating of this resistor depends on the external source peak voltage. Select a resistor value that will drop all of the peak voltage when the current through the resistor is nominally 300  $\mu$ A. Refer to Equation 24-1 and Figure 24-1. Make sure that the ZCD I/O pin internal weak pull-up is disabled so it does not interfere with the current source and sink.

## EQUATION 24-1: EXTERNAL RESISTOR

$$RSERIES = \frac{VPEAK}{3 \times 10^{-4}}$$

FIGURE 24-1: EXTERNAL VOLTAGE



# PIC16(L)F15325/45

## EXAMPLE 24-1:

VRMS = 120 VPEAK =VRMS\*  $\sqrt{2}$  = 169.7 f = 60 Hz C = 0.1 uF Z = VPEAK/3x10<sup>-4</sup> = 169.7/(3x10<sup>-4</sup>) = 565.7 kOhms Xc = 1/(2 $\Pi$ fC) = 1/(2 $\Pi$ \*60\*1\*10<sup>-7</sup>) = 26.53 kOhms R =  $\sqrt{(Z^2 - Xc^2)}$  = 565.1 kOhms (computed) R = 560 kOhms (used) ZR =  $\sqrt{(R^2 + Xc^2)}$  = 560.6 kOhms (using actual resistor) IPEAK = VPEAK/ZR = 302.7\*10<sup>-6</sup> VC = Xc\* IPEAK = 8.0 V  $\Phi$  = Tan<sup>-1</sup>(Xc/R) = 0.047 radians T $_{\Phi}$  =  $\Phi/(2\Pi$ f) = 125.6 us

#### 24.5.2 CORRECTION BY OFFSET CURRENT

When the waveform is varying relative to Vss, then the zero cross is detected too early as the waveform falls and too late as the waveform rises. When the waveform is varying relative to VDD, then the zero cross is detected too late as the waveform rises and too early as the waveform falls. The actual offset time can be determined for sinusoidal waveforms with the corresponding equations shown in Equation 24-3.

## EQUATION 24-3: ZCD EVENT OFFSET

When External Voltage Source is relative to Vss:

$$TOFFSET = \frac{\operatorname{asin}\left(\frac{Vcpinv}{VPEAK}\right)}{2\pi \bullet Freq}$$

When External Voltage Source is relative to VDD:

$$TOFFSET = \frac{\operatorname{asin}\left(\frac{VDD - Vcpinv}{VPEAK}\right)}{2\pi \bullet Freq}$$

This offset time can be compensated for by adding a pull-up or pull-down biasing resistor to the ZCD pin. A pull-up resistor is used when the external voltage source is varying relative to Vss. A pull-down resistor is used when the voltage is varying relative to VDD. The resistor adds a bias to the ZCD pin so that the target external voltage source must go to zero to pull the pin voltage to the VCPINV switching voltage. The pull-up or pull-down value can be determined with the equation shown in Equation 24-4.

## EQUATION 24-4: ZCD PULL-UP/DOWN

When External Signal is relative to Vss:

$$R_{PULLUP} = \frac{R_{SERIES}(V_{PULLUP} - V_{cpinv})}{V_{cpinv}}$$

When External Signal is relative to VDD:

$$\left(RPULLDOWN = \frac{RSERIES \times (Vcpinv)}{(VDD - Vcpinv)}\right)$$

## 24.6 Handling VPEAK variations

If the peak amplitude of the external voltage is expected to vary, the series resistor must be selected to keep the ZCD current source and sink below the design maximum range of  $\pm 600 \,\mu$ A and above a reasonable minimum range. A general rule of thumb is that the maximum peak voltage can be no more than six times the minimum peak voltage. To ensure that the maximum current does not exceed  $\pm 600 \,\mu$ A and the minimum is at least  $\pm 100 \,\mu$ A, compute the series resistance as shown in Equation 24-5. The compensating pull-up for this series resistance can be determined with Equation 24-4 because the pull-up value is not dependent from the peak voltage.

#### EQUATION 24-5: SERIES R FOR V RANGE

$$R_{SERIES} = \frac{V_{MAXPEAK} + V_{MINPEAK}}{7 \times 10^{-4}}$$

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale            | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 28-3: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale            | 16       | 4        | 1         | 1         | 1          | 1         |
| PR2 Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |

#### 28.3.8 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 28.3.9 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 9.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for additional details.

#### 28.3.10 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

## 30.9 CWG Steering Mode

In Steering mode (MODE = 00x), the CWG allows any combination of the CWG1x pins to be the modulated signal. The same signal can be simultaneously available on multiple pins, or a fixed-value output can be presented.

When the respective STRx bit of CWG1OCON0 is '0', the corresponding pin is held at the level defined. When the respective STRx bit of CWG1OCON0 is '1', the pin is driven by the input data signal. The user can assign the input data signal to one, two, three, or all four output pins.

The POLx bits of the CWG1CON1 register control the signal polarity only when STRx = 1.

The CWG auto-shutdown operation also applies in Steering modes as described in **Section 30.10** "**Auto-Shutdown**". An auto-shutdown event will only affect pins that have STRx = 1.

### 30.9.1 STEERING SYNCHRONIZATION

Changing the MODE bits allows for two modes of steering, synchronous and asynchronous.

When MODE = 000, the steering event is asynchronous and will happen at the end of the instruction that writes to STRx (that is, immediately). In this case, the output signal at the output pin may be an incomplete waveform. This can be useful for immediately removing a signal from the pin.

When MODE = 001, the steering update is synchronous and occurs at the beginning of the next rising edge of the input data signal. In this case, steering the output on/off will always produce a complete waveform.

Figure 30-10 and Figure 30-11 illustrate the timing of asynchronous and synchronous steering, respectively.





#### FIGURE 30-11: EXAMPLE OF STEERING EVENT (MODE<2:0> = 001)



## 32.3.1 CLOCK STRETCHING

When a slave device has not completed processing data, it can delay the transfer of more data through the process of clock stretching. An addressed slave device may hold the SCL clock line low after receiving or sending a bit, indicating that it is not yet ready to continue. The master that is communicating with the slave will attempt to raise the SCL line in order to transfer the next bit, but will detect that the clock line has not yet been released. Because the SCL connection is open-drain, the slave has the ability to hold that line low until it is ready to continue communicating.

Clock stretching allows receivers that cannot keep up with a transmitter to control the flow of incoming data.

#### 32.3.2 ARBITRATION

Each master device must monitor the bus for Start and Stop bits. If the device detects that the bus is busy, it cannot begin a new message until the bus returns to an Idle state.

However, two master devices may try to initiate a transmission on or about the same time. When this occurs, the process of arbitration begins. Each transmitter checks the level of the SDA data line and compares it to the level that it expects to find. The first transmitter to observe that the two levels do not match, loses arbitration, and must stop transmitting on the SDA line.

For example, if one transmitter holds the SDA line to a logical one (lets it float) and a second transmitter holds it to a logical zero (pulls it low), the result is that the SDA line will be low. The first transmitter then observes that the level of the line is different than expected and concludes that another transmitter is communicating.

The first transmitter to notice this difference is the one that loses arbitration and must stop driving the SDA line. If this transmitter is also a master device, it also must stop driving the SCL line. It then can monitor the lines for a Stop condition before trying to reissue its transmission. In the meantime, the other device that has not noticed any difference between the expected and actual levels on the SDA line continues with its original transmission.

Slave Transmit mode can also be arbitrated, when a master addresses multiple slaves, but this is less common.

# 32.4 I<sup>2</sup>C MODE OPERATION

All MSSP I<sup>2</sup>C communication is byte oriented and shifted out MSb first. Six SFR registers and two interrupt flags interface the module with the  $PIC^{$ <sup>®</sup>} microcontroller and user software. Two pins, SDA and SCL, are exercised by the module to communicate with other external I<sup>2</sup>C devices.

#### 32.4.1 BYTE FORMAT

All communication in  $I^2C$  is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the eighth falling edge of the SCL line, the device outputting data on the SDA changes that pin to an input and reads in an acknowledge value on the next clock pulse.

The clock signal, SCL, is provided by the master. Data is valid to change while the SCL signal is low, and sampled on the rising edge of the clock. Changes on the SDA line while the SCL line is high define special conditions on the bus, explained below.

#### 32.4.2 DEFINITION OF I<sup>2</sup>C TERMINOLOGY

There is language and terminology in the description of  $I^2C$  communication that have definitions specific to  $I^2C$ . That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Philips  $I^2C$  specification.

#### 32.4.3 SDA AND SCL PINS

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits.

| Note 1: | Any device pin can be selected for SDA        |
|---------|-----------------------------------------------|
|         | and SCL functions with the PPS periph-        |
|         | eral. These functions are bidirectional.      |
|         | The SDA input is selected with the            |
|         | SSPDATPPS registers. The SCL input is         |
|         | selected with the SSPCLKPPS registers.        |
|         | Outputs are selected with the RxyPPS          |
|         | registers. It is the user's responsibility to |
|         | make the selections so that both the input    |
|         | and the output for each function is on the    |
|         | same pin.                                     |



FIGURE 32-21: I<sup>2</sup>C SLAVE, 10-BIT ADDRESS, RECEPTION (SEN = 0, AHEN = 1, DHEN = 0)

PIC16(L)F15325/45

| Mnemonic,<br>Operands |      | Description                                   | Cycles | 14-Bit Opcode |      |      |      | Status   | Notos |
|-----------------------|------|-----------------------------------------------|--------|---------------|------|------|------|----------|-------|
|                       |      | Description                                   |        | MSb           |      |      | LSb  | Affected | Notes |
|                       |      | CONTROL OPERA                                 | TIONS  |               |      |      |      |          |       |
| BRA                   | k    | Relative Branch                               | 2      | 11            | 001k | kkkk | kkkk |          |       |
| BRW                   | _    | Relative Branch with W                        | 2      | 00            | 0000 | 0000 | 1011 |          |       |
| CALL                  | k    | Call Subroutine                               | 2      | 10            | 0kkk | kkkk | kkkk |          |       |
| CALLW                 | -    | Call Subroutine with W                        | 2      | 00            | 0000 | 0000 | 1010 |          |       |
| GOTO                  | k    | Go to address                                 | 2      | 10            | 1kkk | kkkk | kkkk |          |       |
| RETFIE                | k    | Return from interrupt                         | 2      | 00            | 0000 | 0000 | 1001 |          |       |
| RETLW                 | k    | Return with literal in W                      | 2      | 11            | 0100 | kkkk | kkkk |          |       |
| RETURN                | -    | Return from Subroutine                        | 2      | 00            | 0000 | 0000 | 1000 |          |       |
|                       |      | INHERENT OPERA                                | TIONS  |               |      |      |      |          |       |
| CLRWDT                | -    | Clear Watchdog Timer                          | 1      | 00            | 0000 | 0110 | 0100 | TO, PD   |       |
| NOP                   | _    | No Operation                                  | 1      | 00            | 0000 | 0000 | 0000 |          |       |
| RESET                 | _    | Software device Reset                         | 1      | 00            | 0000 | 0000 | 0001 |          |       |
| SLEEP                 | -    | Go into Standby or IDLE mode                  | 1      | 00            | 0000 | 0110 | 0011 | TO, PD   |       |
| TRIS                  | f    | Load TRIS register with W                     | 1      | 00            | 0000 | 0110 | Offf |          |       |
| C-COMPILER OPTIMIZED  |      |                                               |        |               |      |      |      |          |       |
| ADDFSR                | n, k | Add Literal k to FSRn                         | 1      | 11            | 0001 | 0nkk | kkkk |          |       |
| MOVIW                 | n mm | Move Indirect FSRn to W with pre/post inc/dec | 1      | 00            | 0000 | 0001 | 0nmm | Z        | 2, 3  |
|                       |      | modifier, mm                                  |        |               |      |      |      |          |       |
|                       | k[n] | Move INDFn to W, Indexed Indirect.            | 1      | 11            | 1111 | 0nkk | kkkk | Z        | 2     |
| MOVWI                 | n mm | Move W to Indirect FSRn with pre/post inc/dec | 1      | 00            | 0000 | 0001 | 1nmm |          | 2, 3  |
|                       |      | modifier, mm                                  |        |               |      |      |      |          |       |
|                       | k[n] | Move W to INDFn, Indexed Indirect.            | 1      | 11            | 1111 | 1nkk | kkkk |          | 2     |

## TABLE 36-3: INSTRUCTION SET (CONTINUED)

**Note 1:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

2: If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle.

3: See Table in the MOVIW and MOVWI instruction descriptions.

# PIC16(L)F15325/45

| TRIS             | Load TRIS Register with W                                                                                                                            |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] TRIS f                                                                                                                                       |  |  |  |
| Operands:        | $5 \le f \le 7$                                                                                                                                      |  |  |  |
| Operation:       | (W) $\rightarrow$ TRIS register 'f'                                                                                                                  |  |  |  |
| Status Affected: | None                                                                                                                                                 |  |  |  |
| Description:     | Move data from W register to TRIS<br>register.<br>When 'f' = 5, TRISA is loaded.<br>When 'f' = 6, TRISB is loaded.<br>When 'f' = 7, TRISC is loaded. |  |  |  |

| XORLW            | Exclusive OR literal with W                                                                                   |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                      |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                           |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                 |  |  |  |
| Status Affected: | Z                                                                                                             |  |  |  |
| Description:     | The contents of the W register are XOR'ed with the 8-bit literal 'k'. The result is placed in the W register. |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                     |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |