

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 18                                                                           |
| Program Memory Size        | 14KB (8K x 14)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 224 x 8                                                                      |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 17x10b; D/A 1x5b                                                         |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-UFQFN Exposed Pad                                                         |
| Supplier Device Package    | 20-UQFN (4x4)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf15345t-i-gz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

-n/n = Value at POR and BOR/Value at all other Resets

| U-0          | U-0 | R/W-0/0      | R/W-0/0 | U-0          | U-0              | U-0    | R/W-0/0 |
|--------------|-----|--------------|---------|--------------|------------------|--------|---------|
| —            | —   | TMR0IE       | IOCIE   | —            | —                | —      | INTE    |
| bit 7        |     |              |         |              |                  |        | bit 0   |
|              |     |              |         |              |                  |        |         |
| Legend:      |     |              |         |              |                  |        |         |
| R = Readable | bit | W = Writable | bit     | U = Unimpler | mented bit, read | as '0' |         |

HS = Hardware set

## REGISTER 10-2: PIE0: PERIPHERAL INTERRUPT ENABLE REGISTER 0

x = Bit is unknown

'0' = Bit is cleared

| bit 7-6 | Unimplemented: Read as '0'                                                                                                                                       |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| bit 5   | TMR0IE: Timer0 Overflow Interrupt Enable bit                                                                                                                     |  |  |  |  |  |
|         | <ul><li>1 = Enables the Timer0 interrupt</li><li>0 = Disables the Timer0 interrupt</li></ul>                                                                     |  |  |  |  |  |
| bit 4   | <ul> <li>IOCIE: Interrupt-on-Change Interrupt Enable bit</li> <li>1 = Enables the IOC change interrupt</li> <li>0 = Disables the IOC change interrupt</li> </ul> |  |  |  |  |  |
| bit 3-1 | Unimplemented: Read as '0'                                                                                                                                       |  |  |  |  |  |
| bit 0   | INTE: INT External Interrupt Flag bit <sup>(1)</sup>                                                                                                             |  |  |  |  |  |
|         | 1 = Enables the INT external interrupt                                                                                                                           |  |  |  |  |  |
|         | 0 = Disables the INT external interrupt                                                                                                                          |  |  |  |  |  |

Note 1: The External Interrupt GPIO pin is selected by INTPPS (Register 15-1).

| Note: | Bit PEIE of the INTCON register must be    |
|-------|--------------------------------------------|
|       | set to enable any peripheral interrupt     |
|       | controlled by PIE1-PIE7. Interrupt sources |
|       | controlled by the PIE0 register do not     |
|       | require PEIE to be set in order to allow   |
|       | interrupt vectoring (when GIE is set).     |

u = Bit is unchanged

'1' = Bit is set

| U-0                                           | U-0                                                                                                 | R/W-0/0          | R/W-0/0       | U-0          | U-0              | U-0              | R/W-0/0      |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------|---------------|--------------|------------------|------------------|--------------|
|                                               | —                                                                                                   | NVMIE            | NCO1IE        | —            | —                | —                | CWG1IE       |
| bit 7                                         |                                                                                                     |                  |               |              |                  |                  | bit 0        |
|                                               |                                                                                                     |                  |               |              |                  |                  |              |
| Legend:                                       |                                                                                                     |                  |               |              |                  |                  |              |
| R = Readab                                    | le bit                                                                                              | W = Writable     | bit           | U = Unimple  | mented bit, read | l as '0'         |              |
| u = Bit is und                                | changed                                                                                             | x = Bit is unkr  | nown          | -n/n = Value | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is se                               | et                                                                                                  | '0' = Bit is cle | ared          | HS = Hardwa  | are set          |                  |              |
|                                               |                                                                                                     |                  |               |              |                  |                  |              |
| bit 7-6                                       | Unimplemen                                                                                          | ted: Read as '   | 0'.           |              |                  |                  |              |
| bit 5                                         | NVMIE: NVM                                                                                          | Interrupt Enab   | ole bit       |              |                  |                  |              |
|                                               | 1 = NVM tas                                                                                         | sk complete int  | errupt enable | d            |                  |                  |              |
|                                               | 0 = NVM interrupt not enabled                                                                       |                  |               |              |                  |                  |              |
| bit 4 NCO1IE: NCO Interrupt Enable bit        |                                                                                                     |                  |               |              |                  |                  |              |
|                                               | <ul> <li>1 = NCO rollover interrupt enabled</li> <li>0 = NCO rollover interrupt disabled</li> </ul> |                  |               |              |                  |                  |              |
| bit 3-1                                       | bit 3-1 Unimplemented: Read as '0'                                                                  |                  |               |              |                  |                  |              |
| bit 0                                         | bit 0 <b>CWG1IF</b> : Complementary Waveform Generator (CWG) 2 Interrupt Enable bit                 |                  |               |              |                  |                  |              |
| 1 = CWG1 interrupt is enabled                 |                                                                                                     |                  |               |              |                  |                  |              |
| 0 = CWG1 interrupt disabled                   |                                                                                                     |                  |               |              |                  |                  |              |
|                                               |                                                                                                     |                  |               |              |                  |                  |              |
| Note: Bit PEIE of the INTCON register must be |                                                                                                     |                  |               |              |                  |                  |              |
| set to enable any peripheral interrupt        |                                                                                                     |                  |               |              |                  |                  |              |
| C                                             | ontrolled by regis                                                                                  | ters PIE1-PIE/   | •             |              |                  |                  |              |

## REGISTER 10-9: PIE7: PERIPHERAL INTERRUPT ENABLE REGISTER 7

| REGISTER 10-10: | PIR0: PERIPHERAL INTERRUPT STATUS REGISTER 0 |
|-----------------|----------------------------------------------|
|-----------------|----------------------------------------------|

| U-0                                                                                                                                                                                    |           | U-0                                                         | R/W/HS-0/0                        | R-0                     | U-0               | U-0                | U-0              | R/W/HS-0/0          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------|-----------------------------------|-------------------------|-------------------|--------------------|------------------|---------------------|
|                                                                                                                                                                                        |           |                                                             | TMR0IF                            | IOCIF                   | _                 | _                  | _                | INTF <sup>(1)</sup> |
| bit 7                                                                                                                                                                                  |           |                                                             |                                   |                         |                   |                    | L                | bit 0               |
|                                                                                                                                                                                        |           |                                                             |                                   |                         |                   |                    |                  |                     |
| Legend:                                                                                                                                                                                |           |                                                             |                                   |                         |                   |                    |                  |                     |
| R = Read                                                                                                                                                                               | lable bit | t                                                           | W = Writable                      | bit                     | U = Unimpler      | nented bit, read   | as '0'           |                     |
| u = Bit is                                                                                                                                                                             | unchan    | ged                                                         | x = Bit is unkr                   | iown                    | -n/n = Value a    | at POR and BOI     | R/Value at all o | other Resets        |
| '1' = Bit is                                                                                                                                                                           | s set     |                                                             | '0' = Bit is clea                 | ared                    | HS= Hardwa        | re Set             |                  |                     |
|                                                                                                                                                                                        |           |                                                             |                                   |                         |                   |                    |                  |                     |
| bit 7-6                                                                                                                                                                                | ι         | Jnimplemen                                                  | ted: Read as '                    | )'                      |                   |                    |                  |                     |
| bit 5                                                                                                                                                                                  | ٦         | MROIF: Time                                                 | er0 Overflow In                   | terrupt Flag b          | it                |                    |                  |                     |
|                                                                                                                                                                                        | 1         | . = Timer0 r                                                | egister has ove                   | erflowed (mus           | t be cleared in   | software)          |                  |                     |
|                                                                                                                                                                                        | C         | ) = Timer0 r                                                | egister did not                   | overflow                |                   |                    |                  |                     |
| bit 4                                                                                                                                                                                  | I         | OCIF: Interru                                               | pt-on-Change                      | Interrupt Flag          | bit (read-only)   | (2)                |                  |                     |
|                                                                                                                                                                                        | 1         | = One or r<br>detected                                      | nore of the IOC<br>d by the IOC m | AF-IOCEF re             | gister bits are o | currently set, ind | licating an ena  | bled edge was       |
|                                                                                                                                                                                        | C         | 0 = None of the IOCAF-IOCEF register bits are currently set |                                   |                         |                   |                    |                  |                     |
| bit 3-1                                                                                                                                                                                | ι         | Jnimplemen                                                  | ted: Read as '                    | )'                      |                   |                    |                  |                     |
| bit 0                                                                                                                                                                                  | I         | NTF: INT Ex                                                 | ternal Interrupt                  | Flag bit <sup>(1)</sup> |                   |                    |                  |                     |
|                                                                                                                                                                                        | 1         | = The INT                                                   | external interre                  | upt occurred (          | must be cleare    | ed in software)    |                  |                     |
|                                                                                                                                                                                        | C         | ) = The INT                                                 | external interr                   | upt did not oc          | cur               |                    |                  |                     |
| Note 1:                                                                                                                                                                                | The E     | xternal Interr                                              | upt GPIO pin is                   | s selected by           | INTPPS (Regi      | ster 15-1).        |                  |                     |
| 2: The IOCIF bit is the logical OR of all the IOCAF-IOCEF flags. Therefore, to clear the IOCIF flag, application firmware must clear all of the lower level IOCAF-IOCEF register bits. |           |                                                             |                                   |                         | flag,             |                    |                  |                     |
|                                                                                                                                                                                        |           | -                                                           |                                   | -                       |                   | 0                  |                  |                     |
| Note:                                                                                                                                                                                  | Interri   | upt flag bits a                                             | re set when an                    | interrunt               |                   |                    |                  |                     |

| Note: | Interrupt flag bits are set when an interrupt |
|-------|-----------------------------------------------|
|       | condition occurs, regardless of the state     |
|       | of its corresponding enable bit or the        |
|       | Global Enable bit, GIE, of the INTCON         |
|       | register. User software should ensure the     |
|       | appropriate interrupt flag bits are clear     |
|       | prior to enabling an interrupt.               |

© 2016 Microchip Technology Inc.

#### 13.3.8 WRERR BIT

The WRERR bit can be used to determine if a write error occurred.

WRERR will be set if one of the following conditions occurs:

- If WR is set while the NVMADRH:NMVADRL points to a write-protected address
- A Reset occurs while a self-write operation was in progress
- An unlock sequence was interrupted

The WRERR bit is normally set by hardware, but can be set by the user for test purposes. Once set, WRERR must be cleared in software.

| Free | LWLO | Actions for PFM when WR = 1                                                                                          | Comments                                                                                                                                              |
|------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | x    | Erase the 32-word row of NVMADRH:NVMADRL<br>location. See Section 13.3.3 "NVMREG Erase<br>of PFM"                    | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>All 32 words are erased</li> <li>NVMDATH:NVMDATL is ignored</li> </ul>         |
| 0    | 1    | Copy NVMDATH:NVMDATL to the write latch<br>corresponding to NVMADR LSBs. See Section<br>13.3.3 "NVMREG Erase of PFM" | <ul><li>Write protection is ignored</li><li>No memory access occurs</li></ul>                                                                         |
| 0    | 0    | Write the write-latch data to PFM row. See Sec-<br>tion 13.3.3 "NVMREG Erase of PFM"                                 | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>Write latches are reset to 3FFh</li> <li>NVMDATH:NVMDATL is ignored</li> </ul> |

TABLE 13-4: ACTIONS FOR PFM WHEN WR = 1

## 14.5 Register Definitions: PORTB

## REGISTER 14-9: PORTB: PORTB REGISTER

| R/W-x/u                                 | R/W-x/u | R/W-x/u | R/W-x/u | U-0                                                   | U-0 | U-0 | U-0   |
|-----------------------------------------|---------|---------|---------|-------------------------------------------------------|-----|-----|-------|
| RB7                                     | RB6     | RB5     | RB4     | _                                                     | —   | —   | _     |
| bit 7                                   |         |         |         |                                                       | •   |     | bit 0 |
|                                         |         |         |         |                                                       |     |     |       |
| Legend:                                 |         |         |         |                                                       |     |     |       |
| R = Readable bit W = Writable bit       |         |         | bit     | U = Unimplemented bit, read as '0'                    |     |     |       |
| u = Bit is unchanged x = Bit is unknown |         |         | nown    | -n/n = Value at POR and BOR/Value at all other Resets |     |     |       |

| '1' - Bit is sot | '0' – Rit is cloared |
|------------------|----------------------|
| I – DILIS SEL    | 0 – Dit is cleared   |
|                  |                      |

| bit 7-4 | RB<7:4>: PORTB I/O Value bits <sup>(1)</sup> |
|---------|----------------------------------------------|
|         | 1 = Port pin is <u>&gt;</u> Vін              |
|         | 0 = Port pin is <u>&lt;</u> VIL              |
|         |                                              |

bit 3-0 Unimplemented: Read as '0'

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. The actual I/O pin values are read from the PORTB register.

## REGISTER 14-10: TRISB: PORTB TRI-STATE REGISTER

| R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| TRISB7  | TRISB6  | TRISB5  | TRISB4  | —   | —   | —   | —     |
| bit 7   |         | •       |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | TRISB<7:4>: PORTB Tri-State Control bit           |
|---------|---------------------------------------------------|
|         | 1 = PORTB pin configured as an input (tri-stated) |
|         | 0 = PORTB pin configured as an output             |
| bit 3-0 | Unimplemented: Read as '0'                        |

## 14.7 Register Definitions: PORTC

## REGISTER 14-17: PORTC: PORTC REGISTER

| R/W-x/u            | R/W-x/u            | R/W-x/u           | R/W-x/u | R/W-x/u                                            | R/W-x/u           | R/W-x/u | R/W-x/u   |
|--------------------|--------------------|-------------------|---------|----------------------------------------------------|-------------------|---------|-----------|
| RC7 <sup>(2)</sup> | RC6 <sup>(2)</sup> | RC5               | RC4     | RC3                                                | RC2               | RC1     | RC0       |
| bit 7              |                    | ·                 |         |                                                    |                   |         | bit 0     |
|                    |                    |                   |         |                                                    |                   |         |           |
| Legend:            |                    |                   |         |                                                    |                   |         |           |
| R = Readable b     | bit                | W = Writable b    | oit     | U = Unimplem                                       | ented bit, read a | as 'O'  |           |
| u = Bit is uncha   | inged              | x = Bit is unkn   | own     | -n/n = Value at POR and BOR/Value at all other Res |                   |         | er Resets |
| '1' = Bit is set   |                    | '0' = Bit is clea | ared    |                                                    |                   |         |           |

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

2: Present on PIC16(L)F15345 only.

## REGISTER 14-18: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1               | R/W-1/1               | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-----------------------|-----------------------|---------|---------|---------|---------|---------|---------|
| TRISC7 <sup>(1)</sup> | TRISC6 <sup>(1)</sup> | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7                 |                       |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

- TRISC<7:0>: PORTC Tri-State Control bits
- 1 = PORTC pin configured as an input (tri-stated)
- 0 = PORTC pin configured as an output

Note 1: Present on PIC16(L)F15345 only.

#### **REGISTER 14-19: LATC: PORTC DATA LATCH REGISTER**

| R/W-x/u              | R/W-x/u              | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|----------------------|----------------------|---------|---------|---------|---------|---------|---------|
| LATC7 <sup>(2)</sup> | LATC6 <sup>(2)</sup> | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7                |                      |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATC<7:0>: PORTC Output Latch Value bits<sup>(1)</sup>

- **Note 1:** Writes to PORTC are actually written to corresponding LATC register. The actual I/O pin values are read from the PORTC register.
  - 2: Present on PIC16(L)F15345 only.

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. The actual I/O pin values are read from the PORTC register.

|           |            | Default     | Report Volue  | Remappable to  | Pins of PORTx |  |
|-----------|------------|-------------|---------------|----------------|---------------|--|
| NAME      | Name       | Location at | (xxxPPS<4:0>) | PIC16(L)F15325 |               |  |
|           |            | POR         | ( · · · · /   | PORTA          | PORTC         |  |
| INT       | INTPPS     | RA2         | 00010         | •              | •             |  |
| TOCKI     | T0CKIPPS   | RA2         | 00010         | •              | •             |  |
| T1CKI     | T1CKIPSS   | RA5         | 00101         | •              | •             |  |
| T1G       | T1GPPS     | RA4         | 00100         | •              | •             |  |
| T2IN      | T2INPPS    | RA5         | 00101         | •              | •             |  |
| CCP1      | CCP1PPS    | RC5         | 10101         | •              | •             |  |
| CCP2      | CCP2PPS    | RC3         | 10011         | •              | •             |  |
| CWG1IN    | CWG1INPPS  | RA2         | 00010         | •              | •             |  |
| CLCIN0    | CLCIN0PPS  | RC3         | 10011         | •              | •             |  |
| CLCIN1    | CLCIN1PPS  | RC4         | 10100         | •              | •             |  |
| CLCIN2    | CLCIN2PPS  | RC1         | 10001         | •              | •             |  |
| CLCIN3    | CLCIN3PPS  | RA5         | 00101         | •              | •             |  |
| ADACT     | ADACTPPS   | RC2         | 10010         | •              | •             |  |
| SCK1/SCL1 | SSP1CLKPPS | RC0         | 10000         | •              | •             |  |
| SDI1/SDA1 | SSP1DATPPS | RC1         | 10001         | •              | •             |  |
| SS1       | SSP1SS1PPS | RC3         | 10011         | •              | •             |  |
| RX1/DT1   | RX1PPS     | RC5         | 10101         | •              | •             |  |
| CK1       | TX1PPS     | RC4         | 10100         | •              | •             |  |
| RX2/DT2   | RX2PPS     | RC1         | 10001         | •              | •             |  |
| CK2       | TX2PPS     | RC0         | 10000         | •              | •             |  |

| TABLE 15-1 | PPS INPUT SIGNAL | ROUTING | OPTIONS ( | )F15325)  |
|------------|------------------|---------|-----------|-----------|
|            |                  |         |           | JI 10020J |

| U-0              | U-0   | R/W/HS-0/0        | R/W/HS-0/0 | R/W/HS-0/0      | R/W/HS-0/0       | R/W/HS-0/0            | R/W/HS-0/0            |
|------------------|-------|-------------------|------------|-----------------|------------------|-----------------------|-----------------------|
| —                | —     | IOCAF5            | IOCAF4     | IOCAF3          | IOCAF2           | IOCAF1 <sup>(1)</sup> | IOCAF0 <sup>(1)</sup> |
| bit 7            |       |                   |            |                 |                  |                       | bit 0                 |
|                  |       |                   |            |                 |                  |                       |                       |
| Legend:          |       |                   |            |                 |                  |                       |                       |
| R = Readable I   | bit   | W = Writable      | bit        | U = Unimpler    | nented bit, read | as '0'                |                       |
| u = Bit is uncha | anged | x = Bit is unkr   | nown       | -n/n = Value a  | at POR and BO    | R/Value at all o      | ther Resets           |
| '1' = Bit is set |       | '0' = Bit is clea | ared       | HS - Bit is set | t in hardware    |                       |                       |
|                  |       |                   |            |                 |                  |                       |                       |

## REGISTER 17-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER

bit 7-6 Unimplemented: read as '0'

bit 5-0 **IOCAF<5:0>:** Interrupt-on-Change PORTA Flag bits

- 1 = An enabled change was detected on the associated pin.
  - Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx.
- 0 = No change was detected, or the user cleared the detected change.

**Note 1:** If the debugger is enabled, these bits are not available for use.

| Name     | Bit 7  | Bit 6  | Bit 5     | Bit 4   | Bit 3          | Bit 2   | Bit 1   | Bit 0  | Register<br>on page |
|----------|--------|--------|-----------|---------|----------------|---------|---------|--------|---------------------|
| FVRCON   | FVREN  | FVRRDY | TSEN      | TSRNG   | CDAFV          | ′R<1:0> | ADFVR   | 220    |                     |
| ADCON0   |        |        | CHS<      | :5:0>   |                |         | GO/DONE | ADON   | 233                 |
| ADCON1   | ADFM   |        | ADCS<2:0> |         | _              | —       | ADPRE   | F<1:0> | 234                 |
| DAC1CON0 | DAC1EN | —      | DAC10E1   | DAC10E2 | DAC1PSS<1:0> — |         | DAC1NSS | 242    |                     |

TABLE 18-1: SUMMARY OF REGISTERS ASSOCIATED WITH FIXED VOLTAGE REFERENCE

Legend: - = unimplemented locations read as '0'. Shaded cells are not used with the Fixed Voltage Reference.

## 19.0 TEMPERATURE INDICATOR MODULE

This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The main purpose of the temperature indicator module is to provide a temperature-dependent voltage that can be measured by the Analog-to-Digital Converter.

The circuit's range of operating temperature falls between -40°C and +125°C. The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately.

## **19.1 Module Operation**

The temperature indicator module consists of a temperature-sensing circuit that provides a voltage to the device ADC. The analog voltage output, VTSENSE, varies inversely to the device temperature. The output of the temperature indicator is referred to as VOUT.

Figure 19-1 shows a simplified block diagram of the temperature indicator module.

#### FIGURE 19-1: TEMPERATURE INDICATOR BLOCK DIAGRAM



The output of the circuit is measured using the internal Analog-to-Digital Converter. A channel is reserved for the temperature circuit output. Refer to Section 20.0 "Analog-to-Digital Converter (ADC) Module" for detailed information.

The ON/OFF bit for the module is located in the FVRCON register. See **Section 18.0** "**Fixed Voltage Reference (FVR)**" for more information. The circuit is enabled by setting the TSEN bit of the FVRCON register. When the module is disabled, the circuit draws no current.

The circuit operates in either High or Low range. Refer to **Section 19.5** "**Temperature Indicator Range**" for more details on the range settings.

## **19.2** Estimation of Temperature

This section describes how the sensor voltage can be used to estimate the temperature of the module. To use the sensor, the output voltage, VTSENSE, is measured and the corresponding temperature is determined. Equation 19-1 provides an estimate for the die temperature based on the VTSENSE value.

## EQUATION 19-1: SENSOR TEMPERATURE

$$T_{SENSE} = V_{TSENSE} \times (-Mt) + T_{OFFSET}$$

Where:

Mt = 1/Mv, where Mv = sensor voltage sensitivity (V/°C). TOFFSET is the temperature difference between the theoretical temperature and the actual temperature.

# 25.0 TIMER0 MODULE

The Timer0 module is an 8/16-bit timer/counter with the following features:

- 16-bit timer/counter
- 8-bit timer/counter with programmable period
- Synchronous or asynchronous operation
- · Selectable clock sources
- Programmable prescaler (independent of Watchdog Timer)
- Programmable postscaler
- Operation during Sleep mode
- Interrupt on match or overflow
- Output on I/O pin (via PPS) or to other peripherals

## 25.1 Timer0 Operation

Timer0 can operate as either an 8-bit timer/counter or a 16-bit timer/counter. The mode is selected with the T016BIT bit of the T0CON register.

#### 25.1.1 16-BIT MODE

In normal operation, TMR0 increments on the rising edge of the clock source. A 15-bit prescaler on the clock input gives several prescale options (see prescaler control bits, T0CKPS<3:0> in the T0CON1 register).

# 25.1.1.1 Timer0 Reads and Writes in 16-Bit Mode

TMR0H is not the actual high byte of Timer0 in 16-bit mode. It is actually a buffered version of the real high byte of Timer0, which is neither directly readable nor writable (see Figure 25-1). TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte was valid, due to a rollover between successive reads of the high and low byte.

Similarly, a write to the high byte of Timer0 must also take place through the TMR0H Buffer register. The high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once.

## 25.1.2 8-BIT MODE

In normal operation, TMR0 increments on the rising edge of the clock source. A 15-bit prescaler on the clock input gives several prescale options (see prescaler control bits, T0CKPS<3:0> in the T0CON1 register).

The value of TMR0L is compared to that of the Period buffer, a copy of TMR0H, on each clock cycle. When the two values match, the following events happen:

- TMR0\_out goes high for one prescaled clock period
- TMR0L is reset
- The contents of TMR0H are copied to the period buffer

In 8-bit mode, the TMR0L and TMR0H registers are both directly readable and writable. The TMR0L register is cleared on any device Reset, while the TMR0H register initializes at FFh.

Both the prescaler and postscaler counters are cleared on the following events:

- A write to the TMR0L register
- A write to either the T0CON0 or T0CON1 registers
- <u>Any device Reset Power-on Reset (POR),</u> MCLR Reset, Watchdog Timer Reset (WDTR) or
- Brown-out Reset (BOR)

#### 25.1.3 COUNTER MODE

In Counter mode, the prescaler is normally disabled by setting the T0CKPS bits of the T0CON1 register to '0000'. Each rising edge of the clock input (or the output of the prescaler if the prescaler is used) increments the counter by '1'.

#### 25.1.4 TIMER MODE

In Timer mode, the Timer0 module will increment every instruction cycle as long as there is a valid clock signal and the T0CKPS bits of the T0CON1 register (Register 25-2) are set to '0000'. When a prescaler is added, the timer will increment at the rate based on the prescaler value.

#### 25.1.5 ASYNCHRONOUS MODE

When the T0ASYNC bit of the T0CON1 register is set (T0ASYNC = '1'), the counter increments with each rising edge of the input source (or output of the prescaler, if used). Asynchronous mode allows the counter to continue operation during Sleep mode provided that the clock also continues to operate during Sleep.

## 25.1.6 SYNCHRONOUS MODE

When the T0ASYNC bit of the T0CON1 register is clear (T0ASYNC = 0), the counter clock is synchronized to the system oscillator (Fosc/4). When operating in Synchronous mode, the counter clock frequency cannot exceed Fosc/4.

## **30.3 Selectable Input Sources**

The CWG generates the output waveforms from the input sources in Table 30-2.

#### TABLE 30-2: SELECTABLE INPUT SOURCES

| Source Peripheral | Signal Name |
|-------------------|-------------|
| CWG input PPS pin | CWG1IN PPS  |
| CCP1              | CCP1_out    |
| CCP2              | CCP2_out    |
| PWM3              | PWM3_out    |
| PWM4              | PWM4_out    |
| PWM5              | PWM5_out    |
| PWM6              | PWM6_out    |
| NCO               | NCO1_out    |
| Comparator C1     | C1OUT_sync  |
| Comparator C2     | C2OUT_sync  |
| CLC1              | LC1_out     |
| CLC2              | LC2_out     |
| CLC3              | LC3_out     |
| CLC4              | LC4_out     |

The input sources are selected using the CWG1ISM register.

## 30.4 Output Control

#### 30.4.1 POLARITY CONTROL

The polarity of each CWG output can be selected independently. When the output polarity bit is set, the corresponding output is active-high. Clearing the output polarity bit configures the corresponding output as active-low. However, polarity does not affect the override levels. Output polarity is selected with the POLx bits of the CWG1CON1. Auto-shutdown and steering options are unaffected by polarity.

## 33.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VoL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 33-3 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 33.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 33-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXxREG register.

#### 33.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXxSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

**Note:** The TXxIF Transmitter Interrupt flag is set when the TXEN enable bit is set.

## 33.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXxREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXxREG until the Stop bit of the previous character has been transmitted. The pending character in the TXxREG is then transferred to the TSR in one TcY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXxREG.

#### 33.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDxCON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 33.4.1.2 "Clock Polarity"**.

#### 33.1.1.4 Transmit Interrupt Flag

The TXxIF interrupt flag bit of the PIR3 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXxREG. In other words, the TXxIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXxREG. The TXxIF flag bit is not cleared immediately upon writing TXxREG. TXxIF becomes valid in the second instruction cycle following the write execution. Polling TXxIF immediately following the TXxREG write will return invalid results. The TXxIF bit is read-only, it cannot be set or cleared by software.

The TXxIF interrupt can be enabled by setting the TXxIE interrupt enable bit of the PIE3 register. However, the TXxIF flag bit will be set whenever the TXxREG is empty, regardless of the state of TXxIE enable bit.

To use interrupts when transmitting data, set the TXxIE bit only when there is more data to send. Clear the TXxIE interrupt enable bit upon writing the last character of the transmission to the TXxREG.

#### 33.1.2.8 Asynchronous Reception Setup:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- 3. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 4. If interrupts are desired, set the RXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set the RX9 bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RXxIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RXxIE interrupt enable bit was also set.
- 8. Read the RCxSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

ASYNCHRONOUS RECEPTION

#### 33.1.2.9 9-bit Address Detection Mode Setup

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. Enable 9-bit reception by setting the RX9 bit.
- 6. Enable address detection by setting the ADDEN bit.
- 7. Enable reception by setting the CREN bit.
- The RXxIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RXxIE interrupt enable bit was also set.
- 9. Read the RCxSTA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

| RX/DT pin                                      | Start<br>bit bit 0 / bit 1 / 5 / bit 7/8 / Stop<br>bit bit / bit 0 / 5 / bit 7/8 / Stop bit / bit 7/8 / Stop bit / bit 7/8 / Stop bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rcv Shift<br>Reg →<br>Rcv Buffer Reg.<br>RCIDL | Word 1 Word 2 Screen Sc |
| Read Rcv<br>Buffer Reg.<br>RCxREG              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RXxIF<br>(Interrupt Flag)                      | <u></u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OERR bit                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CREN                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Note: This caus                                | ; timing diagram shows three words appearing on the RX input. The RCxREG (receive buffer) is read after the third word, sing the OERR (overrun) bit to be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

**FIGURE 33-5:** 

## 36.2 General Format for Instructions

| Mnemonic,                              |      | Description                   |         | 14-Bit Opcode |      |      | )    | Status   | Notes |
|----------------------------------------|------|-------------------------------|---------|---------------|------|------|------|----------|-------|
| Oper                                   | ands | Description                   |         | MSb           |      |      | LSb  | Affected | Notes |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |      |                               |         |               |      |      |      |          |       |
| ADDWF                                  | f, d | Add W and f                   | 1       | 00            | 0111 | dfff | ffff | C, DC, Z | 2     |
| ADDWFC                                 | f, d | Add with Carry W and f        | 1       | 11            | 1101 | dfff | ffff | C, DC, Z | 2     |
| ANDWF                                  | f, d | AND W with f                  | 1       | 00            | 0101 | dfff | ffff | Z        | 2     |
| ASRF                                   | f, d | Arithmetic Right Shift        | 1       | 11            | 0111 | dfff | ffff | C, Z     | 2     |
| LSLF                                   | f, d | Logical Left Shift            | 1       | 11            | 0101 | dfff | ffff | C, Z     | 2     |
| LSRF                                   | f, d | Logical Right Shift           | 1       | 11            | 0110 | dfff | ffff | C, Z     | 2     |
| CLRF                                   | f    | Clear f                       | 1       | 00            | 0001 | lfff | ffff | Z        | 2     |
| CLRW                                   | _    | Clear W                       | 1       | 00            | 0001 | 0000 | 00xx | Z        |       |
| COMF                                   | f, d | Complement f                  | 1       | 00            | 1001 | dfff | ffff | Z        | 2     |
| DECF                                   | f, d | Decrement f                   | 1       | 00            | 0011 | dfff | ffff | Z        | 2     |
| INCF                                   | f, d | Increment f                   | 1       | 00            | 1010 | dfff | ffff | Z        | 2     |
| IORWF                                  | f, d | Inclusive OR W with f         | 1       | 00            | 0100 | dfff | ffff | Z        | 2     |
| MOVF                                   | f, d | Move f                        | 1       | 00            | 1000 | dfff | ffff | Z        | 2     |
| MOVWF                                  | f    | Move W to f                   | 1       | 00            | 0000 | 1fff | ffff |          | 2     |
| RLF                                    | f, d | Rotate Left f through Carry   | 1       | 00            | 1101 | dfff | ffff | С        | 2     |
| RRF                                    | f, d | Rotate Right f through Carry  | 1       | 00            | 1100 | dfff | ffff | С        | 2     |
| SUBWF                                  | f, d | Subtract W from f             | 1       | 00            | 0010 | dfff | ffff | C, DC, Z | 2     |
| SUBWFB                                 | f, d | Subtract with Borrow W from f | 1       | 11            | 1011 | dfff | ffff | C, DC, Z | 2     |
| SWAPF                                  | f, d | Swap nibbles in f             | 1       | 00            | 1110 | dfff | ffff |          | 2     |
| XORWF                                  | f, d | Exclusive OR W with f         | 1       | 00            | 0110 | dfff | ffff | Z        | 2     |
|                                        |      | BYTE ORIENTED SKIP O          | PERATIO | ONS           |      |      |      |          |       |
| DECES7                                 | f, d | Decrement f, Skip if 0        | 1(2)    | 00            | 1011 | dfff | ffff |          | 1, 2  |
| INCFSZ                                 | f, d | Increment f, Skip if 0        | 1(2)    | 00            | 1111 | dfff | ffff |          | 1, 2  |
|                                        |      | BIT-ORIENTED FILE REGIST      | ER OPER |               | IS   | 1    |      |          |       |
| BCE                                    | f, b | Bit Clear f                   | 1       | 01            | 00bb | bfff | ffff |          | 2     |
| BSF                                    | f, b | Bit Set f                     | 1       | 01            | 01bb | bfff | ffff |          | 2     |
|                                        |      | BIT-ORIENTED SKIP O           | PERATIO | NS            |      |      |      |          |       |
| BTFSC                                  | f, b | Bit Test f, Skip if Clear     | 1 (2)   | 01            | 10bb | bfff | ffff |          | 1, 2  |
| BTFSS                                  | f, b | Bit Test f, Skip if Set       | 1 (2)   | 01            | 11bb | bfff | ffff |          | 1, 2  |
| LITERAL OPERATIONS                     |      |                               |         |               |      |      |      |          |       |
| ADDLW                                  | k    | Add literal and W             | 1       | 11            | 1110 | kkkk | kkkk | C, DC, Z |       |
| ANDLW                                  | k    | AND literal with W            | 1       | 11            | 1001 | kkkk | kkkk | Z        |       |
| IORLW                                  | k    | Inclusive OR literal with W   | 1       | 11            | 1000 | kkkk | kkkk | Z        |       |
| MOVLB                                  | k    | Move literal to BSR           | 1       | 00            | 000  | 0k   | kkkk |          |       |
| MOVLP                                  | k    | Move literal to PCLATH        | 1       | 11            | 0001 | 1kkk | kkkk |          |       |
| MOVLW                                  | k    | Move literal to W             | 1       | 11            | 0000 | kkkk | kkkk |          |       |
| SUBLW                                  | k    | Subtract W from literal       | 1       | 11            | 1100 | kkkk | kkkk | C, DC, Z |       |
| XORLW                                  | k    | Exclusive OR literal with W   | 1       | 11            | 1010 | kkkk | kkkk | Z        |       |
| ·                                      |      |                               | •       |               |      |      |      | ·        |       |

## TABLE 36-3: INSTRUCTION SET

**Note 1:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

2: If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle.

## 37.2 Standard Operating Conditions

| S7.2 Standard Operating Conditions                                        | $\wedge$          |
|---------------------------------------------------------------------------|-------------------|
| The standard operating conditions for any device are defined as:          | $\langle \rangle$ |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                      |                   |
| VDD — Operating Supply Voltage <sup>(1)</sup>                             | $\sim$            |
| PIC16LF15325/45                                                           | $\sim$            |
| VDDMIN (Fosc ≤ 16 MHz)                                                    | )                 |
| VDDMIN (Fosc $\leq$ 32 MHz)                                               | +2.5V             |
| VDDMAX                                                                    | +3.6V             |
| PIC16F15325/45                                                            | $\searrow$        |
| VDDMIN (Fosc ≤ 16 MHz)                                                    | +2.3V             |
| VDDMIN (Fosc ≤ 32 MHz)                                                    | +2.5V             |
| VDDMAX                                                                    | +5.5V             |
| TA — Operating Ambient Temperature Range                                  |                   |
| Industrial Temperature                                                    |                   |
| TA_MIN                                                                    | 40°C              |
| Та_мах                                                                    | +85°C             |
| Extended Temperature                                                      |                   |
| Та_міл                                                                    | 40°C              |
| Та_мах                                                                    | +125°C            |
| Note 1: See Parameter Supply Voltage, DS Characteristics: Supply Voltage. |                   |

| TABLE 37-9. FLL SPECIFICATIONS | TABLE 37-9: | PLL SPECIFICATIONS |
|--------------------------------|-------------|--------------------|
|--------------------------------|-------------|--------------------|

| Standar       | d Operatir | ng Conditions (unless otherwise stated) VD | D≥2.5V |       |                                |       |            |
|---------------|------------|--------------------------------------------|--------|-------|--------------------------------|-------|------------|
| Param.<br>No. | Sym.       | Characteristic                             | Min.   | Тур†  | Max.                           | Units | Conditions |
| PLL01         | FPLLIN     | PLL Input Frequency Range                  | 4      | _     | 8                              | MHz   |            |
| PLL02         | FPLLOUT    | PLL Output Frequency Range                 | 16     | —     | 32                             | MHz   | Note 1     |
| PLL03         | TPLLST     | PLL Lock Time from Start-up                | _      | 200 🦯 | $\overline{\langle - \rangle}$ | _µs_  | 7          |
| PLL04         | FPLLJIT    | PLL Output Frequency Stability (Jitter)    | -0.25  | _ \   | 0.25                           | -%    |            |
| *             | These p    | arameters are characterized but not tested |        |       | //                             |       |            |

These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance t only and are not tested.

Note 1: The output frequency of the PLL must meet the Fosc requirements listed in Parameter D002.

| Standard      | Operating Co          | nditions (unless otherwise stated)                                    | 1                    | 1    |       | I           | <u> </u>                         |
|---------------|-----------------------|-----------------------------------------------------------------------|----------------------|------|-------|-------------|----------------------------------|
| Param.<br>No. | Symbol                | Characteristic                                                        | Min.                 | Тур† | Max.  | Units       | Conditions                       |
| SP70*         | TssL2scH,<br>TssL2scL | $\overline{SS}\downarrow$ to SCK $\downarrow$ or SCK $\uparrow$ input | 2.25*Tcy             | —    |       | ns          |                                  |
| SP71*         | TscH                  | SCK input high time (Slave mode)                                      | Tcy + 20             | _    | —     | ns          |                                  |
| SP72*         | TscL                  | SCK input low time (Slave mode)                                       | Tcy + 20             | _    | —     | ns          |                                  |
| SP73*         | TDIV2scH,<br>TDIV2scL | Setup time of SDI data input to SCK edge                              | 100                  | - /  | 1     | ns          |                                  |
| SP74*         | TscH2DIL,<br>TscL2DIL | Hold time of SDI data input to SCK edge                               | 100                  |      |       | - <b>AS</b> | 7                                |
| SP75*         | TDOR                  | SDO data output rise time                                             | —                    | 10   | 25    | ns          | $3.0V \le VDD \le 5.5V$          |
|               |                       |                                                                       | - <                  | 25   | \$0 < | ns          | $1.8V \leq V\text{DD} \leq 5.5V$ |
| SP76*         | TDOF                  | SDO data output fall time                                             | _ `                  | 10   | 25    | ns          |                                  |
| SP77*         | TssH2doZ              | SS↑ to SDO output high-impedance                                      | 10                   |      | 50    | ns          |                                  |
| SP78*         | TscR                  | SCK output rise time                                                  | $\checkmark$         | -10  | _⁄25  | ns          | $3.0V \leq V\text{DD} \leq 5.5V$ |
|               |                       | (Master mode)                                                         | $\langle - \rangle$  | 25   | 50    | ns          | $1.8V \leq V\text{DD} \leq 5.5V$ |
| SP79*         | TscF                  | SCK output fall time (Master mode)                                    |                      | 10   | 25    | ns          |                                  |
| SP80*         | TscH2doV,             | SDO data output valid after SCK edge                                  |                      | _    | 50    | ns          | $3.0V \leq V\text{DD} \leq 5.5V$ |
|               | TscL2doV              |                                                                       | $\sim \sim$          | _    | 145   | ns          | $1.8V \leq V\text{DD} \leq 5.5V$ |
| SP81*         | TDOV2scH,<br>TDOV2scL | SDO data output setup to SCK edge                                     | 1 TCy                | _    | —     | ns          |                                  |
| SP82*         | TssL2doV              | SDO data output valid after SS edge                                   | $\bigtriangledown$ - |      | 50    | ns          |                                  |
| SP83*         | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                                   | 1.5 TCY + 40         | —    | _     | ns          |                                  |

## TABLE 37-23: SPI MODE REQUIREMENTS

\* These parameters are characterized but not tested

+ Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

© 2016 Microchip Technology Inc.

The following sections give the technical details of the packages.

## 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | INCHES           |          |      |      |  |  |
|----------------------------|------------------|----------|------|------|--|--|
| C                          | Dimension Limits |          |      | MAX  |  |  |
| Number of Pins             | N                | 14       |      |      |  |  |
| Pitch                      | е                | .100 BSC |      |      |  |  |
| Top to Seating Plane       | А                | -        | -    | .210 |  |  |
| Molded Package Thickness   | A2               | .115     | .130 | .195 |  |  |
| Base to Seating Plane      | A1               | .015     | -    | -    |  |  |
| Shoulder to Shoulder Width | E                | .290     | .310 | .325 |  |  |
| Molded Package Width       | E1               | .240     | .250 | .280 |  |  |
| Overall Length             | D                | .735     | .750 | .775 |  |  |
| Tip to Seating Plane       | L                | .115     | .130 | .150 |  |  |
| Lead Thickness             | С                | .008     | .010 | .015 |  |  |
| Upper Lead Width           | b1               | .045     | .060 | .070 |  |  |
| Lower Lead Width           | b                | .014     | .018 | .022 |  |  |
| Overall Row Spacing §      | eB               | -        | -    | .430 |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                 | [X] <sup>(1)</sup>                                                              | ×                                                                                                  | <u>/xx</u>              | <u>xxx</u> | Exa | amples                 | 5:                                                                                                                                                                                                                                                                                     |
|--------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------|------------|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                   | Tape and Reel<br>Option                                                         | Temperature<br>Range                                                                               | Package                 | Pattern    | a)  | PIC16<br>Exten<br>SPDI | 8F15325- E/SP<br>Ided temperature<br>P package                                                                                                                                                                                                                                         |
| Device:                  | PIC16F15325,<br>PIC16F15345,                                                    | PIC16LF15325<br>PIC16LF15345                                                                       |                         |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Tape and Reel<br>Option: | Blank = Stan<br>T = Tape                                                        | dard packaging (tu<br>e and Reel <sup>(1)</sup>                                                    | ibe or tray)            |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Temperature<br>Range:    | I = -40<br>E = -40                                                              | °C to +85°C (I<br>°C to +125°C (I                                                                  | ndustrial)<br>Extended) |            |     |                        |                                                                                                                                                                                                                                                                                        |
| Package: <sup>(2)</sup>  | JQ = 16-<br>P = 14-<br>SL = 14-<br>SO = 20-<br>SS = 20-<br>ST = 14-<br>GZ = 20- | ead, 20-lead UQF<br>ead, 20-lead PDIF<br>ead SOIC<br>ead SOIC<br>ead SSOP<br>ead TSSOP<br>ead UQFN | N 4x4x0.5mm             |            | Not | e 1:                   | Tape and Reel identifier only appears in<br>the catalog part number description. This<br>identifier is used for ordering purposes and<br>is not printed on the device package.<br>Check with your Microchip Sales Office<br>for package availability with the Tape and<br>Reel option. |
| Pattern:                 | QTP, SQTP, C<br>(blank otherwi                                                  | ode or Special Rea<br>se)                                                                          | quirements              |            |     | 2:                     | www.microchip.com/packaging options may<br>be available. Check<br>www.microchip.com/packaging for<br>small-form factor package availability, or<br>contact your local Sales Office.                                                                                                    |