



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 8051                                                                      |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 18MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, UART/USART                                              |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 18                                                                        |
| Program Memory Size        | 8KB (8K x 8)                                                              |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                               |
| Data Converters            | A/D 4x8b; D/A 1x8b                                                        |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-TSSOP (0.173", 4.40mm Width)                                           |
| Supplier Device Package    | 20-TSSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc9251fdh-112 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

8-bit microcontroller with 8-bit ADC

### 4. Block diagram



8-bit microcontroller with 8-bit ADC

#### 6. Pinning information

#### 6.1 Pinning



8-bit microcontroller with 8-bit ADC

| Symbol          | Pin<br>TSSOP20,<br>DIP20 | Туре | Description                                                                                                                                                                                                                                                                                                                     |
|-----------------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P3.0/XTAL2/     | 7                        | I/O  | <b>P3.0</b> — Port 3 bit 0.                                                                                                                                                                                                                                                                                                     |
| CLKOUT          |                          | 0    | <b>XTAL2</b> — Output from the oscillator amplifier (when a crystal oscillator option is selected via the flash configuration).                                                                                                                                                                                                 |
|                 |                          | 0    | <b>CLKOUT</b> — CPU clock divided by 2 when enabled via SFR bit (ENCLK -TRIM.6).<br>It can be used if the CPU clock is the internal RC oscillator, watchdog oscillator or<br>external clock input, except when XTAL1/XTAL2 are used to generate clock source<br>for the RTC/system timer.                                       |
| P3.1/XTAL1      | 6                        | I/O  | <b>P3.1</b> — Port 3 bit 1.                                                                                                                                                                                                                                                                                                     |
|                 |                          | 1    | <b>XTAL1</b> — Input to the oscillator circuit and internal clock generator circuits (when selected via the flash configuration). It can be a port pin if internal RC oscillator or watchdog oscillator is used as the CPU clock source, <b>and</b> if XTAL1/XTAL2 are not used to generate the clock for the RTC/system timer. |
| V <sub>SS</sub> | 5                        | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                          |
| V <sub>DD</sub> | 15                       | I    | <b>Power supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes.                                                                                                                                                                                                                |

 Table 3.
 Pin description ...continued

[1] Input/output for P1.0 to P1.4, P1.6, P1.7. Input for P1.5.

#### Table 4.Special function registers - P89LPC9201/9211/922A1\* indicates SFRs that are bit addressable. P89LPC9

| X1                 | Name   | Description                          | SFR    | Bit functio | ns and addre | esses          |               |               |               |               |              | Reset         | value     |
|--------------------|--------|--------------------------------------|--------|-------------|--------------|----------------|---------------|---------------|---------------|---------------|--------------|---------------|-----------|
|                    |        |                                      | addr.  | MSB         |              |                |               |               |               |               | LSB          | Hex           | Binary    |
|                    | IP0H   | Interrupt<br>priority 0 high         | B7H    | -           | PWDRTH       | PBOH           | PSH/<br>PSRH  | PT1H          | PX1H          | PT0H          | PX0H         | 00 <u>[1]</u> | x000 0000 |
| -                  |        | Bit a                                | ddress | FF          | FE           | FD             | FC            | FB            | FA            | F9            | F8           |               |           |
|                    | IP1*   | Interrupt<br>priority 1              | F8H    | -           | PST          | -              | -             | -             | PC            | PKBI          | PI2C         | 00 <u>[1]</u> | 00x0 0000 |
| -                  | IP1H   | Interrupt<br>priority 1 high         | F7H    | -           | PSTH         | -              | -             | -             | PCH           | PKBIH         | PI2CH        | 00 <u>[1]</u> | 00x0 0000 |
|                    | KBCON  | Keypad control<br>register           | 94H    | -           | -            | -              | -             | -             | -             | PATN<br>_SEL  | KBIF         | 00 <u>[1]</u> | xxxx xx00 |
| All information pr | KBMASK | Keypad<br>interrupt mask<br>register | 86H    |             |              |                |               |               |               |               |              | 00            | 0000 0000 |
| ovided in thi      | KBPATN | Keypad pattern register              | 93H    |             |              |                |               |               |               |               |              | FF            | 1111 1111 |
| s docu             |        | Bit a                                | ddress | 87          | 86           | 85             | 84            | 83            | 82            | 81            | 80           |               |           |
| ment is sub        | P0*    | Port 0                               | 80H    | T1/KB7      | CMP1<br>/KB6 | CMPREF<br>/KB5 | CIN1A<br>/KB4 | CIN1B<br>/KB3 | CIN2A<br>/KB2 | CIN2B<br>/KB1 | CMP2<br>/KB0 | [1]           |           |
| ect to             |        | Bit a                                | ddress | 97          | 96           | 95             | 94            | 93            | 92            | 91            | 90           |               |           |
| egal di            | P1*    | Port 1                               | 90H    | -           | -            | RST            | INT1          | INT0/SDA      | T0/SCL        | RXD           | TXD          | <u>[1]</u>    |           |
| sclaime            |        | Bit a                                | ddress | B7          | B6           | B5             | B4            | B3            | B2            | B1            | B0           |               |           |
| ers.               | P3*    | Port 3                               | B0H    | -           | -            | -              | -             | -             | -             | XTAL1         | XTAL2        | <u>[1]</u>    |           |
| -                  | P0M1   | Port 0 output<br>mode 1              | 84H    | (P0M1.7)    | (P0M1.6)     | (P0M1.5)       | (P0M1.4)      | (P0M1.3)      | (P0M1.2)      | (P0M1.1)      | (P0M1.0)     | FF <u>[1]</u> | 1111 1111 |
| -                  | P0M2   | Port 0 output<br>mode 2              | 85H    | (P0M2.7)    | (P0M2.6)     | (P0M2.5)       | (P0M2.4)      | (P0M2.3)      | (P0M2.2)      | (P0M2.1)      | (P0M2.0)     | 00 <u>[1]</u> | 0000 0000 |
| -                  | P1M1   | Port 1 output<br>mode 1              | 91H    | (P1M1.7)    | (P1M1.6)     | -              | (P1M1.4)      | (P1M1.3)      | (P1M1.2)      | (P1M1.1)      | (P1M1.0)     | D3[1]         | 11x1 xx11 |
| © NXP B.V.         | P1M2   | Port 1 output<br>mode 2              | 92H    | (P1M2.7)    | (P1M2.6)     | -              | (P1M2.4)      | (P1M2.3)      | (P1M2.2)      | (P1M2.1)      | (P1M2.0)     | 00 <u>[1]</u> | 00x0 xx00 |
| . 2012. All ri     | P3M1   | Port 3 output<br>mode 1              | B1H    | -           | -            | -              | -             | -             | -             | (P3M1.1)      | (P3M1.0)     | 03 <u>[1]</u> | xxxx xx11 |
| ghts reserv        | P3M2   | Port 3 output mode 2                 | B2H    | -           | -            | -              | -             | -             | -             | (P3M2.1)      | (P3M2.0)     | 00 <u>[1]</u> | xxxx xx00 |

**NXP Semiconductors** 

P89LPC9201/9211/922A1/9241/9251 8-bit microcontroller with 8-bit ADC

#### Special function registers - P89LPC9241/9251 ... continued Table 6. PLPC

| Name   | Description                             | SFR    | Bit function | ns and addre | esses  |        |        |        |        |        | Reset  | value     |
|--------|-----------------------------------------|--------|--------------|--------------|--------|--------|--------|--------|--------|--------|--------|-----------|
|        |                                         | addr.  | MSB          |              |        |        |        |        |        | LSB    | Hex    | Binary    |
| SP     | Stack pointer                           | 81H    |              |              |        |        |        |        |        |        | 07     | 0000 011  |
| TAMOD  | Timer 0 and 1 auxiliary mode            | 8FH    | -            | -            | -      | T1M2   | -      | -      | -      | T0M2   | 00     | xxx0 xxx0 |
|        | Bit a                                   | ddress | 8F           | 8E           | 8D     | 8C     | 8B     | 8A     | 89     | 88     |        |           |
| TCON*  | Timer 0 and 1 control                   | 88H    | TF1          | TR1          | TF0    | TR0    | IE1    | IT1    | IE0    | IT0    | 00     | 0000 000  |
| TH0    | Timer 0 high                            | 8CH    |              |              |        |        |        |        |        |        | 00     | 0000 000  |
| TH1    | Timer 1 high                            | 8DH    |              |              |        |        |        |        |        |        | 00     | 0000 000  |
| TL0    | Timer 0 low                             | 8AH    |              |              |        |        |        |        |        |        | 00     | 0000 000  |
| TL1    | Timer 1 low                             | 8BH    |              |              |        |        |        |        |        |        | 00     | 0000 000  |
| TMOD   | Timer 0 and 1<br>mode                   | 89H    | T1GATE       | T1C/T        | T1M1   | T1M0   | TOGATE | T0C/T  | T0M1   | T0M0   | 00     | 0000 000  |
| TRIM   | Internal<br>oscillator trim<br>register | 96H    | RCCLK        | ENCLK        | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0 | [5][6] |           |
| WDCON  | Watchdog<br>control register            | A7H    | PRE2         | PRE1         | PRE0   | -      | -      | WDRUN  | WDTOF  | WDCLK  | [4][6] |           |
| WDL    | Watchdog load                           | C1H    |              |              |        |        |        |        |        |        | FF     | 1111 1111 |
| WFEED1 | Watchdog<br>feed 1                      | C2H    |              |              |        |        |        |        |        |        |        |           |
| WFEED2 | Watchdog<br>feed 2                      | СЗН    |              |              |        |        |        |        |        |        |        |           |

[3] The RSTSRC register reflects the cause of the P89LPC9241/9251 reset except BOIF bit. Upon a power-up reset, all reset source flags are cleared except POF and BOF; the power-on reset value is x011 0000.

After reset, the value is 1110 01x1, i.e., PRE2 to PRE0 are all logic 1, WDRUN = 1 and WDCLK = 1. WDTOF bit is logic 1 after watchdog reset and is logic 0 after power-on reset. [4] Other resets will not affect WDTOF.

On power-on reset and watchdog reset, the TRIM SFR is initialized with a factory preprogrammed value. Other resets will not cause initialization of the TRIM register. [5]

[6] The only reset sources that affect these SFRs are power-on reset and watchdog reset.

CLKCON register reset value comes from UCFG1 and UCFG2. The reset value of CLKCON.2 to CLKCON.0 come from UCFG1.2 to UCFG1.0 and reset value of CLKDBL bit comes from UCFG2.7

Rev. 2.1 27 August 2012

# 24 of 75

© NXP B.V. 2012. AI

NXP Semiconductors

#### Extended special function registers - P89LPC9241/9251[1] Table 7.

| N | lame   | Description                               | SFR   | Bit functions | and addre | sses |        |        |       |         |         | Rese       | t value   |
|---|--------|-------------------------------------------|-------|---------------|-----------|------|--------|--------|-------|---------|---------|------------|-----------|
| • |        |                                           | addr. | MSB           |           |      |        |        |       |         | LSB     | Hex        | Binary    |
| В | ODCFG  | BOD<br>configuration<br>register          | FFC8H | -             | -         | -    | -      | -      | -     | BOICFG1 | BOICFG0 | [2]        |           |
| С | LKCON  | CLOCK Control register                    | FFDEH | CLKOK         | -         | -    | XTALWD | CLKDBL | FOSC2 | FOSC1   | FOSC0   | <u>[3]</u> |           |
| Т | PSCON  | Temperature<br>sensor control<br>register | FFCAH | -             | -         | -    | -      | TSEL1  | TSEL0 | -       | -       | 00         | 0000 0000 |
| R | TCDATH | Real-time clock<br>data register<br>high  | FFBFH |               |           |      |        |        |       |         |         | 00         | 0000 0000 |
| R | TCDATL | Real-time clock data register low         | FFBEH |               |           |      |        |        |       |         |         | 00         | 0000 0000 |

Extended SFRs are physically located on-chip but logically located in external data memory address space (XDATA). The MOVX A, @DPTR and MOVX @DPTR, A instructions are [1] used to access these extended SFRs.

The BOICFG1/0 will be copied from UCFG1.5 and UCFG1.3 when power-on reset. [2]

CLKCON register reset value comes from UCFG1 and UCFG2. The reset value of CLKCON.2 to CLKCON.0 come from UCFG1.2 to UCFG1.0 and reset value of CLKDBL bit [3] comes from UCFG2.7.

© NXP B.V. 2012. All rights reserved. 25 of 75

docu

nent is subject to legal discla

Product data sheet

#### 7.2 Enhanced CPU

The P89LPC9201/9211/922A1/9241/9251 uses an enhanced 80C51 CPU which runs at six times the speed of standard 80C51 devices. A machine cycle consists of two CPU clock cycles, and most instructions execute in one or two machine cycles.

#### 7.3 Clocks

#### 7.3.1 Clock definitions

The P89LPC9201/9211/922A1/9251 device has several internal clocks as defined below:

**OSCCLK** — Input to the DIVM clock divider. OSCCLK is selected from one of four clock sources (see <u>Figure 8</u>) and can also be optionally divided to a slower frequency (see Section 7.11 "CCLK modification: DIVM register").

**Remark:** fosc is defined as the OSCCLK frequency.

**CCLK** — CPU clock; output of the clock divider. There are two CCLK cycles per machine cycle, and most instructions are executed in one to two machine cycles (two or four CCLK cycles).

**RCCLK** — The internal 7.373 MHz RC oscillator output. The clock doubler option, when enabled, provides an output frequency of 14.746 MHz.

PCLK — Clock for the various peripheral devices and is <sup>CCLK</sup>/<sub>2</sub>.

#### 7.3.2 CPU clock (OSCCLK)

The P89LPC9201/9211/922A1/9241/9251 provides several user-selectable oscillator options in generating the CPU clock. This allows optimization for a range of needs from high precision to lowest possible cost. These options are configured when the flash is programmed and include an on-chip watchdog oscillator, an on-chip RC oscillator, an oscillator using an external crystal, or an external clock source.

#### 7.4 Crystal oscillator option

The crystal oscillator can be optimized for low, medium, or high frequency crystals covering a range from 20 kHz to 18 MHz. It can be the clock source of OSCCLK and RTC. Low speed oscillator option can be the clock source of WDT.

#### 7.4.1 Low speed oscillator option

This option supports an external crystal in the range of 20 kHz to 100 kHz. Ceramic resonators are also supported in this configuration.

#### 7.4.2 Medium speed oscillator option

This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration.

#### 7.4.3 High speed oscillator option

This option supports an external crystal in the range of 4 MHz to 18 MHz. Ceramic resonators are also supported in this configuration.

#### 7.13 Memory organization

The various P89LPC9201/9211/922A1/9241/9251 memory spaces are as follows:

DATA

128 bytes of internal data memory space (00H:7FH) accessed via direct or indirect addressing, using instructions other than MOVX and MOVC. All or part of the Stack may be in this area.

IDATA

Indirect Data. 256 bytes of internal data memory space (00H:FFH) accessed via indirect addressing using instructions other than MOVX and MOVC. All or part of the Stack may be in this area. This area includes the DATA area and the 128 bytes immediately above it.

SFR

Special Function Registers. Selected CPU registers and peripheral control and status registers, accessible only via direct addressing.

• CODE

64 kB of Code memory space, accessed as part of program execution and via the MOVC instruction. The P89LPC9201/9211/922A1/9241/9251 has 2 kB/4 kB/8 kB of on-chip Code memory.

#### 7.14 Data RAM arrangement

The 256 bytes of on-chip RAM are organized as shown in Table 8.

| Table 8. | On-chip data memory usages                           |              |
|----------|------------------------------------------------------|--------------|
| Туре     | Data RAM                                             | Size (bytes) |
| DATA     | Memory that can be addressed directly and indirectly | 128          |
| IDATA    | Memory that can be addressed indirectly              | 256          |

عمام مراجا م

#### 7.15 Interrupts

The P89LPC9201/9211/922A1/9251 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the many interrupt sources. The P89LPC9201/9211/922A1/9241/9251 supports 12/13 interrupt sources: external interrupts 0 and 1, timers 0 and 1, serial port TX, serial port RX, combined serial port RX/TX, brownout detect, watchdog/RTC, I<sup>2</sup>C-bus, keyboard, comparators 1 and 2, A/D Converter (P89LPC9241/9251).

Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts.

Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1 and IP1H. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. If two requests of different priority levels are pending at the start of an instruction, the request of higher priority level is serviced.

An open-drain port pin has a Schmitt trigger input that also has a glitch suppression circuit.

#### 7.16.1.3 Input-only configuration

The input-only port configuration has no output drivers. It is a Schmitt trigger input that also has a glitch suppression circuit.

#### 7.16.1.4 Push-pull output configuration

The push-pull output configuration has the same pull-down structure as both the open-drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic 1. The push-pull mode may be used when more source current is needed from a port output. A push-pull port pin has a Schmitt triggered input that also has a glitch suppression circuit. The P89LPC9201/9211/922A1/9241/9251 device has high current source on eight pins in push-pull mode. See <u>Table 11 "Limiting values"</u>.

#### 7.16.2 Port 0 analog functions

The P89LPC9201/9211/922A1/9241/9251 incorporates two Analog Comparators. In order to give the best analog function performance and to minimize power consumption, pins that are being used for analog functions must have the digital outputs and digital inputs disabled.

Digital outputs are disabled by putting the port output into the Input-Only (high-impedance) mode.

Digital inputs on Port 0 may be disabled through the use of the PT0AD register, bits 1:5. On any reset, PT0AD[1:5] defaults to logic 0s to enable digital functions.

#### 7.16.3 Additional port features

After power-up, all pins are in Input-Only mode. Please note that this is different from the LPC76x series of devices.

- After power-up, all I/O pins except P1.5, may be configured by software.
- Pin P1.5 is input only. Pins P1.2 and P1.3 are configurable for either input-only or open-drain.

Every output on the P89LPC9201/9211/922A1/9241/9251 has been designed to sink typical LED drive current. However, there is a maximum total output current for all ports which must not be exceeded. Please refer to <u>Table 12 "Static characteristics"</u> for detailed specifications.

All ports pins that can function as an output have slew rate controlled outputs to limit noise generated by quickly switching output signals. The slew rate is factory-set to approximately 10 ns rise and fall times.

#### 7.17 Power monitoring functions

The P89LPC9201/9211/922A1/9241/9251 incorporates power monitoring functions designed to prevent incorrect operation during initial power-up and power loss or reduction during operation. This is accomplished with two hardware functions: Power-on detect and brownout detect.

#### 7.19.1 Reset vector

Following reset, the P89LPC9201/9211/922A1/9241/9251 will fetch instructions from either address 0000H or the Boot address. The Boot address is formed by using the boot vector as the high byte of the address and the low byte of the address = 00H.

The boot address will be used if a UART break reset occurs, or the non-volatile boot status bit (BOOTSTAT.0) = 1, or the device is forced into ISP mode during power-on (see *P89LPC9201/9211/922A1/9241/9251 User manual*). Otherwise, instructions will be fetched from address 0000H.

#### 7.20 Timers/counters 0 and 1

The P89LPC9201/9211/922A1/9241/9251 has two general purpose counter/timers which are upward compatible with the standard 80C51 Timer 0 and Timer 1. Both can be configured to operate either as timers or event counters. An option to automatically toggle the T0 and/or T1 pins upon timer overflow has been added.

In the 'Timer' function, the register is incremented every machine cycle.

In the 'Counter' function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T0 or T1. In this function, the external input is sampled once during every machine cycle.

Timer 0 and Timer 1 have five operating modes (Modes 0, 1, 2, 3 and 6). Modes 0, 1, 2 and 6 are the same for both Timers/Counters. Mode 3 is different.

#### 7.20.1 Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. In this mode, the Timer register is configured as a 13-bit register. Mode 0 operation is the same for Timer 0 and Timer 1.

#### 7.20.2 Mode 1

Mode 1 is the same as Mode 0, except that all 16 bits of the timer register are used.

#### 7.20.3 Mode 2

Mode 2 configures the Timer register as an 8-bit Counter with automatic reload. Mode 2 operation is the same for Timer 0 and Timer 1.

#### 7.20.4 Mode 3

When Timer 1 is in Mode 3 it is stopped. Timer 0 in Mode 3 forms two separate 8-bit counters and is provided for applications that require an extra 8-bit timer. When Timer 1 is in Mode 3 it can still be used by the serial port as a baud rate generator.

#### 7.20.5 Mode 6

In this mode, the corresponding timer can be changed to a PWM with a full period of 256 timer clocks.

programming mechanisms. The P89LPC9201/9211/922A1/9241/9251 uses V<sub>DD</sub> as the supply voltage to perform the Program/Erase algorithms. When voltage supply is lower than 2.4 V, the BOD FLASH is tripped and flash erase/program is blocked.

#### 7.28.2 Features

- Programming and erase over the full operating voltage range.
- Byte erase allows code memory to be used for data storage.
- Read/Programming/Erase using ISP/IAP/ICP.
- Internal fixed boot ROM, containing low-level IAP routines available to user code.
- Default loader providing ISP via the serial port, located in upper end of user program memory.
- Boot vector allows user-provided flash loader code to reside anywhere in the flash memory space, providing flexibility to the user.
- Any flash program/erase operation in 2 ms.
- Programming with industry-standard commercial programmers.
- Programmable security for the code in the flash for each sector.
- 100,000 typical erase/program cycles for each byte.
- 10 year minimum data retention.

#### 7.28.3 Flash organization

The program memory consists of two/four/eight 1 kB sectors on the P89LPC9201/9211/922A1/9241/9251 devices. Each sector can be further divided into 64-byte pages. In addition to sector erase, page erase, and byte erase, a 64-byte page register is included which allows from 1 byte to 64 bytes of a given page to be programmed at the same time, substantially reducing overall programming time.

#### 7.28.4 Using flash as data storage

The flash code memory array of this device supports individual byte erasing and programming. Any byte in the code memory array may be read using the MOVC instruction, provided that the sector containing the byte has not been secured (a MOVC instruction is not allowed to read code memory contents of a secured sector). Thus any byte in a non-secured sector may be used for non-volatile data storage.

#### 7.28.5 Flash programming and erasing

Four different methods of erasing or programming of the flash are available. The flash may be programmed or erased in the end-user application (IAP) under control of the application's firmware. Another option is to use the ICP mechanism. This ICP system provides for programming through a serial clock/serial data interface. As shipped from the factory, the upper 512 bytes of user code space contains a serial ISP routine allowing for the device to be programmed in circuit through the serial port. The flash may also be programmed or erased using a commercially available EPROM programmer which supports this device. This device does not provide for direct verification of code memory contents. Instead, this device provides a 32-bit CRC result on either a sector or the entire user code space.

**Remark:** When voltage supply is lower than 2.4 V, the BOD FLASH is tripped and flash erase/program is blocked.

P89LPC92X1

© NXP B.V. 2012. All rights reserved.

8-bit microcontroller with 8-bit ADC

#### 7.28.6 ICP

ICP is performed without removing the microcontroller from the system. The ICP facility consists of internal hardware resources to facilitate remote programming of the P89LPC9201/9211/922A1/9241/9251 through a two-wire serial interface. The NXP ICP facility has made in-circuit programming in an embedded application - using commercially available programmers - possible with a minimum of additional expense in components and circuit board area. The ICP function uses five pins. Only a small connector needs to be available to interface your application to a commercial programmer in order to use this feature. Additional details may be found in the *P89LPC9201/9211/922A1/9241/9251 User manual*.

#### 7.28.7 IAP

IAP is performed in the application under the control of the microcontroller's firmware. The IAP facility consists of internal hardware resources to facilitate programming and erasing. The NXP IAP has made in-application programming in an embedded application possible without additional components. Two methods are available to accomplish IAP. A set of predefined IAP functions are provided in a Boot ROM and can be called through a common interface, PGM\_MTP. Several IAP calls are available for use by an application program to permit selective erasing and programming of flash sectors, pages, security bits, configuration bytes, and device ID. These functions are selected by setting up the microcontroller's registers before making a call to PGM\_MTP at FF03H. The Boot ROM occupies the program memory space at the top of the address space from FF00H to FEFFH, thereby not conflicting with the user program memory space.

In addition, IAP operations can be accomplished through the use of four SFRs consisting of a control/status register, a data register, and two address registers. Additional details may be found in the *P89LPC9201/9211/922A1/9241/9251 User manual*.

#### 7.28.8 ISP

ISP is performed without removing the microcontroller from the system. The ISP facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the P89LPC9201/9211/922A1/9241/9251 through the serial port. This firmware is provided by NXP and embedded within each P89LPC9201/9211/922A1/9241/9251 device. The NXP ISP facility has made in-system programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ISP function uses five pins (V<sub>DD</sub>, V<sub>SS</sub>, TXD, RXD, and RST). Only a small connector needs to be available to interface your application to an external circuit in order to use this feature.

#### 7.28.9 Power-on reset code execution

The P89LPC9201/9211/922A1/9241/9251 contains two special flash elements: the Boot Vector and the Boot Status bit. Following reset, the P89LPC9201/9211/922A1/9241/9251 examines the contents of the Boot Status bit. If the Boot Status bit is set to zero, power-up execution starts at location 0000H, which is the normal start address of the user's application code. When the Boot Status bit is set to a value other than zero, the contents of the Boot Vector are used as the high byte of the execution address and the low byte is set to 00H.

#### **10.1 Current characteristics**

Note: The graphs provided are a statistical summary based on a limited number of samples and only for information purposes. The performance characteristics listed are not tested or guaranteed.





8-bit microcontroller with 8-bit ADC





#### 10.3 BOD characteristics

#### Table 13. BOD static characteristics

 $V_{DD}$  = 2.4 V to 3.6 V unless otherwise specified.

 $T_{amb} = -40$  °C to +85 °C for industrial applications, unless otherwise specified.

| Symbol            | Parameter    | Conditions            | Min  | Typ <u>[1]</u> | Max  | Unit |
|-------------------|--------------|-----------------------|------|----------------|------|------|
| BOD inter         | rupt         |                       |      |                |      |      |
| V <sub>trip</sub> | trip voltage | falling stage         |      |                |      |      |
|                   |              | BOICFG1, BOICFG0 = 01 | 2.25 | -              | 2.55 | V    |
|                   |              | BOICFG1, BOICFG0 = 10 | 2.60 | -              | 2.80 | V    |
|                   |              | BOICFG1, BOICFG0 = 11 | 3.10 | -              | 3.40 | V    |
|                   |              | rising stage          |      |                |      |      |
|                   |              | BOICFG1, BOICFG0 = 01 | 2.30 | -              | 2.60 | V    |
|                   |              | BOICFG1, BOICFG0 = 10 | 2.70 | -              | 2.90 | V    |
|                   |              | BOICFG1, BOICFG0 = 11 | 3.15 | -              | 3.45 | V    |
| BOD reset         |              |                       |      |                |      |      |
| V <sub>trip</sub> | trip voltage | falling stage         |      |                |      |      |
|                   |              | BOE1, BOE0 = 01       | 2.10 | -              | 2.30 | V    |
|                   |              | BOE1, BOE0 = 10       | 2.25 | -              | 2.55 | V    |
|                   |              | BOE1, BOE0 = 11       | 2.80 | -              | 3.20 | V    |
|                   |              | rising stage          |      |                |      |      |
|                   |              | BOE1, BOE0 = 01       | 2.20 | -              | 2.40 | V    |
|                   |              | BOE1, BOE0 = 10       | 2.30 | -              | 2.60 | V    |
|                   |              | BOE1, BOE0 = 11       | 2.90 | -              | 3.30 | V    |
| BOD EEPP          | ROM/FLASH    |                       |      |                |      |      |
| V <sub>trip</sub> | trip voltage | falling stage         | 2.25 | -              | 2.55 | V    |
|                   |              | rising stage          | 2.30 | -              | 2.60 | V    |

[1] Typical ratings are not guaranteed. The values listed are at room temperature, 3 V.



P89LPC92X1 Product data sheet

8-bit microcontroller with 8-bit ADC

### 11. Dynamic characteristics

#### Table 14. Dynamic characteristics (12 MHz)

 $V_{DD}$  = 2.4 V to 3.6 V unless otherwise specified.

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $\text{ }^{\circ}\text{C}$  for industrial applications, unless otherwise specified.[1][2]

| Symbol               | Parameter                                        | Conditions                                                                                                                | Varia                  | Variable clock                                       |        |        | Unit |
|----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------|--------|--------|------|
|                      |                                                  |                                                                                                                           | Min                    | Max                                                  | Min    | Max    |      |
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency              | nominal f = 7.3728 MHz<br>trimmed to $\pm$ 1 % at<br>T <sub>amb</sub> = 25 °C; clock<br>doubler option = OFF<br>(default) | 7.189                  | 7.557                                                | 7.189  | 7.557  | MHz  |
|                      |                                                  | nominal f = 14.7456 MHz;<br>clock doubler option = ON,<br>$V_{DD}$ = 2.7 V to 3.6 V                                       | 14.378                 | 15.114                                               | 14.378 | 15.114 | MHz  |
| f <sub>osc(WD)</sub> | internal watchdog<br>oscillator frequency        | T <sub>amb</sub> = 25 °C                                                                                                  | 380                    | 420                                                  | 380    | 420    | kHz  |
| f <sub>osc</sub>     | oscillator frequency                             |                                                                                                                           | 0                      | 12                                                   | -      | -      | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time                                 | see Figure 33                                                                                                             | 83                     | -                                                    | -      | -      | ns   |
| f <sub>CLKLP</sub>   | low-power select clock<br>frequency              |                                                                                                                           | 0                      | 8                                                    | -      | -      | MHz  |
| Glitch filte         | er                                               |                                                                                                                           |                        |                                                      |        |        |      |
| t <sub>gr</sub>      | glitch rejection time                            | P1.5/RST pin                                                                                                              | -                      | 50                                                   | -      | 50     | ns   |
|                      |                                                  | any pin except P1.5/RST                                                                                                   | -                      | 15                                                   | -      | 15     | ns   |
| t <sub>sa</sub>      | signal acceptance time                           | P1.5/RST pin                                                                                                              | 125                    | -                                                    | 125    | -      | ns   |
|                      |                                                  | any pin except P1.5/RST                                                                                                   | 50                     | -                                                    | 50     | -      | ns   |
| External c           | lock                                             |                                                                                                                           |                        |                                                      |        |        |      |
| t <sub>CHCX</sub>    | clock HIGH time                                  | see Figure 33                                                                                                             | 33                     | $T_{cy(clk)} - t_{CLCX}$                             | 33     | -      | ns   |
| t <sub>CLCX</sub>    | clock LOW time                                   | see Figure 33                                                                                                             | 33                     | ${\sf T}_{{\sf cy}({\sf clk})}-{\sf t}_{{\sf CHCX}}$ | 33     | -      | ns   |
| t <sub>CLCH</sub>    | clock rise time                                  | see Figure 33                                                                                                             | -                      | 8                                                    | -      | 8      | ns   |
| t <sub>CHCL</sub>    | clock fall time                                  | see Figure 33                                                                                                             | -                      | 8                                                    | -      | 8      | ns   |
| Shift regis          | ster (UART mode 0)                               |                                                                                                                           |                        |                                                      |        |        |      |
| T <sub>XLXL</sub>    | serial port clock cycle<br>time                  | see <u>Figure 32</u>                                                                                                      | 16T <sub>cy(clk)</sub> | -                                                    | 1333   | -      | ns   |
| t <sub>QVXH</sub>    | output data set-up to<br>clock rising edge time  | see <u>Figure 32</u>                                                                                                      | 13T <sub>cy(clk)</sub> | -                                                    | 1083   | -      | ns   |
| t <sub>XHQX</sub>    | output data hold after<br>clock rising edge time | see <u>Figure 32</u>                                                                                                      | -                      | T <sub>cy(clk)</sub> + 20                            | -      | 103    | ns   |
| t <sub>XHDX</sub>    | input data hold after<br>clock rising edge time  | see <u>Figure 32</u>                                                                                                      | -                      | 0                                                    | -      | 0      | ns   |
| t <sub>XHDV</sub>    | input data valid to clock rising edge time       | see Figure 32                                                                                                             | 150                    | -                                                    | 150    | -      | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Parts are tested to 2 MHz, but are guaranteed to operate down to 0 Hz.

8-bit microcontroller with 8-bit ADC

#### 11.1 Waveforms





#### 11.2 ISP entry mode

#### Table 16. Dynamic characteristics, ISP entry mode

 $V_{DD} = 2.4$  V to 3.6 V, unless otherwise specified.

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$  for industrial applications, unless otherwise specified.

| Symbol          | Parameter                                             | Conditions | Min | Тур | Max | Unit |
|-----------------|-------------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>VR</sub> | $V_{DD}$ active to $\overline{RST}$ active delay time | pin RST    | 50  | -   | -   | μs   |
| t <sub>RH</sub> | RST HIGH time                                         | pin RST    | 1   | -   | 32  | μS   |
| t <sub>RL</sub> | RST LOW time                                          | pin RST    | 1   | -   | -   | μS   |



8-bit microcontroller with 8-bit ADC



#### Fig 38. DIP20 package outline (SOT146-1)

All information provided in this document is subject to legal disclaimers.

8-bit microcontroller with 8-bit ADC

### 15. Revision history

| Table 20. Revision histo | ory                                                             |                                 |                     |               |  |  |  |
|--------------------------|-----------------------------------------------------------------|---------------------------------|---------------------|---------------|--|--|--|
| Document ID              | Release date                                                    | Data sheet status               | Change notice       | Supersedes    |  |  |  |
| P89LPC92X v.2.1          | 20120827                                                        | Product data sheet              | -                   | P89LPC92X v.2 |  |  |  |
| Modifications:           | <ul> <li>Section 7.19:</li> </ul>                               | Added "When this pin function   | ns as a reset input | "             |  |  |  |
|                          | • <u>Table 12</u> : Add                                         | ded V <sub>POR</sub> .          |                     |               |  |  |  |
| P89LPC92X v.2            | 20101201                                                        | Product data sheet              | -                   | P89LPC92X v.1 |  |  |  |
| Modifications:           | Table 11: Upo                                                   | lated table.                    |                     |               |  |  |  |
|                          | <ul> <li>Table 17: Updated I<sub>LI</sub> max value.</li> </ul> |                                 |                     |               |  |  |  |
|                          | <ul> <li>Section 7.4: A</li> </ul>                              | Added low speed oscillator info | rmation.            |               |  |  |  |
|                          | <ul> <li>Section 7.26:</li> </ul>                               | Added low speed oscillator inf  | formation.          |               |  |  |  |
|                          | <ul> <li>Changed data</li> </ul>                                | a sheet status to Product.      |                     |               |  |  |  |
| P89LPC92X v.1            | 20090416                                                        | Preliminary data sheet          | -                   | -             |  |  |  |

#### 8-bit microcontroller with 8-bit ADC

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 17. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.  $l^2$ C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

P89LPC92X1 Product data sheet